2 * Inter-Thread Communication Unit emulation.
4 * Copyright (c) 2016 Imagination Technologies
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
16 * You should have received a copy of the GNU Lesser General Public
17 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
20 #include "qemu/osdep.h"
21 #include "qapi/error.h"
24 #include "exec/exec-all.h"
26 #include "hw/sysbus.h"
27 #include "sysemu/sysemu.h"
28 #include "hw/misc/mips_itu.h"
30 #define ITC_TAG_ADDRSPACE_SZ (ITC_ADDRESSMAP_NUM * 8)
31 /* Initialize as 4kB area to fit all 32 cells with default 128B grain.
32 Storage may be resized by the software. */
33 #define ITC_STORAGE_ADDRSPACE_SZ 0x1000
35 #define ITC_FIFO_NUM_MAX 16
36 #define ITC_SEMAPH_NUM_MAX 16
37 #define ITC_AM1_NUMENTRIES_OFS 20
39 #define ITC_CELL_PV_MAX_VAL 0xFFFF
41 #define ITC_CELL_TAG_FIFO_DEPTH 28
42 #define ITC_CELL_TAG_FIFO_PTR 18
43 #define ITC_CELL_TAG_FIFO 17
44 #define ITC_CELL_TAG_T 16
45 #define ITC_CELL_TAG_F 1
46 #define ITC_CELL_TAG_E 0
48 #define ITC_AM0_BASE_ADDRESS_MASK 0xFFFFFC00ULL
49 #define ITC_AM0_EN_MASK 0x1
51 #define ITC_AM1_ADDR_MASK_MASK 0x1FC00
52 #define ITC_AM1_ENTRY_GRAIN_MASK 0x7
54 typedef enum ITCView
{
63 MemoryRegion
*mips_itu_get_tag_region(MIPSITUState
*itu
)
68 static uint64_t itc_tag_read(void *opaque
, hwaddr addr
, unsigned size
)
70 MIPSITUState
*tag
= (MIPSITUState
*)opaque
;
71 uint64_t index
= addr
>> 3;
73 if (index
>= ITC_ADDRESSMAP_NUM
) {
74 qemu_log_mask(LOG_GUEST_ERROR
, "Read 0x%" PRIx64
"\n", addr
);
78 return tag
->ITCAddressMap
[index
];
81 static void itc_reconfigure(MIPSITUState
*tag
)
83 uint64_t *am
= &tag
->ITCAddressMap
[0];
84 MemoryRegion
*mr
= &tag
->storage_io
;
85 hwaddr address
= am
[0] & ITC_AM0_BASE_ADDRESS_MASK
;
86 uint64_t size
= (1 << 10) + (am
[1] & ITC_AM1_ADDR_MASK_MASK
);
87 bool is_enabled
= (am
[0] & ITC_AM0_EN_MASK
) != 0;
89 memory_region_transaction_begin();
90 if (!(size
& (size
- 1))) {
91 memory_region_set_size(mr
, size
);
93 memory_region_set_address(mr
, address
);
94 memory_region_set_enabled(mr
, is_enabled
);
95 memory_region_transaction_commit();
98 static void itc_tag_write(void *opaque
, hwaddr addr
,
99 uint64_t data
, unsigned size
)
101 MIPSITUState
*tag
= (MIPSITUState
*)opaque
;
102 uint64_t *am
= &tag
->ITCAddressMap
[0];
103 uint64_t am_old
, mask
;
104 uint64_t index
= addr
>> 3;
108 mask
= ITC_AM0_BASE_ADDRESS_MASK
| ITC_AM0_EN_MASK
;
111 mask
= ITC_AM1_ADDR_MASK_MASK
| ITC_AM1_ENTRY_GRAIN_MASK
;
114 qemu_log_mask(LOG_GUEST_ERROR
, "Bad write 0x%" PRIx64
"\n", addr
);
119 am
[index
] = (data
& mask
) | (am_old
& ~mask
);
120 if (am_old
!= am
[index
]) {
121 itc_reconfigure(tag
);
125 static const MemoryRegionOps itc_tag_ops
= {
126 .read
= itc_tag_read
,
127 .write
= itc_tag_write
,
129 .max_access_size
= 8,
131 .endianness
= DEVICE_NATIVE_ENDIAN
,
134 static inline uint32_t get_num_cells(MIPSITUState
*s
)
136 return s
->num_fifo
+ s
->num_semaphores
;
139 static inline ITCView
get_itc_view(hwaddr addr
)
141 return (addr
>> 3) & 0xf;
144 static inline int get_cell_stride_shift(const MIPSITUState
*s
)
146 /* Minimum interval (for EntryGain = 0) is 128 B */
147 return 7 + (s
->ITCAddressMap
[1] & ITC_AM1_ENTRY_GRAIN_MASK
);
150 static inline ITCStorageCell
*get_cell(MIPSITUState
*s
,
153 uint32_t cell_idx
= addr
>> get_cell_stride_shift(s
);
154 uint32_t num_cells
= get_num_cells(s
);
156 if (cell_idx
>= num_cells
) {
157 cell_idx
= num_cells
- 1;
160 return &s
->cell
[cell_idx
];
163 static void wake_blocked_threads(ITCStorageCell
*c
)
167 if (cs
->halted
&& (c
->blocked_threads
& (1ULL << cs
->cpu_index
))) {
168 cpu_interrupt(cs
, CPU_INTERRUPT_WAKE
);
171 c
->blocked_threads
= 0;
174 static void QEMU_NORETURN
block_thread_and_exit(ITCStorageCell
*c
)
176 c
->blocked_threads
|= 1ULL << current_cpu
->cpu_index
;
177 cpu_restore_state(current_cpu
, current_cpu
->mem_io_pc
);
178 current_cpu
->halted
= 1;
179 current_cpu
->exception_index
= EXCP_HLT
;
180 cpu_loop_exit(current_cpu
);
183 /* ITC Bypass View */
185 static inline uint64_t view_bypass_read(ITCStorageCell
*c
)
188 return c
->data
[c
->fifo_out
];
194 static inline void view_bypass_write(ITCStorageCell
*c
, uint64_t val
)
196 if (c
->tag
.FIFO
&& (c
->tag
.FIFOPtr
> 0)) {
197 int idx
= (c
->fifo_out
+ c
->tag
.FIFOPtr
- 1) % ITC_CELL_DEPTH
;
201 /* ignore a write to the semaphore cell */
204 /* ITC Control View */
206 static inline uint64_t view_control_read(ITCStorageCell
*c
)
208 return ((uint64_t)c
->tag
.FIFODepth
<< ITC_CELL_TAG_FIFO_DEPTH
) |
209 (c
->tag
.FIFOPtr
<< ITC_CELL_TAG_FIFO_PTR
) |
210 (c
->tag
.FIFO
<< ITC_CELL_TAG_FIFO
) |
211 (c
->tag
.T
<< ITC_CELL_TAG_T
) |
212 (c
->tag
.E
<< ITC_CELL_TAG_E
) |
213 (c
->tag
.F
<< ITC_CELL_TAG_F
);
216 static inline void view_control_write(ITCStorageCell
*c
, uint64_t val
)
218 c
->tag
.T
= (val
>> ITC_CELL_TAG_T
) & 1;
219 c
->tag
.E
= (val
>> ITC_CELL_TAG_E
) & 1;
220 c
->tag
.F
= (val
>> ITC_CELL_TAG_F
) & 1;
227 /* ITC Empty/Full View */
229 static uint64_t view_ef_common_read(ITCStorageCell
*c
, bool blocking
)
239 if (blocking
&& c
->tag
.E
) {
240 block_thread_and_exit(c
);
243 if (c
->blocked_threads
) {
244 wake_blocked_threads(c
);
247 if (c
->tag
.FIFOPtr
> 0) {
248 ret
= c
->data
[c
->fifo_out
];
249 c
->fifo_out
= (c
->fifo_out
+ 1) % ITC_CELL_DEPTH
;
253 if (c
->tag
.FIFOPtr
== 0) {
260 static uint64_t view_ef_sync_read(ITCStorageCell
*c
)
262 return view_ef_common_read(c
, true);
265 static uint64_t view_ef_try_read(ITCStorageCell
*c
)
267 return view_ef_common_read(c
, false);
270 static inline void view_ef_common_write(ITCStorageCell
*c
, uint64_t val
,
279 if (blocking
&& c
->tag
.F
) {
280 block_thread_and_exit(c
);
283 if (c
->blocked_threads
) {
284 wake_blocked_threads(c
);
287 if (c
->tag
.FIFOPtr
< ITC_CELL_DEPTH
) {
288 int idx
= (c
->fifo_out
+ c
->tag
.FIFOPtr
) % ITC_CELL_DEPTH
;
293 if (c
->tag
.FIFOPtr
== ITC_CELL_DEPTH
) {
298 static void view_ef_sync_write(ITCStorageCell
*c
, uint64_t val
)
300 view_ef_common_write(c
, val
, true);
303 static void view_ef_try_write(ITCStorageCell
*c
, uint64_t val
)
305 view_ef_common_write(c
, val
, false);
310 static uint64_t view_pv_common_read(ITCStorageCell
*c
, bool blocking
)
312 uint64_t ret
= c
->data
[0];
318 if (c
->data
[0] > 0) {
320 } else if (blocking
) {
321 block_thread_and_exit(c
);
327 static uint64_t view_pv_sync_read(ITCStorageCell
*c
)
329 return view_pv_common_read(c
, true);
332 static uint64_t view_pv_try_read(ITCStorageCell
*c
)
334 return view_pv_common_read(c
, false);
337 static inline void view_pv_common_write(ITCStorageCell
*c
)
343 if (c
->data
[0] < ITC_CELL_PV_MAX_VAL
) {
347 if (c
->blocked_threads
) {
348 wake_blocked_threads(c
);
352 static void view_pv_sync_write(ITCStorageCell
*c
)
354 view_pv_common_write(c
);
357 static void view_pv_try_write(ITCStorageCell
*c
)
359 view_pv_common_write(c
);
362 static uint64_t itc_storage_read(void *opaque
, hwaddr addr
, unsigned size
)
364 MIPSITUState
*s
= (MIPSITUState
*)opaque
;
365 ITCStorageCell
*cell
= get_cell(s
, addr
);
366 ITCView view
= get_itc_view(addr
);
371 ret
= view_bypass_read(cell
);
373 case ITCVIEW_CONTROL
:
374 ret
= view_control_read(cell
);
376 case ITCVIEW_EF_SYNC
:
377 ret
= view_ef_sync_read(cell
);
380 ret
= view_ef_try_read(cell
);
382 case ITCVIEW_PV_SYNC
:
383 ret
= view_pv_sync_read(cell
);
386 ret
= view_pv_try_read(cell
);
389 qemu_log_mask(LOG_GUEST_ERROR
,
390 "itc_storage_read: Bad ITC View %d\n", (int)view
);
397 static void itc_storage_write(void *opaque
, hwaddr addr
, uint64_t data
,
400 MIPSITUState
*s
= (MIPSITUState
*)opaque
;
401 ITCStorageCell
*cell
= get_cell(s
, addr
);
402 ITCView view
= get_itc_view(addr
);
406 view_bypass_write(cell
, data
);
408 case ITCVIEW_CONTROL
:
409 view_control_write(cell
, data
);
411 case ITCVIEW_EF_SYNC
:
412 view_ef_sync_write(cell
, data
);
415 view_ef_try_write(cell
, data
);
417 case ITCVIEW_PV_SYNC
:
418 view_pv_sync_write(cell
);
421 view_pv_try_write(cell
);
424 qemu_log_mask(LOG_GUEST_ERROR
,
425 "itc_storage_write: Bad ITC View %d\n", (int)view
);
431 static const MemoryRegionOps itc_storage_ops
= {
432 .read
= itc_storage_read
,
433 .write
= itc_storage_write
,
434 .endianness
= DEVICE_NATIVE_ENDIAN
,
437 static void itc_reset_cells(MIPSITUState
*s
)
441 memset(s
->cell
, 0, get_num_cells(s
) * sizeof(s
->cell
[0]));
443 for (i
= 0; i
< s
->num_fifo
; i
++) {
444 s
->cell
[i
].tag
.E
= 1;
445 s
->cell
[i
].tag
.FIFO
= 1;
446 s
->cell
[i
].tag
.FIFODepth
= ITC_CELL_DEPTH_SHIFT
;
450 static void mips_itu_init(Object
*obj
)
452 SysBusDevice
*sbd
= SYS_BUS_DEVICE(obj
);
453 MIPSITUState
*s
= MIPS_ITU(obj
);
455 memory_region_init_io(&s
->storage_io
, OBJECT(s
), &itc_storage_ops
, s
,
456 "mips-itc-storage", ITC_STORAGE_ADDRSPACE_SZ
);
457 sysbus_init_mmio(sbd
, &s
->storage_io
);
459 memory_region_init_io(&s
->tag_io
, OBJECT(s
), &itc_tag_ops
, s
,
460 "mips-itc-tag", ITC_TAG_ADDRSPACE_SZ
);
463 static void mips_itu_realize(DeviceState
*dev
, Error
**errp
)
465 MIPSITUState
*s
= MIPS_ITU(dev
);
467 if (s
->num_fifo
> ITC_FIFO_NUM_MAX
) {
468 error_setg(errp
, "Exceed maximum number of FIFO cells: %d",
472 if (s
->num_semaphores
> ITC_SEMAPH_NUM_MAX
) {
473 error_setg(errp
, "Exceed maximum number of Semaphore cells: %d",
478 s
->cell
= g_new(ITCStorageCell
, get_num_cells(s
));
481 static void mips_itu_reset(DeviceState
*dev
)
483 MIPSITUState
*s
= MIPS_ITU(dev
);
485 s
->ITCAddressMap
[0] = 0;
486 s
->ITCAddressMap
[1] =
487 ((ITC_STORAGE_ADDRSPACE_SZ
- 1) & ITC_AM1_ADDR_MASK_MASK
) |
488 (get_num_cells(s
) << ITC_AM1_NUMENTRIES_OFS
);
494 static Property mips_itu_properties
[] = {
495 DEFINE_PROP_INT32("num-fifo", MIPSITUState
, num_fifo
,
497 DEFINE_PROP_INT32("num-semaphores", MIPSITUState
, num_semaphores
,
499 DEFINE_PROP_END_OF_LIST(),
502 static void mips_itu_class_init(ObjectClass
*klass
, void *data
)
504 DeviceClass
*dc
= DEVICE_CLASS(klass
);
506 dc
->props
= mips_itu_properties
;
507 dc
->realize
= mips_itu_realize
;
508 dc
->reset
= mips_itu_reset
;
511 static const TypeInfo mips_itu_info
= {
512 .name
= TYPE_MIPS_ITU
,
513 .parent
= TYPE_SYS_BUS_DEVICE
,
514 .instance_size
= sizeof(MIPSITUState
),
515 .instance_init
= mips_itu_init
,
516 .class_init
= mips_itu_class_init
,
519 static void mips_itu_register_types(void)
521 type_register_static(&mips_itu_info
);
524 type_init(mips_itu_register_types
)