4 * Copyright (c) 2012 SUSE LINUX Products GmbH
6 * This program is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU General Public License
8 * as published by the Free Software Foundation; either version 2
9 * of the License, or (at your option) any later version.
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, see
18 * <http://www.gnu.org/licenses/gpl-2.0.html>
21 #include "qemu/osdep.h"
22 #include "qemu/error-report.h"
23 #include "qapi/error.h"
25 #include "internals.h"
26 #include "qemu-common.h"
27 #include "exec/exec-all.h"
28 #include "hw/qdev-properties.h"
29 #if !defined(CONFIG_USER_ONLY)
30 #include "hw/loader.h"
32 #include "hw/arm/arm.h"
33 #include "sysemu/sysemu.h"
34 #include "sysemu/hw_accel.h"
36 #include "disas/capstone.h"
38 static void arm_cpu_set_pc(CPUState
*cs
, vaddr value
)
40 ARMCPU
*cpu
= ARM_CPU(cs
);
42 cpu
->env
.regs
[15] = value
;
45 static bool arm_cpu_has_work(CPUState
*cs
)
47 ARMCPU
*cpu
= ARM_CPU(cs
);
49 return (cpu
->power_state
!= PSCI_OFF
)
50 && cs
->interrupt_request
&
51 (CPU_INTERRUPT_FIQ
| CPU_INTERRUPT_HARD
52 | CPU_INTERRUPT_VFIQ
| CPU_INTERRUPT_VIRQ
53 | CPU_INTERRUPT_EXITTB
);
56 void arm_register_el_change_hook(ARMCPU
*cpu
, ARMELChangeHook
*hook
,
59 /* We currently only support registering a single hook function */
60 assert(!cpu
->el_change_hook
);
61 cpu
->el_change_hook
= hook
;
62 cpu
->el_change_hook_opaque
= opaque
;
65 static void cp_reg_reset(gpointer key
, gpointer value
, gpointer opaque
)
67 /* Reset a single ARMCPRegInfo register */
68 ARMCPRegInfo
*ri
= value
;
71 if (ri
->type
& (ARM_CP_SPECIAL
| ARM_CP_ALIAS
)) {
76 ri
->resetfn(&cpu
->env
, ri
);
80 /* A zero offset is never possible as it would be regs[0]
81 * so we use it to indicate that reset is being handled elsewhere.
82 * This is basically only used for fields in non-core coprocessors
83 * (like the pxa2xx ones).
85 if (!ri
->fieldoffset
) {
89 if (cpreg_field_is_64bit(ri
)) {
90 CPREG_FIELD64(&cpu
->env
, ri
) = ri
->resetvalue
;
92 CPREG_FIELD32(&cpu
->env
, ri
) = ri
->resetvalue
;
96 static void cp_reg_check_reset(gpointer key
, gpointer value
, gpointer opaque
)
98 /* Purely an assertion check: we've already done reset once,
99 * so now check that running the reset for the cpreg doesn't
100 * change its value. This traps bugs where two different cpregs
101 * both try to reset the same state field but to different values.
103 ARMCPRegInfo
*ri
= value
;
104 ARMCPU
*cpu
= opaque
;
105 uint64_t oldvalue
, newvalue
;
107 if (ri
->type
& (ARM_CP_SPECIAL
| ARM_CP_ALIAS
| ARM_CP_NO_RAW
)) {
111 oldvalue
= read_raw_cp_reg(&cpu
->env
, ri
);
112 cp_reg_reset(key
, value
, opaque
);
113 newvalue
= read_raw_cp_reg(&cpu
->env
, ri
);
114 assert(oldvalue
== newvalue
);
117 /* CPUClass::reset() */
118 static void arm_cpu_reset(CPUState
*s
)
120 ARMCPU
*cpu
= ARM_CPU(s
);
121 ARMCPUClass
*acc
= ARM_CPU_GET_CLASS(cpu
);
122 CPUARMState
*env
= &cpu
->env
;
124 acc
->parent_reset(s
);
126 memset(env
, 0, offsetof(CPUARMState
, end_reset_fields
));
128 g_hash_table_foreach(cpu
->cp_regs
, cp_reg_reset
, cpu
);
129 g_hash_table_foreach(cpu
->cp_regs
, cp_reg_check_reset
, cpu
);
131 env
->vfp
.xregs
[ARM_VFP_FPSID
] = cpu
->reset_fpsid
;
132 env
->vfp
.xregs
[ARM_VFP_MVFR0
] = cpu
->mvfr0
;
133 env
->vfp
.xregs
[ARM_VFP_MVFR1
] = cpu
->mvfr1
;
134 env
->vfp
.xregs
[ARM_VFP_MVFR2
] = cpu
->mvfr2
;
136 cpu
->power_state
= cpu
->start_powered_off
? PSCI_OFF
: PSCI_ON
;
137 s
->halted
= cpu
->start_powered_off
;
139 if (arm_feature(env
, ARM_FEATURE_IWMMXT
)) {
140 env
->iwmmxt
.cregs
[ARM_IWMMXT_wCID
] = 0x69051000 | 'Q';
143 if (arm_feature(env
, ARM_FEATURE_AARCH64
)) {
144 /* 64 bit CPUs always start in 64 bit mode */
146 #if defined(CONFIG_USER_ONLY)
147 env
->pstate
= PSTATE_MODE_EL0t
;
148 /* Userspace expects access to DC ZVA, CTL_EL0 and the cache ops */
149 env
->cp15
.sctlr_el
[1] |= SCTLR_UCT
| SCTLR_UCI
| SCTLR_DZE
;
150 /* and to the FP/Neon instructions */
151 env
->cp15
.cpacr_el1
= deposit64(env
->cp15
.cpacr_el1
, 20, 2, 3);
153 /* Reset into the highest available EL */
154 if (arm_feature(env
, ARM_FEATURE_EL3
)) {
155 env
->pstate
= PSTATE_MODE_EL3h
;
156 } else if (arm_feature(env
, ARM_FEATURE_EL2
)) {
157 env
->pstate
= PSTATE_MODE_EL2h
;
159 env
->pstate
= PSTATE_MODE_EL1h
;
161 env
->pc
= cpu
->rvbar
;
164 #if defined(CONFIG_USER_ONLY)
165 /* Userspace expects access to cp10 and cp11 for FP/Neon */
166 env
->cp15
.cpacr_el1
= deposit64(env
->cp15
.cpacr_el1
, 20, 4, 0xf);
170 #if defined(CONFIG_USER_ONLY)
171 env
->uncached_cpsr
= ARM_CPU_MODE_USR
;
172 /* For user mode we must enable access to coprocessors */
173 env
->vfp
.xregs
[ARM_VFP_FPEXC
] = 1 << 30;
174 if (arm_feature(env
, ARM_FEATURE_IWMMXT
)) {
175 env
->cp15
.c15_cpar
= 3;
176 } else if (arm_feature(env
, ARM_FEATURE_XSCALE
)) {
177 env
->cp15
.c15_cpar
= 1;
180 /* SVC mode with interrupts disabled. */
181 env
->uncached_cpsr
= ARM_CPU_MODE_SVC
;
182 env
->daif
= PSTATE_D
| PSTATE_A
| PSTATE_I
| PSTATE_F
;
184 if (arm_feature(env
, ARM_FEATURE_M
)) {
185 uint32_t initial_msp
; /* Loaded from 0x0 */
186 uint32_t initial_pc
; /* Loaded from 0x4 */
189 if (arm_feature(env
, ARM_FEATURE_M_SECURITY
)) {
190 env
->v7m
.secure
= true;
192 /* This bit resets to 0 if security is supported, but 1 if
193 * it is not. The bit is not present in v7M, but we set it
194 * here so we can avoid having to make checks on it conditional
195 * on ARM_FEATURE_V8 (we don't let the guest see the bit).
197 env
->v7m
.aircr
= R_V7M_AIRCR_BFHFNMINS_MASK
;
200 /* In v7M the reset value of this bit is IMPDEF, but ARM recommends
201 * that it resets to 1, so QEMU always does that rather than making
202 * it dependent on CPU model. In v8M it is RES1.
204 env
->v7m
.ccr
[M_REG_NS
] = R_V7M_CCR_STKALIGN_MASK
;
205 env
->v7m
.ccr
[M_REG_S
] = R_V7M_CCR_STKALIGN_MASK
;
206 if (arm_feature(env
, ARM_FEATURE_V8
)) {
207 /* in v8M the NONBASETHRDENA bit [0] is RES1 */
208 env
->v7m
.ccr
[M_REG_NS
] |= R_V7M_CCR_NONBASETHRDENA_MASK
;
209 env
->v7m
.ccr
[M_REG_S
] |= R_V7M_CCR_NONBASETHRDENA_MASK
;
212 /* Unlike A/R profile, M profile defines the reset LR value */
213 env
->regs
[14] = 0xffffffff;
215 /* Load the initial SP and PC from the vector table at address 0 */
218 /* Address zero is covered by ROM which hasn't yet been
219 * copied into physical memory.
221 initial_msp
= ldl_p(rom
);
222 initial_pc
= ldl_p(rom
+ 4);
224 /* Address zero not covered by a ROM blob, or the ROM blob
225 * is in non-modifiable memory and this is a second reset after
226 * it got copied into memory. In the latter case, rom_ptr
227 * will return a NULL pointer and we should use ldl_phys instead.
229 initial_msp
= ldl_phys(s
->as
, 0);
230 initial_pc
= ldl_phys(s
->as
, 4);
233 env
->regs
[13] = initial_msp
& 0xFFFFFFFC;
234 env
->regs
[15] = initial_pc
& ~1;
235 env
->thumb
= initial_pc
& 1;
238 /* AArch32 has a hard highvec setting of 0xFFFF0000. If we are currently
239 * executing as AArch32 then check if highvecs are enabled and
240 * adjust the PC accordingly.
242 if (A32_BANKED_CURRENT_REG_GET(env
, sctlr
) & SCTLR_V
) {
243 env
->regs
[15] = 0xFFFF0000;
246 /* M profile requires that reset clears the exclusive monitor;
247 * A profile does not, but clearing it makes more sense than having it
248 * set with an exclusive access on address zero.
250 arm_clear_exclusive(env
);
252 env
->vfp
.xregs
[ARM_VFP_FPEXC
] = 0;
255 if (arm_feature(env
, ARM_FEATURE_PMSA
)) {
256 if (cpu
->pmsav7_dregion
> 0) {
257 if (arm_feature(env
, ARM_FEATURE_V8
)) {
258 memset(env
->pmsav8
.rbar
[M_REG_NS
], 0,
259 sizeof(*env
->pmsav8
.rbar
[M_REG_NS
])
260 * cpu
->pmsav7_dregion
);
261 memset(env
->pmsav8
.rlar
[M_REG_NS
], 0,
262 sizeof(*env
->pmsav8
.rlar
[M_REG_NS
])
263 * cpu
->pmsav7_dregion
);
264 if (arm_feature(env
, ARM_FEATURE_M_SECURITY
)) {
265 memset(env
->pmsav8
.rbar
[M_REG_S
], 0,
266 sizeof(*env
->pmsav8
.rbar
[M_REG_S
])
267 * cpu
->pmsav7_dregion
);
268 memset(env
->pmsav8
.rlar
[M_REG_S
], 0,
269 sizeof(*env
->pmsav8
.rlar
[M_REG_S
])
270 * cpu
->pmsav7_dregion
);
272 } else if (arm_feature(env
, ARM_FEATURE_V7
)) {
273 memset(env
->pmsav7
.drbar
, 0,
274 sizeof(*env
->pmsav7
.drbar
) * cpu
->pmsav7_dregion
);
275 memset(env
->pmsav7
.drsr
, 0,
276 sizeof(*env
->pmsav7
.drsr
) * cpu
->pmsav7_dregion
);
277 memset(env
->pmsav7
.dracr
, 0,
278 sizeof(*env
->pmsav7
.dracr
) * cpu
->pmsav7_dregion
);
281 env
->pmsav7
.rnr
[M_REG_NS
] = 0;
282 env
->pmsav7
.rnr
[M_REG_S
] = 0;
283 env
->pmsav8
.mair0
[M_REG_NS
] = 0;
284 env
->pmsav8
.mair0
[M_REG_S
] = 0;
285 env
->pmsav8
.mair1
[M_REG_NS
] = 0;
286 env
->pmsav8
.mair1
[M_REG_S
] = 0;
289 if (arm_feature(env
, ARM_FEATURE_M_SECURITY
)) {
290 if (cpu
->sau_sregion
> 0) {
291 memset(env
->sau
.rbar
, 0, sizeof(*env
->sau
.rbar
) * cpu
->sau_sregion
);
292 memset(env
->sau
.rlar
, 0, sizeof(*env
->sau
.rlar
) * cpu
->sau_sregion
);
295 /* SAU_CTRL reset value is IMPDEF; we choose 0, which is what
296 * the Cortex-M33 does.
301 set_flush_to_zero(1, &env
->vfp
.standard_fp_status
);
302 set_flush_inputs_to_zero(1, &env
->vfp
.standard_fp_status
);
303 set_default_nan_mode(1, &env
->vfp
.standard_fp_status
);
304 set_float_detect_tininess(float_tininess_before_rounding
,
305 &env
->vfp
.fp_status
);
306 set_float_detect_tininess(float_tininess_before_rounding
,
307 &env
->vfp
.standard_fp_status
);
308 #ifndef CONFIG_USER_ONLY
310 kvm_arm_reset_vcpu(cpu
);
314 hw_breakpoint_update_all(cpu
);
315 hw_watchpoint_update_all(cpu
);
318 bool arm_cpu_exec_interrupt(CPUState
*cs
, int interrupt_request
)
320 CPUClass
*cc
= CPU_GET_CLASS(cs
);
321 CPUARMState
*env
= cs
->env_ptr
;
322 uint32_t cur_el
= arm_current_el(env
);
323 bool secure
= arm_is_secure(env
);
328 if (interrupt_request
& CPU_INTERRUPT_FIQ
) {
330 target_el
= arm_phys_excp_target_el(cs
, excp_idx
, cur_el
, secure
);
331 if (arm_excp_unmasked(cs
, excp_idx
, target_el
)) {
332 cs
->exception_index
= excp_idx
;
333 env
->exception
.target_el
= target_el
;
334 cc
->do_interrupt(cs
);
338 if (interrupt_request
& CPU_INTERRUPT_HARD
) {
340 target_el
= arm_phys_excp_target_el(cs
, excp_idx
, cur_el
, secure
);
341 if (arm_excp_unmasked(cs
, excp_idx
, target_el
)) {
342 cs
->exception_index
= excp_idx
;
343 env
->exception
.target_el
= target_el
;
344 cc
->do_interrupt(cs
);
348 if (interrupt_request
& CPU_INTERRUPT_VIRQ
) {
349 excp_idx
= EXCP_VIRQ
;
351 if (arm_excp_unmasked(cs
, excp_idx
, target_el
)) {
352 cs
->exception_index
= excp_idx
;
353 env
->exception
.target_el
= target_el
;
354 cc
->do_interrupt(cs
);
358 if (interrupt_request
& CPU_INTERRUPT_VFIQ
) {
359 excp_idx
= EXCP_VFIQ
;
361 if (arm_excp_unmasked(cs
, excp_idx
, target_el
)) {
362 cs
->exception_index
= excp_idx
;
363 env
->exception
.target_el
= target_el
;
364 cc
->do_interrupt(cs
);
372 #if !defined(CONFIG_USER_ONLY) || !defined(TARGET_AARCH64)
373 static bool arm_v7m_cpu_exec_interrupt(CPUState
*cs
, int interrupt_request
)
375 CPUClass
*cc
= CPU_GET_CLASS(cs
);
376 ARMCPU
*cpu
= ARM_CPU(cs
);
377 CPUARMState
*env
= &cpu
->env
;
380 /* ARMv7-M interrupt masking works differently than -A or -R.
381 * There is no FIQ/IRQ distinction. Instead of I and F bits
382 * masking FIQ and IRQ interrupts, an exception is taken only
383 * if it is higher priority than the current execution priority
384 * (which depends on state like BASEPRI, FAULTMASK and the
385 * currently active exception).
387 if (interrupt_request
& CPU_INTERRUPT_HARD
388 && (armv7m_nvic_can_take_pending_exception(env
->nvic
))) {
389 cs
->exception_index
= EXCP_IRQ
;
390 cc
->do_interrupt(cs
);
397 #ifndef CONFIG_USER_ONLY
398 static void arm_cpu_set_irq(void *opaque
, int irq
, int level
)
400 ARMCPU
*cpu
= opaque
;
401 CPUARMState
*env
= &cpu
->env
;
402 CPUState
*cs
= CPU(cpu
);
403 static const int mask
[] = {
404 [ARM_CPU_IRQ
] = CPU_INTERRUPT_HARD
,
405 [ARM_CPU_FIQ
] = CPU_INTERRUPT_FIQ
,
406 [ARM_CPU_VIRQ
] = CPU_INTERRUPT_VIRQ
,
407 [ARM_CPU_VFIQ
] = CPU_INTERRUPT_VFIQ
413 assert(arm_feature(env
, ARM_FEATURE_EL2
));
418 cpu_interrupt(cs
, mask
[irq
]);
420 cpu_reset_interrupt(cs
, mask
[irq
]);
424 g_assert_not_reached();
428 static void arm_cpu_kvm_set_irq(void *opaque
, int irq
, int level
)
431 ARMCPU
*cpu
= opaque
;
432 CPUState
*cs
= CPU(cpu
);
433 int kvm_irq
= KVM_ARM_IRQ_TYPE_CPU
<< KVM_ARM_IRQ_TYPE_SHIFT
;
437 kvm_irq
|= KVM_ARM_IRQ_CPU_IRQ
;
440 kvm_irq
|= KVM_ARM_IRQ_CPU_FIQ
;
443 g_assert_not_reached();
445 kvm_irq
|= cs
->cpu_index
<< KVM_ARM_IRQ_VCPU_SHIFT
;
446 kvm_set_irq(kvm_state
, kvm_irq
, level
? 1 : 0);
450 static bool arm_cpu_virtio_is_big_endian(CPUState
*cs
)
452 ARMCPU
*cpu
= ARM_CPU(cs
);
453 CPUARMState
*env
= &cpu
->env
;
455 cpu_synchronize_state(cs
);
456 return arm_cpu_data_is_big_endian(env
);
461 static inline void set_feature(CPUARMState
*env
, int feature
)
463 env
->features
|= 1ULL << feature
;
466 static inline void unset_feature(CPUARMState
*env
, int feature
)
468 env
->features
&= ~(1ULL << feature
);
472 print_insn_thumb1(bfd_vma pc
, disassemble_info
*info
)
474 return print_insn_arm(pc
| 1, info
);
477 static void arm_disas_set_info(CPUState
*cpu
, disassemble_info
*info
)
479 ARMCPU
*ac
= ARM_CPU(cpu
);
480 CPUARMState
*env
= &ac
->env
;
484 /* We might not be compiled with the A64 disassembler
485 * because it needs a C++ compiler. Leave print_insn
486 * unset in this case to use the caller default behaviour.
488 #if defined(CONFIG_ARM_A64_DIS)
489 info
->print_insn
= print_insn_arm_a64
;
491 info
->cap_arch
= CS_ARCH_ARM64
;
492 info
->cap_insn_unit
= 4;
493 info
->cap_insn_split
= 4;
497 info
->print_insn
= print_insn_thumb1
;
498 info
->cap_insn_unit
= 2;
499 info
->cap_insn_split
= 4;
500 cap_mode
= CS_MODE_THUMB
;
502 info
->print_insn
= print_insn_arm
;
503 info
->cap_insn_unit
= 4;
504 info
->cap_insn_split
= 4;
505 cap_mode
= CS_MODE_ARM
;
507 if (arm_feature(env
, ARM_FEATURE_V8
)) {
508 cap_mode
|= CS_MODE_V8
;
510 if (arm_feature(env
, ARM_FEATURE_M
)) {
511 cap_mode
|= CS_MODE_MCLASS
;
513 info
->cap_arch
= CS_ARCH_ARM
;
514 info
->cap_mode
= cap_mode
;
517 sctlr_b
= arm_sctlr_b(env
);
518 if (bswap_code(sctlr_b
)) {
519 #ifdef TARGET_WORDS_BIGENDIAN
520 info
->endian
= BFD_ENDIAN_LITTLE
;
522 info
->endian
= BFD_ENDIAN_BIG
;
525 info
->flags
&= ~INSN_ARM_BE32
;
526 #ifndef CONFIG_USER_ONLY
528 info
->flags
|= INSN_ARM_BE32
;
533 uint64_t arm_cpu_mp_affinity(int idx
, uint8_t clustersz
)
535 uint32_t Aff1
= idx
/ clustersz
;
536 uint32_t Aff0
= idx
% clustersz
;
537 return (Aff1
<< ARM_AFF1_SHIFT
) | Aff0
;
540 static void arm_cpu_initfn(Object
*obj
)
542 CPUState
*cs
= CPU(obj
);
543 ARMCPU
*cpu
= ARM_CPU(obj
);
545 cs
->env_ptr
= &cpu
->env
;
546 cpu
->cp_regs
= g_hash_table_new_full(g_int_hash
, g_int_equal
,
549 #ifndef CONFIG_USER_ONLY
550 /* Our inbound IRQ and FIQ lines */
552 /* VIRQ and VFIQ are unused with KVM but we add them to maintain
553 * the same interface as non-KVM CPUs.
555 qdev_init_gpio_in(DEVICE(cpu
), arm_cpu_kvm_set_irq
, 4);
557 qdev_init_gpio_in(DEVICE(cpu
), arm_cpu_set_irq
, 4);
560 cpu
->gt_timer
[GTIMER_PHYS
] = timer_new(QEMU_CLOCK_VIRTUAL
, GTIMER_SCALE
,
561 arm_gt_ptimer_cb
, cpu
);
562 cpu
->gt_timer
[GTIMER_VIRT
] = timer_new(QEMU_CLOCK_VIRTUAL
, GTIMER_SCALE
,
563 arm_gt_vtimer_cb
, cpu
);
564 cpu
->gt_timer
[GTIMER_HYP
] = timer_new(QEMU_CLOCK_VIRTUAL
, GTIMER_SCALE
,
565 arm_gt_htimer_cb
, cpu
);
566 cpu
->gt_timer
[GTIMER_SEC
] = timer_new(QEMU_CLOCK_VIRTUAL
, GTIMER_SCALE
,
567 arm_gt_stimer_cb
, cpu
);
568 qdev_init_gpio_out(DEVICE(cpu
), cpu
->gt_timer_outputs
,
569 ARRAY_SIZE(cpu
->gt_timer_outputs
));
571 qdev_init_gpio_out_named(DEVICE(cpu
), &cpu
->gicv3_maintenance_interrupt
,
572 "gicv3-maintenance-interrupt", 1);
573 qdev_init_gpio_out_named(DEVICE(cpu
), &cpu
->pmu_interrupt
,
577 /* DTB consumers generally don't in fact care what the 'compatible'
578 * string is, so always provide some string and trust that a hypothetical
579 * picky DTB consumer will also provide a helpful error message.
581 cpu
->dtb_compatible
= "qemu,unknown";
582 cpu
->psci_version
= 1; /* By default assume PSCI v0.1 */
583 cpu
->kvm_target
= QEMU_KVM_ARM_TARGET_NONE
;
586 cpu
->psci_version
= 2; /* TCG implements PSCI 0.2 */
590 static Property arm_cpu_reset_cbar_property
=
591 DEFINE_PROP_UINT64("reset-cbar", ARMCPU
, reset_cbar
, 0);
593 static Property arm_cpu_reset_hivecs_property
=
594 DEFINE_PROP_BOOL("reset-hivecs", ARMCPU
, reset_hivecs
, false);
596 static Property arm_cpu_rvbar_property
=
597 DEFINE_PROP_UINT64("rvbar", ARMCPU
, rvbar
, 0);
599 static Property arm_cpu_has_el2_property
=
600 DEFINE_PROP_BOOL("has_el2", ARMCPU
, has_el2
, true);
602 static Property arm_cpu_has_el3_property
=
603 DEFINE_PROP_BOOL("has_el3", ARMCPU
, has_el3
, true);
605 static Property arm_cpu_cfgend_property
=
606 DEFINE_PROP_BOOL("cfgend", ARMCPU
, cfgend
, false);
608 /* use property name "pmu" to match other archs and virt tools */
609 static Property arm_cpu_has_pmu_property
=
610 DEFINE_PROP_BOOL("pmu", ARMCPU
, has_pmu
, true);
612 static Property arm_cpu_has_mpu_property
=
613 DEFINE_PROP_BOOL("has-mpu", ARMCPU
, has_mpu
, true);
615 /* This is like DEFINE_PROP_UINT32 but it doesn't set the default value,
616 * because the CPU initfn will have already set cpu->pmsav7_dregion to
617 * the right value for that particular CPU type, and we don't want
618 * to override that with an incorrect constant value.
620 static Property arm_cpu_pmsav7_dregion_property
=
621 DEFINE_PROP_UNSIGNED_NODEFAULT("pmsav7-dregion", ARMCPU
,
623 qdev_prop_uint32
, uint32_t);
625 static void arm_cpu_post_init(Object
*obj
)
627 ARMCPU
*cpu
= ARM_CPU(obj
);
629 /* M profile implies PMSA. We have to do this here rather than
630 * in realize with the other feature-implication checks because
631 * we look at the PMSA bit to see if we should add some properties.
633 if (arm_feature(&cpu
->env
, ARM_FEATURE_M
)) {
634 set_feature(&cpu
->env
, ARM_FEATURE_PMSA
);
637 if (arm_feature(&cpu
->env
, ARM_FEATURE_CBAR
) ||
638 arm_feature(&cpu
->env
, ARM_FEATURE_CBAR_RO
)) {
639 qdev_property_add_static(DEVICE(obj
), &arm_cpu_reset_cbar_property
,
643 if (!arm_feature(&cpu
->env
, ARM_FEATURE_M
)) {
644 qdev_property_add_static(DEVICE(obj
), &arm_cpu_reset_hivecs_property
,
648 if (arm_feature(&cpu
->env
, ARM_FEATURE_AARCH64
)) {
649 qdev_property_add_static(DEVICE(obj
), &arm_cpu_rvbar_property
,
653 if (arm_feature(&cpu
->env
, ARM_FEATURE_EL3
)) {
654 /* Add the has_el3 state CPU property only if EL3 is allowed. This will
655 * prevent "has_el3" from existing on CPUs which cannot support EL3.
657 qdev_property_add_static(DEVICE(obj
), &arm_cpu_has_el3_property
,
660 #ifndef CONFIG_USER_ONLY
661 object_property_add_link(obj
, "secure-memory",
663 (Object
**)&cpu
->secure_memory
,
664 qdev_prop_allow_set_link_before_realize
,
665 OBJ_PROP_LINK_UNREF_ON_RELEASE
,
670 if (arm_feature(&cpu
->env
, ARM_FEATURE_EL2
)) {
671 qdev_property_add_static(DEVICE(obj
), &arm_cpu_has_el2_property
,
675 if (arm_feature(&cpu
->env
, ARM_FEATURE_PMU
)) {
676 qdev_property_add_static(DEVICE(obj
), &arm_cpu_has_pmu_property
,
680 if (arm_feature(&cpu
->env
, ARM_FEATURE_PMSA
)) {
681 qdev_property_add_static(DEVICE(obj
), &arm_cpu_has_mpu_property
,
683 if (arm_feature(&cpu
->env
, ARM_FEATURE_V7
)) {
684 qdev_property_add_static(DEVICE(obj
),
685 &arm_cpu_pmsav7_dregion_property
,
690 qdev_property_add_static(DEVICE(obj
), &arm_cpu_cfgend_property
,
694 static void arm_cpu_finalizefn(Object
*obj
)
696 ARMCPU
*cpu
= ARM_CPU(obj
);
697 g_hash_table_destroy(cpu
->cp_regs
);
700 static void arm_cpu_realizefn(DeviceState
*dev
, Error
**errp
)
702 CPUState
*cs
= CPU(dev
);
703 ARMCPU
*cpu
= ARM_CPU(dev
);
704 ARMCPUClass
*acc
= ARM_CPU_GET_CLASS(dev
);
705 CPUARMState
*env
= &cpu
->env
;
707 Error
*local_err
= NULL
;
708 #ifndef CONFIG_USER_ONLY
712 cpu_exec_realizefn(cs
, &local_err
);
713 if (local_err
!= NULL
) {
714 error_propagate(errp
, local_err
);
718 /* Some features automatically imply others: */
719 if (arm_feature(env
, ARM_FEATURE_V8
)) {
720 set_feature(env
, ARM_FEATURE_V7
);
721 set_feature(env
, ARM_FEATURE_ARM_DIV
);
722 set_feature(env
, ARM_FEATURE_LPAE
);
724 if (arm_feature(env
, ARM_FEATURE_V7
)) {
725 set_feature(env
, ARM_FEATURE_VAPA
);
726 set_feature(env
, ARM_FEATURE_THUMB2
);
727 set_feature(env
, ARM_FEATURE_MPIDR
);
728 if (!arm_feature(env
, ARM_FEATURE_M
)) {
729 set_feature(env
, ARM_FEATURE_V6K
);
731 set_feature(env
, ARM_FEATURE_V6
);
734 /* Always define VBAR for V7 CPUs even if it doesn't exist in
735 * non-EL3 configs. This is needed by some legacy boards.
737 set_feature(env
, ARM_FEATURE_VBAR
);
739 if (arm_feature(env
, ARM_FEATURE_V6K
)) {
740 set_feature(env
, ARM_FEATURE_V6
);
741 set_feature(env
, ARM_FEATURE_MVFR
);
743 if (arm_feature(env
, ARM_FEATURE_V6
)) {
744 set_feature(env
, ARM_FEATURE_V5
);
745 set_feature(env
, ARM_FEATURE_JAZELLE
);
746 if (!arm_feature(env
, ARM_FEATURE_M
)) {
747 set_feature(env
, ARM_FEATURE_AUXCR
);
750 if (arm_feature(env
, ARM_FEATURE_V5
)) {
751 set_feature(env
, ARM_FEATURE_V4T
);
753 if (arm_feature(env
, ARM_FEATURE_M
)) {
754 set_feature(env
, ARM_FEATURE_THUMB_DIV
);
756 if (arm_feature(env
, ARM_FEATURE_ARM_DIV
)) {
757 set_feature(env
, ARM_FEATURE_THUMB_DIV
);
759 if (arm_feature(env
, ARM_FEATURE_VFP4
)) {
760 set_feature(env
, ARM_FEATURE_VFP3
);
761 set_feature(env
, ARM_FEATURE_VFP_FP16
);
763 if (arm_feature(env
, ARM_FEATURE_VFP3
)) {
764 set_feature(env
, ARM_FEATURE_VFP
);
766 if (arm_feature(env
, ARM_FEATURE_LPAE
)) {
767 set_feature(env
, ARM_FEATURE_V7MP
);
768 set_feature(env
, ARM_FEATURE_PXN
);
770 if (arm_feature(env
, ARM_FEATURE_CBAR_RO
)) {
771 set_feature(env
, ARM_FEATURE_CBAR
);
773 if (arm_feature(env
, ARM_FEATURE_THUMB2
) &&
774 !arm_feature(env
, ARM_FEATURE_M
)) {
775 set_feature(env
, ARM_FEATURE_THUMB_DSP
);
778 if (arm_feature(env
, ARM_FEATURE_V7
) &&
779 !arm_feature(env
, ARM_FEATURE_M
) &&
780 !arm_feature(env
, ARM_FEATURE_PMSA
)) {
781 /* v7VMSA drops support for the old ARMv5 tiny pages, so we
786 /* For CPUs which might have tiny 1K pages, or which have an
787 * MPU and might have small region sizes, stick with 1K pages.
791 if (!set_preferred_target_page_bits(pagebits
)) {
792 /* This can only ever happen for hotplugging a CPU, or if
793 * the board code incorrectly creates a CPU which it has
794 * promised via minimum_page_size that it will not.
796 error_setg(errp
, "This CPU requires a smaller page size than the "
801 /* This cpu-id-to-MPIDR affinity is used only for TCG; KVM will override it.
802 * We don't support setting cluster ID ([16..23]) (known as Aff2
803 * in later ARM ARM versions), or any of the higher affinity level fields,
804 * so these bits always RAZ.
806 if (cpu
->mp_affinity
== ARM64_AFFINITY_INVALID
) {
807 cpu
->mp_affinity
= arm_cpu_mp_affinity(cs
->cpu_index
,
808 ARM_DEFAULT_CPUS_PER_CLUSTER
);
811 if (cpu
->reset_hivecs
) {
812 cpu
->reset_sctlr
|= (1 << 13);
816 if (arm_feature(&cpu
->env
, ARM_FEATURE_V7
)) {
817 cpu
->reset_sctlr
|= SCTLR_EE
;
819 cpu
->reset_sctlr
|= SCTLR_B
;
824 /* If the has_el3 CPU property is disabled then we need to disable the
827 unset_feature(env
, ARM_FEATURE_EL3
);
829 /* Disable the security extension feature bits in the processor feature
830 * registers as well. These are id_pfr1[7:4] and id_aa64pfr0[15:12].
832 cpu
->id_pfr1
&= ~0xf0;
833 cpu
->id_aa64pfr0
&= ~0xf000;
837 unset_feature(env
, ARM_FEATURE_EL2
);
841 unset_feature(env
, ARM_FEATURE_PMU
);
842 cpu
->id_aa64dfr0
&= ~0xf00;
845 if (!arm_feature(env
, ARM_FEATURE_EL2
)) {
846 /* Disable the hypervisor feature bits in the processor feature
847 * registers if we don't have EL2. These are id_pfr1[15:12] and
848 * id_aa64pfr0_el1[11:8].
850 cpu
->id_aa64pfr0
&= ~0xf00;
851 cpu
->id_pfr1
&= ~0xf000;
854 /* MPU can be configured out of a PMSA CPU either by setting has-mpu
855 * to false or by setting pmsav7-dregion to 0.
858 cpu
->pmsav7_dregion
= 0;
860 if (cpu
->pmsav7_dregion
== 0) {
861 cpu
->has_mpu
= false;
864 if (arm_feature(env
, ARM_FEATURE_PMSA
) &&
865 arm_feature(env
, ARM_FEATURE_V7
)) {
866 uint32_t nr
= cpu
->pmsav7_dregion
;
869 error_setg(errp
, "PMSAv7 MPU #regions invalid %" PRIu32
, nr
);
874 if (arm_feature(env
, ARM_FEATURE_V8
)) {
876 env
->pmsav8
.rbar
[M_REG_NS
] = g_new0(uint32_t, nr
);
877 env
->pmsav8
.rlar
[M_REG_NS
] = g_new0(uint32_t, nr
);
878 if (arm_feature(env
, ARM_FEATURE_M_SECURITY
)) {
879 env
->pmsav8
.rbar
[M_REG_S
] = g_new0(uint32_t, nr
);
880 env
->pmsav8
.rlar
[M_REG_S
] = g_new0(uint32_t, nr
);
883 env
->pmsav7
.drbar
= g_new0(uint32_t, nr
);
884 env
->pmsav7
.drsr
= g_new0(uint32_t, nr
);
885 env
->pmsav7
.dracr
= g_new0(uint32_t, nr
);
890 if (arm_feature(env
, ARM_FEATURE_M_SECURITY
)) {
891 uint32_t nr
= cpu
->sau_sregion
;
894 error_setg(errp
, "v8M SAU #regions invalid %" PRIu32
, nr
);
899 env
->sau
.rbar
= g_new0(uint32_t, nr
);
900 env
->sau
.rlar
= g_new0(uint32_t, nr
);
904 if (arm_feature(env
, ARM_FEATURE_EL3
)) {
905 set_feature(env
, ARM_FEATURE_VBAR
);
908 register_cp_regs_for_features(cpu
);
909 arm_cpu_register_gdb_regs_for_features(cpu
);
911 init_cpreg_list(cpu
);
913 #ifndef CONFIG_USER_ONLY
914 if (cpu
->has_el3
|| arm_feature(env
, ARM_FEATURE_M_SECURITY
)) {
915 as
= g_new0(AddressSpace
, 1);
919 if (!cpu
->secure_memory
) {
920 cpu
->secure_memory
= cs
->memory
;
922 address_space_init(as
, cpu
->secure_memory
, "cpu-secure-memory");
923 cpu_address_space_init(cs
, as
, ARMASIdx_S
);
927 as
= g_new0(AddressSpace
, 1);
928 address_space_init(as
, cs
->memory
, "cpu-memory");
929 cpu_address_space_init(cs
, as
, ARMASIdx_NS
);
935 acc
->parent_realize(dev
, errp
);
938 static ObjectClass
*arm_cpu_class_by_name(const char *cpu_model
)
944 cpuname
= g_strsplit(cpu_model
, ",", 1);
945 typename
= g_strdup_printf(ARM_CPU_TYPE_NAME("%s"), cpuname
[0]);
946 oc
= object_class_by_name(typename
);
949 if (!oc
|| !object_class_dynamic_cast(oc
, TYPE_ARM_CPU
) ||
950 object_class_is_abstract(oc
)) {
956 /* CPU models. These are not needed for the AArch64 linux-user build. */
957 #if !defined(CONFIG_USER_ONLY) || !defined(TARGET_AARCH64)
959 static void arm920t_initfn(Object
*obj
)
961 ARMCPU
*cpu
= ARM_CPU(obj
);
962 /* TODO: check features. */
963 set_feature(&cpu
->env
, ARM_FEATURE_V4T
);
964 cpu
->midr
= 0x41129200;
965 cpu
->ctr
= 0x0d172172;
966 cpu
->reset_sctlr
= 0x00000078;
969 static void arm926_initfn(Object
*obj
)
971 ARMCPU
*cpu
= ARM_CPU(obj
);
973 cpu
->dtb_compatible
= "arm,arm926";
974 set_feature(&cpu
->env
, ARM_FEATURE_V5
);
975 set_feature(&cpu
->env
, ARM_FEATURE_VFP
);
976 set_feature(&cpu
->env
, ARM_FEATURE_DUMMY_C15_REGS
);
977 set_feature(&cpu
->env
, ARM_FEATURE_CACHE_TEST_CLEAN
);
978 set_feature(&cpu
->env
, ARM_FEATURE_JAZELLE
);
979 cpu
->midr
= 0x41069265;
980 cpu
->reset_fpsid
= 0x41011090;
981 cpu
->ctr
= 0x1dd20d2;
982 cpu
->reset_sctlr
= 0x00090078;
985 static void arm946_initfn(Object
*obj
)
987 ARMCPU
*cpu
= ARM_CPU(obj
);
989 cpu
->dtb_compatible
= "arm,arm946";
990 set_feature(&cpu
->env
, ARM_FEATURE_V5
);
991 set_feature(&cpu
->env
, ARM_FEATURE_PMSA
);
992 set_feature(&cpu
->env
, ARM_FEATURE_DUMMY_C15_REGS
);
993 cpu
->midr
= 0x41059461;
994 cpu
->ctr
= 0x0f004006;
995 cpu
->reset_sctlr
= 0x00000078;
998 static void arm1026_initfn(Object
*obj
)
1000 ARMCPU
*cpu
= ARM_CPU(obj
);
1002 cpu
->dtb_compatible
= "arm,arm1026";
1003 set_feature(&cpu
->env
, ARM_FEATURE_V5
);
1004 set_feature(&cpu
->env
, ARM_FEATURE_VFP
);
1005 set_feature(&cpu
->env
, ARM_FEATURE_AUXCR
);
1006 set_feature(&cpu
->env
, ARM_FEATURE_DUMMY_C15_REGS
);
1007 set_feature(&cpu
->env
, ARM_FEATURE_CACHE_TEST_CLEAN
);
1008 set_feature(&cpu
->env
, ARM_FEATURE_JAZELLE
);
1009 cpu
->midr
= 0x4106a262;
1010 cpu
->reset_fpsid
= 0x410110a0;
1011 cpu
->ctr
= 0x1dd20d2;
1012 cpu
->reset_sctlr
= 0x00090078;
1013 cpu
->reset_auxcr
= 1;
1015 /* The 1026 had an IFAR at c6,c0,0,1 rather than the ARMv6 c6,c0,0,2 */
1016 ARMCPRegInfo ifar
= {
1017 .name
= "IFAR", .cp
= 15, .crn
= 6, .crm
= 0, .opc1
= 0, .opc2
= 1,
1019 .fieldoffset
= offsetof(CPUARMState
, cp15
.ifar_ns
),
1022 define_one_arm_cp_reg(cpu
, &ifar
);
1026 static void arm1136_r2_initfn(Object
*obj
)
1028 ARMCPU
*cpu
= ARM_CPU(obj
);
1029 /* What qemu calls "arm1136_r2" is actually the 1136 r0p2, ie an
1030 * older core than plain "arm1136". In particular this does not
1031 * have the v6K features.
1032 * These ID register values are correct for 1136 but may be wrong
1033 * for 1136_r2 (in particular r0p2 does not actually implement most
1034 * of the ID registers).
1037 cpu
->dtb_compatible
= "arm,arm1136";
1038 set_feature(&cpu
->env
, ARM_FEATURE_V6
);
1039 set_feature(&cpu
->env
, ARM_FEATURE_VFP
);
1040 set_feature(&cpu
->env
, ARM_FEATURE_DUMMY_C15_REGS
);
1041 set_feature(&cpu
->env
, ARM_FEATURE_CACHE_DIRTY_REG
);
1042 set_feature(&cpu
->env
, ARM_FEATURE_CACHE_BLOCK_OPS
);
1043 cpu
->midr
= 0x4107b362;
1044 cpu
->reset_fpsid
= 0x410120b4;
1045 cpu
->mvfr0
= 0x11111111;
1046 cpu
->mvfr1
= 0x00000000;
1047 cpu
->ctr
= 0x1dd20d2;
1048 cpu
->reset_sctlr
= 0x00050078;
1049 cpu
->id_pfr0
= 0x111;
1053 cpu
->id_mmfr0
= 0x01130003;
1054 cpu
->id_mmfr1
= 0x10030302;
1055 cpu
->id_mmfr2
= 0x01222110;
1056 cpu
->id_isar0
= 0x00140011;
1057 cpu
->id_isar1
= 0x12002111;
1058 cpu
->id_isar2
= 0x11231111;
1059 cpu
->id_isar3
= 0x01102131;
1060 cpu
->id_isar4
= 0x141;
1061 cpu
->reset_auxcr
= 7;
1064 static void arm1136_initfn(Object
*obj
)
1066 ARMCPU
*cpu
= ARM_CPU(obj
);
1068 cpu
->dtb_compatible
= "arm,arm1136";
1069 set_feature(&cpu
->env
, ARM_FEATURE_V6K
);
1070 set_feature(&cpu
->env
, ARM_FEATURE_V6
);
1071 set_feature(&cpu
->env
, ARM_FEATURE_VFP
);
1072 set_feature(&cpu
->env
, ARM_FEATURE_DUMMY_C15_REGS
);
1073 set_feature(&cpu
->env
, ARM_FEATURE_CACHE_DIRTY_REG
);
1074 set_feature(&cpu
->env
, ARM_FEATURE_CACHE_BLOCK_OPS
);
1075 cpu
->midr
= 0x4117b363;
1076 cpu
->reset_fpsid
= 0x410120b4;
1077 cpu
->mvfr0
= 0x11111111;
1078 cpu
->mvfr1
= 0x00000000;
1079 cpu
->ctr
= 0x1dd20d2;
1080 cpu
->reset_sctlr
= 0x00050078;
1081 cpu
->id_pfr0
= 0x111;
1085 cpu
->id_mmfr0
= 0x01130003;
1086 cpu
->id_mmfr1
= 0x10030302;
1087 cpu
->id_mmfr2
= 0x01222110;
1088 cpu
->id_isar0
= 0x00140011;
1089 cpu
->id_isar1
= 0x12002111;
1090 cpu
->id_isar2
= 0x11231111;
1091 cpu
->id_isar3
= 0x01102131;
1092 cpu
->id_isar4
= 0x141;
1093 cpu
->reset_auxcr
= 7;
1096 static void arm1176_initfn(Object
*obj
)
1098 ARMCPU
*cpu
= ARM_CPU(obj
);
1100 cpu
->dtb_compatible
= "arm,arm1176";
1101 set_feature(&cpu
->env
, ARM_FEATURE_V6K
);
1102 set_feature(&cpu
->env
, ARM_FEATURE_VFP
);
1103 set_feature(&cpu
->env
, ARM_FEATURE_VAPA
);
1104 set_feature(&cpu
->env
, ARM_FEATURE_DUMMY_C15_REGS
);
1105 set_feature(&cpu
->env
, ARM_FEATURE_CACHE_DIRTY_REG
);
1106 set_feature(&cpu
->env
, ARM_FEATURE_CACHE_BLOCK_OPS
);
1107 set_feature(&cpu
->env
, ARM_FEATURE_EL3
);
1108 cpu
->midr
= 0x410fb767;
1109 cpu
->reset_fpsid
= 0x410120b5;
1110 cpu
->mvfr0
= 0x11111111;
1111 cpu
->mvfr1
= 0x00000000;
1112 cpu
->ctr
= 0x1dd20d2;
1113 cpu
->reset_sctlr
= 0x00050078;
1114 cpu
->id_pfr0
= 0x111;
1115 cpu
->id_pfr1
= 0x11;
1116 cpu
->id_dfr0
= 0x33;
1118 cpu
->id_mmfr0
= 0x01130003;
1119 cpu
->id_mmfr1
= 0x10030302;
1120 cpu
->id_mmfr2
= 0x01222100;
1121 cpu
->id_isar0
= 0x0140011;
1122 cpu
->id_isar1
= 0x12002111;
1123 cpu
->id_isar2
= 0x11231121;
1124 cpu
->id_isar3
= 0x01102131;
1125 cpu
->id_isar4
= 0x01141;
1126 cpu
->reset_auxcr
= 7;
1129 static void arm11mpcore_initfn(Object
*obj
)
1131 ARMCPU
*cpu
= ARM_CPU(obj
);
1133 cpu
->dtb_compatible
= "arm,arm11mpcore";
1134 set_feature(&cpu
->env
, ARM_FEATURE_V6K
);
1135 set_feature(&cpu
->env
, ARM_FEATURE_VFP
);
1136 set_feature(&cpu
->env
, ARM_FEATURE_VAPA
);
1137 set_feature(&cpu
->env
, ARM_FEATURE_MPIDR
);
1138 set_feature(&cpu
->env
, ARM_FEATURE_DUMMY_C15_REGS
);
1139 cpu
->midr
= 0x410fb022;
1140 cpu
->reset_fpsid
= 0x410120b4;
1141 cpu
->mvfr0
= 0x11111111;
1142 cpu
->mvfr1
= 0x00000000;
1143 cpu
->ctr
= 0x1d192992; /* 32K icache 32K dcache */
1144 cpu
->id_pfr0
= 0x111;
1148 cpu
->id_mmfr0
= 0x01100103;
1149 cpu
->id_mmfr1
= 0x10020302;
1150 cpu
->id_mmfr2
= 0x01222000;
1151 cpu
->id_isar0
= 0x00100011;
1152 cpu
->id_isar1
= 0x12002111;
1153 cpu
->id_isar2
= 0x11221011;
1154 cpu
->id_isar3
= 0x01102131;
1155 cpu
->id_isar4
= 0x141;
1156 cpu
->reset_auxcr
= 1;
1159 static void cortex_m3_initfn(Object
*obj
)
1161 ARMCPU
*cpu
= ARM_CPU(obj
);
1162 set_feature(&cpu
->env
, ARM_FEATURE_V7
);
1163 set_feature(&cpu
->env
, ARM_FEATURE_M
);
1164 cpu
->midr
= 0x410fc231;
1165 cpu
->pmsav7_dregion
= 8;
1168 static void cortex_m4_initfn(Object
*obj
)
1170 ARMCPU
*cpu
= ARM_CPU(obj
);
1172 set_feature(&cpu
->env
, ARM_FEATURE_V7
);
1173 set_feature(&cpu
->env
, ARM_FEATURE_M
);
1174 set_feature(&cpu
->env
, ARM_FEATURE_THUMB_DSP
);
1175 cpu
->midr
= 0x410fc240; /* r0p0 */
1176 cpu
->pmsav7_dregion
= 8;
1179 static void arm_v7m_class_init(ObjectClass
*oc
, void *data
)
1181 CPUClass
*cc
= CPU_CLASS(oc
);
1183 #ifndef CONFIG_USER_ONLY
1184 cc
->do_interrupt
= arm_v7m_cpu_do_interrupt
;
1187 cc
->cpu_exec_interrupt
= arm_v7m_cpu_exec_interrupt
;
1190 static const ARMCPRegInfo cortexr5_cp_reginfo
[] = {
1191 /* Dummy the TCM region regs for the moment */
1192 { .name
= "ATCM", .cp
= 15, .opc1
= 0, .crn
= 9, .crm
= 1, .opc2
= 0,
1193 .access
= PL1_RW
, .type
= ARM_CP_CONST
},
1194 { .name
= "BTCM", .cp
= 15, .opc1
= 0, .crn
= 9, .crm
= 1, .opc2
= 1,
1195 .access
= PL1_RW
, .type
= ARM_CP_CONST
},
1196 { .name
= "DCACHE_INVAL", .cp
= 15, .opc1
= 0, .crn
= 15, .crm
= 5,
1197 .opc2
= 0, .access
= PL1_W
, .type
= ARM_CP_NOP
},
1201 static void cortex_r5_initfn(Object
*obj
)
1203 ARMCPU
*cpu
= ARM_CPU(obj
);
1205 set_feature(&cpu
->env
, ARM_FEATURE_V7
);
1206 set_feature(&cpu
->env
, ARM_FEATURE_THUMB_DIV
);
1207 set_feature(&cpu
->env
, ARM_FEATURE_ARM_DIV
);
1208 set_feature(&cpu
->env
, ARM_FEATURE_V7MP
);
1209 set_feature(&cpu
->env
, ARM_FEATURE_PMSA
);
1210 cpu
->midr
= 0x411fc153; /* r1p3 */
1211 cpu
->id_pfr0
= 0x0131;
1212 cpu
->id_pfr1
= 0x001;
1213 cpu
->id_dfr0
= 0x010400;
1215 cpu
->id_mmfr0
= 0x0210030;
1216 cpu
->id_mmfr1
= 0x00000000;
1217 cpu
->id_mmfr2
= 0x01200000;
1218 cpu
->id_mmfr3
= 0x0211;
1219 cpu
->id_isar0
= 0x2101111;
1220 cpu
->id_isar1
= 0x13112111;
1221 cpu
->id_isar2
= 0x21232141;
1222 cpu
->id_isar3
= 0x01112131;
1223 cpu
->id_isar4
= 0x0010142;
1224 cpu
->id_isar5
= 0x0;
1225 cpu
->mp_is_up
= true;
1226 cpu
->pmsav7_dregion
= 16;
1227 define_arm_cp_regs(cpu
, cortexr5_cp_reginfo
);
1230 static const ARMCPRegInfo cortexa8_cp_reginfo
[] = {
1231 { .name
= "L2LOCKDOWN", .cp
= 15, .crn
= 9, .crm
= 0, .opc1
= 1, .opc2
= 0,
1232 .access
= PL1_RW
, .type
= ARM_CP_CONST
, .resetvalue
= 0 },
1233 { .name
= "L2AUXCR", .cp
= 15, .crn
= 9, .crm
= 0, .opc1
= 1, .opc2
= 2,
1234 .access
= PL1_RW
, .type
= ARM_CP_CONST
, .resetvalue
= 0 },
1238 static void cortex_a8_initfn(Object
*obj
)
1240 ARMCPU
*cpu
= ARM_CPU(obj
);
1242 cpu
->dtb_compatible
= "arm,cortex-a8";
1243 set_feature(&cpu
->env
, ARM_FEATURE_V7
);
1244 set_feature(&cpu
->env
, ARM_FEATURE_VFP3
);
1245 set_feature(&cpu
->env
, ARM_FEATURE_NEON
);
1246 set_feature(&cpu
->env
, ARM_FEATURE_THUMB2EE
);
1247 set_feature(&cpu
->env
, ARM_FEATURE_DUMMY_C15_REGS
);
1248 set_feature(&cpu
->env
, ARM_FEATURE_EL3
);
1249 cpu
->midr
= 0x410fc080;
1250 cpu
->reset_fpsid
= 0x410330c0;
1251 cpu
->mvfr0
= 0x11110222;
1252 cpu
->mvfr1
= 0x00011111;
1253 cpu
->ctr
= 0x82048004;
1254 cpu
->reset_sctlr
= 0x00c50078;
1255 cpu
->id_pfr0
= 0x1031;
1256 cpu
->id_pfr1
= 0x11;
1257 cpu
->id_dfr0
= 0x400;
1259 cpu
->id_mmfr0
= 0x31100003;
1260 cpu
->id_mmfr1
= 0x20000000;
1261 cpu
->id_mmfr2
= 0x01202000;
1262 cpu
->id_mmfr3
= 0x11;
1263 cpu
->id_isar0
= 0x00101111;
1264 cpu
->id_isar1
= 0x12112111;
1265 cpu
->id_isar2
= 0x21232031;
1266 cpu
->id_isar3
= 0x11112131;
1267 cpu
->id_isar4
= 0x00111142;
1268 cpu
->dbgdidr
= 0x15141000;
1269 cpu
->clidr
= (1 << 27) | (2 << 24) | 3;
1270 cpu
->ccsidr
[0] = 0xe007e01a; /* 16k L1 dcache. */
1271 cpu
->ccsidr
[1] = 0x2007e01a; /* 16k L1 icache. */
1272 cpu
->ccsidr
[2] = 0xf0000000; /* No L2 icache. */
1273 cpu
->reset_auxcr
= 2;
1274 define_arm_cp_regs(cpu
, cortexa8_cp_reginfo
);
1277 static const ARMCPRegInfo cortexa9_cp_reginfo
[] = {
1278 /* power_control should be set to maximum latency. Again,
1279 * default to 0 and set by private hook
1281 { .name
= "A9_PWRCTL", .cp
= 15, .crn
= 15, .crm
= 0, .opc1
= 0, .opc2
= 0,
1282 .access
= PL1_RW
, .resetvalue
= 0,
1283 .fieldoffset
= offsetof(CPUARMState
, cp15
.c15_power_control
) },
1284 { .name
= "A9_DIAG", .cp
= 15, .crn
= 15, .crm
= 0, .opc1
= 0, .opc2
= 1,
1285 .access
= PL1_RW
, .resetvalue
= 0,
1286 .fieldoffset
= offsetof(CPUARMState
, cp15
.c15_diagnostic
) },
1287 { .name
= "A9_PWRDIAG", .cp
= 15, .crn
= 15, .crm
= 0, .opc1
= 0, .opc2
= 2,
1288 .access
= PL1_RW
, .resetvalue
= 0,
1289 .fieldoffset
= offsetof(CPUARMState
, cp15
.c15_power_diagnostic
) },
1290 { .name
= "NEONBUSY", .cp
= 15, .crn
= 15, .crm
= 1, .opc1
= 0, .opc2
= 0,
1291 .access
= PL1_RW
, .resetvalue
= 0, .type
= ARM_CP_CONST
},
1292 /* TLB lockdown control */
1293 { .name
= "TLB_LOCKR", .cp
= 15, .crn
= 15, .crm
= 4, .opc1
= 5, .opc2
= 2,
1294 .access
= PL1_W
, .resetvalue
= 0, .type
= ARM_CP_NOP
},
1295 { .name
= "TLB_LOCKW", .cp
= 15, .crn
= 15, .crm
= 4, .opc1
= 5, .opc2
= 4,
1296 .access
= PL1_W
, .resetvalue
= 0, .type
= ARM_CP_NOP
},
1297 { .name
= "TLB_VA", .cp
= 15, .crn
= 15, .crm
= 5, .opc1
= 5, .opc2
= 2,
1298 .access
= PL1_RW
, .resetvalue
= 0, .type
= ARM_CP_CONST
},
1299 { .name
= "TLB_PA", .cp
= 15, .crn
= 15, .crm
= 6, .opc1
= 5, .opc2
= 2,
1300 .access
= PL1_RW
, .resetvalue
= 0, .type
= ARM_CP_CONST
},
1301 { .name
= "TLB_ATTR", .cp
= 15, .crn
= 15, .crm
= 7, .opc1
= 5, .opc2
= 2,
1302 .access
= PL1_RW
, .resetvalue
= 0, .type
= ARM_CP_CONST
},
1306 static void cortex_a9_initfn(Object
*obj
)
1308 ARMCPU
*cpu
= ARM_CPU(obj
);
1310 cpu
->dtb_compatible
= "arm,cortex-a9";
1311 set_feature(&cpu
->env
, ARM_FEATURE_V7
);
1312 set_feature(&cpu
->env
, ARM_FEATURE_VFP3
);
1313 set_feature(&cpu
->env
, ARM_FEATURE_VFP_FP16
);
1314 set_feature(&cpu
->env
, ARM_FEATURE_NEON
);
1315 set_feature(&cpu
->env
, ARM_FEATURE_THUMB2EE
);
1316 set_feature(&cpu
->env
, ARM_FEATURE_EL3
);
1317 /* Note that A9 supports the MP extensions even for
1318 * A9UP and single-core A9MP (which are both different
1319 * and valid configurations; we don't model A9UP).
1321 set_feature(&cpu
->env
, ARM_FEATURE_V7MP
);
1322 set_feature(&cpu
->env
, ARM_FEATURE_CBAR
);
1323 cpu
->midr
= 0x410fc090;
1324 cpu
->reset_fpsid
= 0x41033090;
1325 cpu
->mvfr0
= 0x11110222;
1326 cpu
->mvfr1
= 0x01111111;
1327 cpu
->ctr
= 0x80038003;
1328 cpu
->reset_sctlr
= 0x00c50078;
1329 cpu
->id_pfr0
= 0x1031;
1330 cpu
->id_pfr1
= 0x11;
1331 cpu
->id_dfr0
= 0x000;
1333 cpu
->id_mmfr0
= 0x00100103;
1334 cpu
->id_mmfr1
= 0x20000000;
1335 cpu
->id_mmfr2
= 0x01230000;
1336 cpu
->id_mmfr3
= 0x00002111;
1337 cpu
->id_isar0
= 0x00101111;
1338 cpu
->id_isar1
= 0x13112111;
1339 cpu
->id_isar2
= 0x21232041;
1340 cpu
->id_isar3
= 0x11112131;
1341 cpu
->id_isar4
= 0x00111142;
1342 cpu
->dbgdidr
= 0x35141000;
1343 cpu
->clidr
= (1 << 27) | (1 << 24) | 3;
1344 cpu
->ccsidr
[0] = 0xe00fe019; /* 16k L1 dcache. */
1345 cpu
->ccsidr
[1] = 0x200fe019; /* 16k L1 icache. */
1346 define_arm_cp_regs(cpu
, cortexa9_cp_reginfo
);
1349 #ifndef CONFIG_USER_ONLY
1350 static uint64_t a15_l2ctlr_read(CPUARMState
*env
, const ARMCPRegInfo
*ri
)
1352 /* Linux wants the number of processors from here.
1353 * Might as well set the interrupt-controller bit too.
1355 return ((smp_cpus
- 1) << 24) | (1 << 23);
1359 static const ARMCPRegInfo cortexa15_cp_reginfo
[] = {
1360 #ifndef CONFIG_USER_ONLY
1361 { .name
= "L2CTLR", .cp
= 15, .crn
= 9, .crm
= 0, .opc1
= 1, .opc2
= 2,
1362 .access
= PL1_RW
, .resetvalue
= 0, .readfn
= a15_l2ctlr_read
,
1363 .writefn
= arm_cp_write_ignore
, },
1365 { .name
= "L2ECTLR", .cp
= 15, .crn
= 9, .crm
= 0, .opc1
= 1, .opc2
= 3,
1366 .access
= PL1_RW
, .type
= ARM_CP_CONST
, .resetvalue
= 0 },
1370 static void cortex_a7_initfn(Object
*obj
)
1372 ARMCPU
*cpu
= ARM_CPU(obj
);
1374 cpu
->dtb_compatible
= "arm,cortex-a7";
1375 set_feature(&cpu
->env
, ARM_FEATURE_V7
);
1376 set_feature(&cpu
->env
, ARM_FEATURE_VFP4
);
1377 set_feature(&cpu
->env
, ARM_FEATURE_NEON
);
1378 set_feature(&cpu
->env
, ARM_FEATURE_THUMB2EE
);
1379 set_feature(&cpu
->env
, ARM_FEATURE_ARM_DIV
);
1380 set_feature(&cpu
->env
, ARM_FEATURE_GENERIC_TIMER
);
1381 set_feature(&cpu
->env
, ARM_FEATURE_DUMMY_C15_REGS
);
1382 set_feature(&cpu
->env
, ARM_FEATURE_CBAR_RO
);
1383 set_feature(&cpu
->env
, ARM_FEATURE_LPAE
);
1384 set_feature(&cpu
->env
, ARM_FEATURE_EL3
);
1385 cpu
->kvm_target
= QEMU_KVM_ARM_TARGET_CORTEX_A7
;
1386 cpu
->midr
= 0x410fc075;
1387 cpu
->reset_fpsid
= 0x41023075;
1388 cpu
->mvfr0
= 0x10110222;
1389 cpu
->mvfr1
= 0x11111111;
1390 cpu
->ctr
= 0x84448003;
1391 cpu
->reset_sctlr
= 0x00c50078;
1392 cpu
->id_pfr0
= 0x00001131;
1393 cpu
->id_pfr1
= 0x00011011;
1394 cpu
->id_dfr0
= 0x02010555;
1395 cpu
->pmceid0
= 0x00000000;
1396 cpu
->pmceid1
= 0x00000000;
1397 cpu
->id_afr0
= 0x00000000;
1398 cpu
->id_mmfr0
= 0x10101105;
1399 cpu
->id_mmfr1
= 0x40000000;
1400 cpu
->id_mmfr2
= 0x01240000;
1401 cpu
->id_mmfr3
= 0x02102211;
1402 cpu
->id_isar0
= 0x01101110;
1403 cpu
->id_isar1
= 0x13112111;
1404 cpu
->id_isar2
= 0x21232041;
1405 cpu
->id_isar3
= 0x11112131;
1406 cpu
->id_isar4
= 0x10011142;
1407 cpu
->dbgdidr
= 0x3515f005;
1408 cpu
->clidr
= 0x0a200023;
1409 cpu
->ccsidr
[0] = 0x701fe00a; /* 32K L1 dcache */
1410 cpu
->ccsidr
[1] = 0x201fe00a; /* 32K L1 icache */
1411 cpu
->ccsidr
[2] = 0x711fe07a; /* 4096K L2 unified cache */
1412 define_arm_cp_regs(cpu
, cortexa15_cp_reginfo
); /* Same as A15 */
1415 static void cortex_a15_initfn(Object
*obj
)
1417 ARMCPU
*cpu
= ARM_CPU(obj
);
1419 cpu
->dtb_compatible
= "arm,cortex-a15";
1420 set_feature(&cpu
->env
, ARM_FEATURE_V7
);
1421 set_feature(&cpu
->env
, ARM_FEATURE_VFP4
);
1422 set_feature(&cpu
->env
, ARM_FEATURE_NEON
);
1423 set_feature(&cpu
->env
, ARM_FEATURE_THUMB2EE
);
1424 set_feature(&cpu
->env
, ARM_FEATURE_ARM_DIV
);
1425 set_feature(&cpu
->env
, ARM_FEATURE_GENERIC_TIMER
);
1426 set_feature(&cpu
->env
, ARM_FEATURE_DUMMY_C15_REGS
);
1427 set_feature(&cpu
->env
, ARM_FEATURE_CBAR_RO
);
1428 set_feature(&cpu
->env
, ARM_FEATURE_LPAE
);
1429 set_feature(&cpu
->env
, ARM_FEATURE_EL3
);
1430 cpu
->kvm_target
= QEMU_KVM_ARM_TARGET_CORTEX_A15
;
1431 cpu
->midr
= 0x412fc0f1;
1432 cpu
->reset_fpsid
= 0x410430f0;
1433 cpu
->mvfr0
= 0x10110222;
1434 cpu
->mvfr1
= 0x11111111;
1435 cpu
->ctr
= 0x8444c004;
1436 cpu
->reset_sctlr
= 0x00c50078;
1437 cpu
->id_pfr0
= 0x00001131;
1438 cpu
->id_pfr1
= 0x00011011;
1439 cpu
->id_dfr0
= 0x02010555;
1440 cpu
->pmceid0
= 0x0000000;
1441 cpu
->pmceid1
= 0x00000000;
1442 cpu
->id_afr0
= 0x00000000;
1443 cpu
->id_mmfr0
= 0x10201105;
1444 cpu
->id_mmfr1
= 0x20000000;
1445 cpu
->id_mmfr2
= 0x01240000;
1446 cpu
->id_mmfr3
= 0x02102211;
1447 cpu
->id_isar0
= 0x02101110;
1448 cpu
->id_isar1
= 0x13112111;
1449 cpu
->id_isar2
= 0x21232041;
1450 cpu
->id_isar3
= 0x11112131;
1451 cpu
->id_isar4
= 0x10011142;
1452 cpu
->dbgdidr
= 0x3515f021;
1453 cpu
->clidr
= 0x0a200023;
1454 cpu
->ccsidr
[0] = 0x701fe00a; /* 32K L1 dcache */
1455 cpu
->ccsidr
[1] = 0x201fe00a; /* 32K L1 icache */
1456 cpu
->ccsidr
[2] = 0x711fe07a; /* 4096K L2 unified cache */
1457 define_arm_cp_regs(cpu
, cortexa15_cp_reginfo
);
1460 static void ti925t_initfn(Object
*obj
)
1462 ARMCPU
*cpu
= ARM_CPU(obj
);
1463 set_feature(&cpu
->env
, ARM_FEATURE_V4T
);
1464 set_feature(&cpu
->env
, ARM_FEATURE_OMAPCP
);
1465 cpu
->midr
= ARM_CPUID_TI925T
;
1466 cpu
->ctr
= 0x5109149;
1467 cpu
->reset_sctlr
= 0x00000070;
1470 static void sa1100_initfn(Object
*obj
)
1472 ARMCPU
*cpu
= ARM_CPU(obj
);
1474 cpu
->dtb_compatible
= "intel,sa1100";
1475 set_feature(&cpu
->env
, ARM_FEATURE_STRONGARM
);
1476 set_feature(&cpu
->env
, ARM_FEATURE_DUMMY_C15_REGS
);
1477 cpu
->midr
= 0x4401A11B;
1478 cpu
->reset_sctlr
= 0x00000070;
1481 static void sa1110_initfn(Object
*obj
)
1483 ARMCPU
*cpu
= ARM_CPU(obj
);
1484 set_feature(&cpu
->env
, ARM_FEATURE_STRONGARM
);
1485 set_feature(&cpu
->env
, ARM_FEATURE_DUMMY_C15_REGS
);
1486 cpu
->midr
= 0x6901B119;
1487 cpu
->reset_sctlr
= 0x00000070;
1490 static void pxa250_initfn(Object
*obj
)
1492 ARMCPU
*cpu
= ARM_CPU(obj
);
1494 cpu
->dtb_compatible
= "marvell,xscale";
1495 set_feature(&cpu
->env
, ARM_FEATURE_V5
);
1496 set_feature(&cpu
->env
, ARM_FEATURE_XSCALE
);
1497 cpu
->midr
= 0x69052100;
1498 cpu
->ctr
= 0xd172172;
1499 cpu
->reset_sctlr
= 0x00000078;
1502 static void pxa255_initfn(Object
*obj
)
1504 ARMCPU
*cpu
= ARM_CPU(obj
);
1506 cpu
->dtb_compatible
= "marvell,xscale";
1507 set_feature(&cpu
->env
, ARM_FEATURE_V5
);
1508 set_feature(&cpu
->env
, ARM_FEATURE_XSCALE
);
1509 cpu
->midr
= 0x69052d00;
1510 cpu
->ctr
= 0xd172172;
1511 cpu
->reset_sctlr
= 0x00000078;
1514 static void pxa260_initfn(Object
*obj
)
1516 ARMCPU
*cpu
= ARM_CPU(obj
);
1518 cpu
->dtb_compatible
= "marvell,xscale";
1519 set_feature(&cpu
->env
, ARM_FEATURE_V5
);
1520 set_feature(&cpu
->env
, ARM_FEATURE_XSCALE
);
1521 cpu
->midr
= 0x69052903;
1522 cpu
->ctr
= 0xd172172;
1523 cpu
->reset_sctlr
= 0x00000078;
1526 static void pxa261_initfn(Object
*obj
)
1528 ARMCPU
*cpu
= ARM_CPU(obj
);
1530 cpu
->dtb_compatible
= "marvell,xscale";
1531 set_feature(&cpu
->env
, ARM_FEATURE_V5
);
1532 set_feature(&cpu
->env
, ARM_FEATURE_XSCALE
);
1533 cpu
->midr
= 0x69052d05;
1534 cpu
->ctr
= 0xd172172;
1535 cpu
->reset_sctlr
= 0x00000078;
1538 static void pxa262_initfn(Object
*obj
)
1540 ARMCPU
*cpu
= ARM_CPU(obj
);
1542 cpu
->dtb_compatible
= "marvell,xscale";
1543 set_feature(&cpu
->env
, ARM_FEATURE_V5
);
1544 set_feature(&cpu
->env
, ARM_FEATURE_XSCALE
);
1545 cpu
->midr
= 0x69052d06;
1546 cpu
->ctr
= 0xd172172;
1547 cpu
->reset_sctlr
= 0x00000078;
1550 static void pxa270a0_initfn(Object
*obj
)
1552 ARMCPU
*cpu
= ARM_CPU(obj
);
1554 cpu
->dtb_compatible
= "marvell,xscale";
1555 set_feature(&cpu
->env
, ARM_FEATURE_V5
);
1556 set_feature(&cpu
->env
, ARM_FEATURE_XSCALE
);
1557 set_feature(&cpu
->env
, ARM_FEATURE_IWMMXT
);
1558 cpu
->midr
= 0x69054110;
1559 cpu
->ctr
= 0xd172172;
1560 cpu
->reset_sctlr
= 0x00000078;
1563 static void pxa270a1_initfn(Object
*obj
)
1565 ARMCPU
*cpu
= ARM_CPU(obj
);
1567 cpu
->dtb_compatible
= "marvell,xscale";
1568 set_feature(&cpu
->env
, ARM_FEATURE_V5
);
1569 set_feature(&cpu
->env
, ARM_FEATURE_XSCALE
);
1570 set_feature(&cpu
->env
, ARM_FEATURE_IWMMXT
);
1571 cpu
->midr
= 0x69054111;
1572 cpu
->ctr
= 0xd172172;
1573 cpu
->reset_sctlr
= 0x00000078;
1576 static void pxa270b0_initfn(Object
*obj
)
1578 ARMCPU
*cpu
= ARM_CPU(obj
);
1580 cpu
->dtb_compatible
= "marvell,xscale";
1581 set_feature(&cpu
->env
, ARM_FEATURE_V5
);
1582 set_feature(&cpu
->env
, ARM_FEATURE_XSCALE
);
1583 set_feature(&cpu
->env
, ARM_FEATURE_IWMMXT
);
1584 cpu
->midr
= 0x69054112;
1585 cpu
->ctr
= 0xd172172;
1586 cpu
->reset_sctlr
= 0x00000078;
1589 static void pxa270b1_initfn(Object
*obj
)
1591 ARMCPU
*cpu
= ARM_CPU(obj
);
1593 cpu
->dtb_compatible
= "marvell,xscale";
1594 set_feature(&cpu
->env
, ARM_FEATURE_V5
);
1595 set_feature(&cpu
->env
, ARM_FEATURE_XSCALE
);
1596 set_feature(&cpu
->env
, ARM_FEATURE_IWMMXT
);
1597 cpu
->midr
= 0x69054113;
1598 cpu
->ctr
= 0xd172172;
1599 cpu
->reset_sctlr
= 0x00000078;
1602 static void pxa270c0_initfn(Object
*obj
)
1604 ARMCPU
*cpu
= ARM_CPU(obj
);
1606 cpu
->dtb_compatible
= "marvell,xscale";
1607 set_feature(&cpu
->env
, ARM_FEATURE_V5
);
1608 set_feature(&cpu
->env
, ARM_FEATURE_XSCALE
);
1609 set_feature(&cpu
->env
, ARM_FEATURE_IWMMXT
);
1610 cpu
->midr
= 0x69054114;
1611 cpu
->ctr
= 0xd172172;
1612 cpu
->reset_sctlr
= 0x00000078;
1615 static void pxa270c5_initfn(Object
*obj
)
1617 ARMCPU
*cpu
= ARM_CPU(obj
);
1619 cpu
->dtb_compatible
= "marvell,xscale";
1620 set_feature(&cpu
->env
, ARM_FEATURE_V5
);
1621 set_feature(&cpu
->env
, ARM_FEATURE_XSCALE
);
1622 set_feature(&cpu
->env
, ARM_FEATURE_IWMMXT
);
1623 cpu
->midr
= 0x69054117;
1624 cpu
->ctr
= 0xd172172;
1625 cpu
->reset_sctlr
= 0x00000078;
1628 #ifdef CONFIG_USER_ONLY
1629 static void arm_any_initfn(Object
*obj
)
1631 ARMCPU
*cpu
= ARM_CPU(obj
);
1632 set_feature(&cpu
->env
, ARM_FEATURE_V8
);
1633 set_feature(&cpu
->env
, ARM_FEATURE_VFP4
);
1634 set_feature(&cpu
->env
, ARM_FEATURE_NEON
);
1635 set_feature(&cpu
->env
, ARM_FEATURE_THUMB2EE
);
1636 set_feature(&cpu
->env
, ARM_FEATURE_V8_AES
);
1637 set_feature(&cpu
->env
, ARM_FEATURE_V8_SHA1
);
1638 set_feature(&cpu
->env
, ARM_FEATURE_V8_SHA256
);
1639 set_feature(&cpu
->env
, ARM_FEATURE_V8_PMULL
);
1640 set_feature(&cpu
->env
, ARM_FEATURE_CRC
);
1641 cpu
->midr
= 0xffffffff;
1645 #endif /* !defined(CONFIG_USER_ONLY) || !defined(TARGET_AARCH64) */
1647 typedef struct ARMCPUInfo
{
1649 void (*initfn
)(Object
*obj
);
1650 void (*class_init
)(ObjectClass
*oc
, void *data
);
1653 static const ARMCPUInfo arm_cpus
[] = {
1654 #if !defined(CONFIG_USER_ONLY) || !defined(TARGET_AARCH64)
1655 { .name
= "arm920t", .initfn
= arm920t_initfn
},
1656 { .name
= "arm926", .initfn
= arm926_initfn
},
1657 { .name
= "arm946", .initfn
= arm946_initfn
},
1658 { .name
= "arm1026", .initfn
= arm1026_initfn
},
1659 /* What QEMU calls "arm1136-r2" is actually the 1136 r0p2, i.e. an
1660 * older core than plain "arm1136". In particular this does not
1661 * have the v6K features.
1663 { .name
= "arm1136-r2", .initfn
= arm1136_r2_initfn
},
1664 { .name
= "arm1136", .initfn
= arm1136_initfn
},
1665 { .name
= "arm1176", .initfn
= arm1176_initfn
},
1666 { .name
= "arm11mpcore", .initfn
= arm11mpcore_initfn
},
1667 { .name
= "cortex-m3", .initfn
= cortex_m3_initfn
,
1668 .class_init
= arm_v7m_class_init
},
1669 { .name
= "cortex-m4", .initfn
= cortex_m4_initfn
,
1670 .class_init
= arm_v7m_class_init
},
1671 { .name
= "cortex-r5", .initfn
= cortex_r5_initfn
},
1672 { .name
= "cortex-a7", .initfn
= cortex_a7_initfn
},
1673 { .name
= "cortex-a8", .initfn
= cortex_a8_initfn
},
1674 { .name
= "cortex-a9", .initfn
= cortex_a9_initfn
},
1675 { .name
= "cortex-a15", .initfn
= cortex_a15_initfn
},
1676 { .name
= "ti925t", .initfn
= ti925t_initfn
},
1677 { .name
= "sa1100", .initfn
= sa1100_initfn
},
1678 { .name
= "sa1110", .initfn
= sa1110_initfn
},
1679 { .name
= "pxa250", .initfn
= pxa250_initfn
},
1680 { .name
= "pxa255", .initfn
= pxa255_initfn
},
1681 { .name
= "pxa260", .initfn
= pxa260_initfn
},
1682 { .name
= "pxa261", .initfn
= pxa261_initfn
},
1683 { .name
= "pxa262", .initfn
= pxa262_initfn
},
1684 /* "pxa270" is an alias for "pxa270-a0" */
1685 { .name
= "pxa270", .initfn
= pxa270a0_initfn
},
1686 { .name
= "pxa270-a0", .initfn
= pxa270a0_initfn
},
1687 { .name
= "pxa270-a1", .initfn
= pxa270a1_initfn
},
1688 { .name
= "pxa270-b0", .initfn
= pxa270b0_initfn
},
1689 { .name
= "pxa270-b1", .initfn
= pxa270b1_initfn
},
1690 { .name
= "pxa270-c0", .initfn
= pxa270c0_initfn
},
1691 { .name
= "pxa270-c5", .initfn
= pxa270c5_initfn
},
1692 #ifdef CONFIG_USER_ONLY
1693 { .name
= "any", .initfn
= arm_any_initfn
},
1699 static Property arm_cpu_properties
[] = {
1700 DEFINE_PROP_BOOL("start-powered-off", ARMCPU
, start_powered_off
, false),
1701 DEFINE_PROP_UINT32("psci-conduit", ARMCPU
, psci_conduit
, 0),
1702 DEFINE_PROP_UINT32("midr", ARMCPU
, midr
, 0),
1703 DEFINE_PROP_UINT64("mp-affinity", ARMCPU
,
1704 mp_affinity
, ARM64_AFFINITY_INVALID
),
1705 DEFINE_PROP_INT32("node-id", ARMCPU
, node_id
, CPU_UNSET_NUMA_NODE_ID
),
1706 DEFINE_PROP_END_OF_LIST()
1709 #ifdef CONFIG_USER_ONLY
1710 static int arm_cpu_handle_mmu_fault(CPUState
*cs
, vaddr address
, int rw
,
1713 ARMCPU
*cpu
= ARM_CPU(cs
);
1714 CPUARMState
*env
= &cpu
->env
;
1716 env
->exception
.vaddress
= address
;
1718 cs
->exception_index
= EXCP_PREFETCH_ABORT
;
1720 cs
->exception_index
= EXCP_DATA_ABORT
;
1726 static gchar
*arm_gdb_arch_name(CPUState
*cs
)
1728 ARMCPU
*cpu
= ARM_CPU(cs
);
1729 CPUARMState
*env
= &cpu
->env
;
1731 if (arm_feature(env
, ARM_FEATURE_IWMMXT
)) {
1732 return g_strdup("iwmmxt");
1734 return g_strdup("arm");
1737 static void arm_cpu_class_init(ObjectClass
*oc
, void *data
)
1739 ARMCPUClass
*acc
= ARM_CPU_CLASS(oc
);
1740 CPUClass
*cc
= CPU_CLASS(acc
);
1741 DeviceClass
*dc
= DEVICE_CLASS(oc
);
1743 acc
->parent_realize
= dc
->realize
;
1744 dc
->realize
= arm_cpu_realizefn
;
1745 dc
->props
= arm_cpu_properties
;
1747 acc
->parent_reset
= cc
->reset
;
1748 cc
->reset
= arm_cpu_reset
;
1750 cc
->class_by_name
= arm_cpu_class_by_name
;
1751 cc
->has_work
= arm_cpu_has_work
;
1752 cc
->cpu_exec_interrupt
= arm_cpu_exec_interrupt
;
1753 cc
->dump_state
= arm_cpu_dump_state
;
1754 cc
->set_pc
= arm_cpu_set_pc
;
1755 cc
->gdb_read_register
= arm_cpu_gdb_read_register
;
1756 cc
->gdb_write_register
= arm_cpu_gdb_write_register
;
1757 #ifdef CONFIG_USER_ONLY
1758 cc
->handle_mmu_fault
= arm_cpu_handle_mmu_fault
;
1760 cc
->do_interrupt
= arm_cpu_do_interrupt
;
1761 cc
->do_unaligned_access
= arm_cpu_do_unaligned_access
;
1762 cc
->do_transaction_failed
= arm_cpu_do_transaction_failed
;
1763 cc
->get_phys_page_attrs_debug
= arm_cpu_get_phys_page_attrs_debug
;
1764 cc
->asidx_from_attrs
= arm_asidx_from_attrs
;
1765 cc
->vmsd
= &vmstate_arm_cpu
;
1766 cc
->virtio_is_big_endian
= arm_cpu_virtio_is_big_endian
;
1767 cc
->write_elf64_note
= arm_cpu_write_elf64_note
;
1768 cc
->write_elf32_note
= arm_cpu_write_elf32_note
;
1770 cc
->gdb_num_core_regs
= 26;
1771 cc
->gdb_core_xml_file
= "arm-core.xml";
1772 cc
->gdb_arch_name
= arm_gdb_arch_name
;
1773 cc
->gdb_stop_before_watchpoint
= true;
1774 cc
->debug_excp_handler
= arm_debug_excp_handler
;
1775 cc
->debug_check_watchpoint
= arm_debug_check_watchpoint
;
1776 #if !defined(CONFIG_USER_ONLY)
1777 cc
->adjust_watchpoint_address
= arm_adjust_watchpoint_address
;
1780 cc
->disas_set_info
= arm_disas_set_info
;
1782 cc
->tcg_initialize
= arm_translate_init
;
1786 static void cpu_register(const ARMCPUInfo
*info
)
1788 TypeInfo type_info
= {
1789 .parent
= TYPE_ARM_CPU
,
1790 .instance_size
= sizeof(ARMCPU
),
1791 .instance_init
= info
->initfn
,
1792 .class_size
= sizeof(ARMCPUClass
),
1793 .class_init
= info
->class_init
,
1796 type_info
.name
= g_strdup_printf("%s-" TYPE_ARM_CPU
, info
->name
);
1797 type_register(&type_info
);
1798 g_free((void *)type_info
.name
);
1801 static const TypeInfo arm_cpu_type_info
= {
1802 .name
= TYPE_ARM_CPU
,
1804 .instance_size
= sizeof(ARMCPU
),
1805 .instance_init
= arm_cpu_initfn
,
1806 .instance_post_init
= arm_cpu_post_init
,
1807 .instance_finalize
= arm_cpu_finalizefn
,
1809 .class_size
= sizeof(ARMCPUClass
),
1810 .class_init
= arm_cpu_class_init
,
1813 static void arm_cpu_register_types(void)
1815 const ARMCPUInfo
*info
= arm_cpus
;
1817 type_register_static(&arm_cpu_type_info
);
1819 while (info
->name
) {
1825 type_init(arm_cpu_register_types
)