Remove *.aml
[qemu/ar7.git] / hw / mips / mips_r4k.c
blob7e9cf6f6245d2d6f9e2053f77464887bec51aaa4
1 /*
2 * QEMU/MIPS pseudo-board
4 * emulates a simple machine with ISA-like bus.
5 * ISA IO space mapped to the 0x14000000 (PHYS) and
6 * ISA memory at the 0x10000000 (PHYS, 16Mb in size).
7 * All peripherial devices are attached to this "bus" with
8 * the standard PC ISA addresses.
9 */
10 #include "qemu/osdep.h"
11 #include "qapi/error.h"
12 #include "qemu-common.h"
13 #include "cpu.h"
14 #include "hw/hw.h"
15 #include "hw/mips/mips.h"
16 #include "hw/mips/cpudevs.h"
17 #include "hw/i386/pc.h"
18 #include "hw/char/serial.h"
19 #include "hw/isa/isa.h"
20 #include "net/net.h"
21 #include "hw/net/ne2000-isa.h"
22 #include "sysemu/sysemu.h"
23 #include "hw/boards.h"
24 #include "hw/block/flash.h"
25 #include "qemu/log.h"
26 #include "hw/mips/bios.h"
27 #include "hw/ide.h"
28 #include "hw/loader.h"
29 #include "elf.h"
30 #include "hw/timer/mc146818rtc.h"
31 #include "hw/input/i8042.h"
32 #include "hw/timer/i8254.h"
33 #include "sysemu/block-backend.h"
34 #include "exec/address-spaces.h"
35 #include "sysemu/qtest.h"
36 #include "qemu/error-report.h"
38 #define MAX_IDE_BUS 2
40 static const int ide_iobase[2] = { 0x1f0, 0x170 };
41 static const int ide_iobase2[2] = { 0x3f6, 0x376 };
42 static const int ide_irq[2] = { 14, 15 };
44 static ISADevice *pit; /* PIT i8254 */
46 static bool bigendian;
48 /* i8254 PIT is attached to the IRQ0 at PIC i8259 */
50 static struct _loaderparams {
51 int ram_size;
52 const char *kernel_filename;
53 const char *kernel_cmdline;
54 const char *initrd_filename;
55 } loaderparams;
57 static void mips_qemu_write (void *opaque, hwaddr addr,
58 uint64_t val, unsigned size)
60 if ((addr & 0xffff) == 0 && val == 42)
61 qemu_system_reset_request(SHUTDOWN_CAUSE_GUEST_RESET);
62 else if ((addr & 0xffff) == 4 && val == 42)
63 qemu_system_shutdown_request(SHUTDOWN_CAUSE_GUEST_SHUTDOWN);
66 static uint64_t mips_qemu_read (void *opaque, hwaddr addr,
67 unsigned size)
69 return 0;
72 static const MemoryRegionOps mips_qemu_ops = {
73 .read = mips_qemu_read,
74 .write = mips_qemu_write,
75 .endianness = DEVICE_NATIVE_ENDIAN,
78 typedef struct ResetData {
79 MIPSCPU *cpu;
80 uint64_t vector;
81 } ResetData;
83 static int64_t load_kernel(void)
85 int64_t entry, kernel_high;
86 long kernel_size, initrd_size, params_size;
87 ram_addr_t initrd_offset;
88 uint32_t *params_buf;
89 int big_endian;
91 #ifdef TARGET_WORDS_BIGENDIAN
92 big_endian = 1;
93 #else
94 big_endian = 0;
95 #endif
96 kernel_size = load_elf(loaderparams.kernel_filename, cpu_mips_kseg0_to_phys,
97 NULL, (uint64_t *)&entry, NULL,
98 (uint64_t *)&kernel_high, big_endian,
99 EM_MIPS, 1, 0);
100 if (kernel_size >= 0) {
101 if ((entry & ~0x7fffffffULL) == 0x80000000)
102 entry = (int32_t)entry;
103 } else {
104 error_report("could not load kernel '%s': %s",
105 loaderparams.kernel_filename,
106 load_elf_strerror(kernel_size));
107 exit(1);
110 /* Set SP (needed for some kernels) - normally set by bootloader. */
111 //~ env->active_tc.gpr[29] = (entry + (kernel_size & 0xfffffffc)) + 0x1000;
113 /* load initrd */
114 initrd_size = 0;
115 initrd_offset = 0;
116 if (loaderparams.initrd_filename) {
117 initrd_size = get_image_size (loaderparams.initrd_filename);
118 if (initrd_size > 0) {
119 initrd_offset = (kernel_high + ~INITRD_PAGE_MASK) & INITRD_PAGE_MASK;
120 if (initrd_offset + initrd_size > ram_size) {
121 error_report("memory too small for initial ram disk '%s'",
122 loaderparams.initrd_filename);
123 exit(1);
125 initrd_size = load_image_targphys(loaderparams.initrd_filename,
126 initrd_offset,
127 ram_size - initrd_offset);
129 if (initrd_size == (target_ulong) -1) {
130 error_report("could not load initial ram disk '%s'",
131 loaderparams.initrd_filename);
132 exit(1);
136 /* Store command line. */
137 params_size = 264;
138 params_buf = g_malloc(params_size);
140 params_buf[0] = tswap32(ram_size);
141 params_buf[1] = tswap32(0x12345678);
143 if (initrd_size > 0) {
144 snprintf((char *)params_buf + 8, 256, "rd_start=0x%" PRIx64 " rd_size=%li %s",
145 cpu_mips_phys_to_kseg0(NULL, initrd_offset),
146 initrd_size, loaderparams.kernel_cmdline);
147 } else {
148 snprintf((char *)params_buf + 8, 256, "%s", loaderparams.kernel_cmdline);
151 rom_add_blob_fixed("params", params_buf, params_size,
152 (16 << 20) - 264);
154 g_free(params_buf);
155 return entry;
158 static void main_cpu_reset(void *opaque)
160 ResetData *s = (ResetData *)opaque;
161 CPUMIPSState *env = &s->cpu->env;
163 cpu_reset(CPU(s->cpu));
164 env->active_tc.PC = s->vector;
167 static const int sector_len = 32 * 1024;
169 static
170 void mips_init(MachineState *machine)
172 ram_addr_t ram_size = machine->ram_size;
173 const char *kernel_filename = machine->kernel_filename;
174 const char *kernel_cmdline = machine->kernel_cmdline;
175 const char *initrd_filename = machine->initrd_filename;
176 char *filename;
177 MemoryRegion *address_space_mem = get_system_memory();
178 MemoryRegion *ram = g_new(MemoryRegion, 1);
179 MemoryRegion *bios;
180 MemoryRegion *iomem = g_new(MemoryRegion, 1);
181 MemoryRegion *isa_io = g_new(MemoryRegion, 1);
182 MemoryRegion *isa_mem = g_new(MemoryRegion, 1);
183 int bios_size;
184 MIPSCPU *cpu;
185 CPUMIPSState *env;
186 ResetData *reset_info;
187 int i;
188 qemu_irq *i8259;
189 ISABus *isa_bus;
190 DriveInfo *hd[MAX_IDE_BUS * MAX_IDE_DEVS];
191 DriveInfo *dinfo;
193 /* init CPUs */
194 cpu = MIPS_CPU(cpu_create(machine->cpu_type));
195 env = &cpu->env;
197 reset_info = g_malloc0(sizeof(ResetData));
198 reset_info->cpu = cpu;
199 reset_info->vector = env->active_tc.PC;
200 qemu_register_reset(main_cpu_reset, reset_info);
202 /* allocate RAM */
203 if (ram_size > (256 << 20)) {
204 error_report("Too much memory for this machine: %dMB, maximum 256MB",
205 ((unsigned int)ram_size / (1 << 20)));
206 exit(1);
208 memory_region_allocate_system_memory(ram, NULL, "mips_r4k.ram", ram_size);
210 memory_region_add_subregion(address_space_mem, 0, ram);
212 memory_region_init_io(iomem, NULL, &mips_qemu_ops, NULL, "mips-qemu", 0x10000);
213 memory_region_add_subregion(address_space_mem, 0x1fbf0000, iomem);
215 /* Try to load a BIOS image. If this fails, we continue regardless,
216 but initialize the hardware ourselves. When a kernel gets
217 preloaded we also initialize the hardware, since the BIOS wasn't
218 run. */
219 if (bios_name == NULL)
220 bios_name = BIOS_FILENAME;
221 filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, bios_name);
222 if (filename) {
223 bios_size = get_image_size(filename);
224 } else {
225 bios_size = -1;
227 g_assert(ENV_GET_CPU(env)->bigendian == bigendian);
228 if ((bios_size > 0) && (bios_size <= BIOS_SIZE)) {
229 bios = g_new(MemoryRegion, 1);
230 memory_region_init_ram(bios, NULL, "mips_r4k.bios", BIOS_SIZE,
231 &error_fatal);
232 memory_region_set_readonly(bios, true);
233 memory_region_add_subregion(get_system_memory(), 0x1fc00000, bios);
235 load_image_targphys(filename, 0x1fc00000, BIOS_SIZE);
236 } else if ((dinfo = drive_get(IF_PFLASH, 0, 0)) != NULL) {
237 uint32_t mips_rom = 0x00400000;
238 if (!pflash_cfi01_register(0x1fc00000, NULL, "mips_r4k.bios", mips_rom,
239 blk_by_legacy_dinfo(dinfo),
240 sector_len, mips_rom / sector_len,
241 4, 0, 0, 0, 0, bigendian)) {
242 fprintf(stderr, "qemu: Error registering flash memory.\n");
244 } else if (!qtest_enabled()) {
245 /* not fatal */
246 warn_report("could not load MIPS bios '%s'", bios_name);
248 g_free(filename);
250 if (kernel_filename) {
251 loaderparams.ram_size = ram_size;
252 loaderparams.kernel_filename = kernel_filename;
253 loaderparams.kernel_cmdline = kernel_cmdline;
254 loaderparams.initrd_filename = initrd_filename;
255 reset_info->vector = load_kernel();
258 /* Init CPU internal devices */
259 cpu_mips_irq_init_cpu(cpu);
260 cpu_mips_clock_init(cpu);
262 /* ISA bus: IO space at 0x14000000, mem space at 0x10000000 */
263 memory_region_init_alias(isa_io, NULL, "isa-io",
264 get_system_io(), 0, 0x00010000);
265 memory_region_init(isa_mem, NULL, "isa-mem", 0x01000000);
266 memory_region_add_subregion(get_system_memory(), 0x14000000, isa_io);
267 memory_region_add_subregion(get_system_memory(), 0x10000000, isa_mem);
268 isa_bus = isa_bus_new(NULL, isa_mem, get_system_io(), &error_abort);
270 /* The PIC is attached to the MIPS CPU INT0 pin */
271 i8259 = i8259_init(isa_bus, env->irq[2]);
272 isa_bus_irqs(isa_bus, i8259);
274 mc146818_rtc_init(isa_bus, 2000, NULL);
276 pit = i8254_pit_init(isa_bus, 0x40, 0, NULL);
278 serial_hds_isa_init(isa_bus, 0, MAX_SERIAL_PORTS);
280 isa_vga_init(isa_bus);
282 if (nd_table[0].used)
283 isa_ne2000_init(isa_bus, 0x300, 9, &nd_table[0]);
285 ide_drive_get(hd, ARRAY_SIZE(hd));
286 for(i = 0; i < MAX_IDE_BUS; i++)
287 isa_ide_init(isa_bus, ide_iobase[i], ide_iobase2[i], ide_irq[i],
288 hd[MAX_IDE_DEVS * i],
289 hd[MAX_IDE_DEVS * i + 1]);
291 isa_create_simple(isa_bus, TYPE_I8042);
294 static
295 void mips_r4k_init(MachineState *machine)
297 /* Run MIPS system in standard endian mode. */
298 #if defined(TARGET_WORDS_BIGENDIAN)
299 bigendian = true;
300 #else
301 bigendian = false;
302 #endif
303 mips_init(machine);
306 static
307 void mipsel_r4k_init(MachineState *machine)
309 /* Run MIPS system in little endian mode. */
310 bigendian = false;
311 mips_init(machine);
314 static void mips_machine_init(MachineClass *mc)
316 mc->desc = "mips r4k platform";
317 mc->init = mips_r4k_init;
318 mc->block_default_type = IF_IDE;
319 #ifdef TARGET_MIPS64
320 mc->default_cpu_type = MIPS_CPU_TYPE_NAME("R4000");
321 #else
322 mc->default_cpu_type = MIPS_CPU_TYPE_NAME("24Kf");
323 #endif
327 DEFINE_MACHINE("mips", mips_machine_init)
329 static void mipsel_machine_init(MachineClass *mc)
331 mc->desc = "misp r4k platform (little endian)";
332 mc->init = mipsel_r4k_init;
335 DEFINE_MACHINE("mipsel", mipsel_machine_init)