qapi-schema: dump-guest-memory: Improve text
[qemu/ar7.git] / target-unicore32 / translate.c
blobd2f92f02fc47dbd63917c352b7ce7adef20e85d9
1 /*
2 * UniCore32 translation
4 * Copyright (C) 2010-2012 Guan Xuetao
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation, or (at your option) any
9 * later version. See the COPYING file in the top-level directory.
11 #include <stdarg.h>
12 #include <stdlib.h>
13 #include <stdio.h>
14 #include <string.h>
15 #include <inttypes.h>
17 #include "cpu.h"
18 #include "disas/disas.h"
19 #include "tcg-op.h"
20 #include "qemu/log.h"
21 #include "exec/cpu_ldst.h"
23 #include "exec/helper-proto.h"
24 #include "exec/helper-gen.h"
26 #include "trace-tcg.h"
29 /* internal defines */
30 typedef struct DisasContext {
31 target_ulong pc;
32 int is_jmp;
33 /* Nonzero if this instruction has been conditionally skipped. */
34 int condjmp;
35 /* The label that will be jumped to when the instruction is skipped. */
36 TCGLabel *condlabel;
37 struct TranslationBlock *tb;
38 int singlestep_enabled;
39 #ifndef CONFIG_USER_ONLY
40 int user;
41 #endif
42 } DisasContext;
44 #ifndef CONFIG_USER_ONLY
45 #define IS_USER(s) (s->user)
46 #else
47 #define IS_USER(s) 1
48 #endif
50 /* These instructions trap after executing, so defer them until after the
51 conditional executions state has been updated. */
52 #define DISAS_SYSCALL 5
54 static TCGv_ptr cpu_env;
55 static TCGv_i32 cpu_R[32];
57 /* FIXME: These should be removed. */
58 static TCGv cpu_F0s, cpu_F1s;
59 static TCGv_i64 cpu_F0d, cpu_F1d;
61 #include "exec/gen-icount.h"
63 static const char *regnames[] = {
64 "r00", "r01", "r02", "r03", "r04", "r05", "r06", "r07",
65 "r08", "r09", "r10", "r11", "r12", "r13", "r14", "r15",
66 "r16", "r17", "r18", "r19", "r20", "r21", "r22", "r23",
67 "r24", "r25", "r26", "r27", "r28", "r29", "r30", "pc" };
69 /* initialize TCG globals. */
70 void uc32_translate_init(void)
72 int i;
74 cpu_env = tcg_global_reg_new_ptr(TCG_AREG0, "env");
76 for (i = 0; i < 32; i++) {
77 cpu_R[i] = tcg_global_mem_new_i32(TCG_AREG0,
78 offsetof(CPUUniCore32State, regs[i]), regnames[i]);
82 static int num_temps;
84 /* Allocate a temporary variable. */
85 static TCGv_i32 new_tmp(void)
87 num_temps++;
88 return tcg_temp_new_i32();
91 /* Release a temporary variable. */
92 static void dead_tmp(TCGv tmp)
94 tcg_temp_free(tmp);
95 num_temps--;
98 static inline TCGv load_cpu_offset(int offset)
100 TCGv tmp = new_tmp();
101 tcg_gen_ld_i32(tmp, cpu_env, offset);
102 return tmp;
105 #define load_cpu_field(name) load_cpu_offset(offsetof(CPUUniCore32State, name))
107 static inline void store_cpu_offset(TCGv var, int offset)
109 tcg_gen_st_i32(var, cpu_env, offset);
110 dead_tmp(var);
113 #define store_cpu_field(var, name) \
114 store_cpu_offset(var, offsetof(CPUUniCore32State, name))
116 /* Set a variable to the value of a CPU register. */
117 static void load_reg_var(DisasContext *s, TCGv var, int reg)
119 if (reg == 31) {
120 uint32_t addr;
121 /* normaly, since we updated PC */
122 addr = (long)s->pc;
123 tcg_gen_movi_i32(var, addr);
124 } else {
125 tcg_gen_mov_i32(var, cpu_R[reg]);
129 /* Create a new temporary and set it to the value of a CPU register. */
130 static inline TCGv load_reg(DisasContext *s, int reg)
132 TCGv tmp = new_tmp();
133 load_reg_var(s, tmp, reg);
134 return tmp;
137 /* Set a CPU register. The source must be a temporary and will be
138 marked as dead. */
139 static void store_reg(DisasContext *s, int reg, TCGv var)
141 if (reg == 31) {
142 tcg_gen_andi_i32(var, var, ~3);
143 s->is_jmp = DISAS_JUMP;
145 tcg_gen_mov_i32(cpu_R[reg], var);
146 dead_tmp(var);
149 /* Value extensions. */
150 #define gen_uxtb(var) tcg_gen_ext8u_i32(var, var)
151 #define gen_uxth(var) tcg_gen_ext16u_i32(var, var)
152 #define gen_sxtb(var) tcg_gen_ext8s_i32(var, var)
153 #define gen_sxth(var) tcg_gen_ext16s_i32(var, var)
155 #define UCOP_REG_M (((insn) >> 0) & 0x1f)
156 #define UCOP_REG_N (((insn) >> 19) & 0x1f)
157 #define UCOP_REG_D (((insn) >> 14) & 0x1f)
158 #define UCOP_REG_S (((insn) >> 9) & 0x1f)
159 #define UCOP_REG_LO (((insn) >> 14) & 0x1f)
160 #define UCOP_REG_HI (((insn) >> 9) & 0x1f)
161 #define UCOP_SH_OP (((insn) >> 6) & 0x03)
162 #define UCOP_SH_IM (((insn) >> 9) & 0x1f)
163 #define UCOP_OPCODES (((insn) >> 25) & 0x0f)
164 #define UCOP_IMM_9 (((insn) >> 0) & 0x1ff)
165 #define UCOP_IMM10 (((insn) >> 0) & 0x3ff)
166 #define UCOP_IMM14 (((insn) >> 0) & 0x3fff)
167 #define UCOP_COND (((insn) >> 25) & 0x0f)
168 #define UCOP_CMOV_COND (((insn) >> 19) & 0x0f)
169 #define UCOP_CPNUM (((insn) >> 10) & 0x0f)
170 #define UCOP_UCF64_FMT (((insn) >> 24) & 0x03)
171 #define UCOP_UCF64_FUNC (((insn) >> 6) & 0x0f)
172 #define UCOP_UCF64_COND (((insn) >> 6) & 0x0f)
174 #define UCOP_SET(i) ((insn) & (1 << (i)))
175 #define UCOP_SET_P UCOP_SET(28)
176 #define UCOP_SET_U UCOP_SET(27)
177 #define UCOP_SET_B UCOP_SET(26)
178 #define UCOP_SET_W UCOP_SET(25)
179 #define UCOP_SET_L UCOP_SET(24)
180 #define UCOP_SET_S UCOP_SET(24)
182 #define ILLEGAL cpu_abort(CPU(cpu), \
183 "Illegal UniCore32 instruction %x at line %d!", \
184 insn, __LINE__)
186 #ifndef CONFIG_USER_ONLY
187 static void disas_cp0_insn(CPUUniCore32State *env, DisasContext *s,
188 uint32_t insn)
190 UniCore32CPU *cpu = uc32_env_get_cpu(env);
191 TCGv tmp, tmp2, tmp3;
192 if ((insn & 0xfe000000) == 0xe0000000) {
193 tmp2 = new_tmp();
194 tmp3 = new_tmp();
195 tcg_gen_movi_i32(tmp2, UCOP_REG_N);
196 tcg_gen_movi_i32(tmp3, UCOP_IMM10);
197 if (UCOP_SET_L) {
198 tmp = new_tmp();
199 gen_helper_cp0_get(tmp, cpu_env, tmp2, tmp3);
200 store_reg(s, UCOP_REG_D, tmp);
201 } else {
202 tmp = load_reg(s, UCOP_REG_D);
203 gen_helper_cp0_set(cpu_env, tmp, tmp2, tmp3);
204 dead_tmp(tmp);
206 dead_tmp(tmp2);
207 dead_tmp(tmp3);
208 return;
210 ILLEGAL;
213 static void disas_ocd_insn(CPUUniCore32State *env, DisasContext *s,
214 uint32_t insn)
216 UniCore32CPU *cpu = uc32_env_get_cpu(env);
217 TCGv tmp;
219 if ((insn & 0xff003fff) == 0xe1000400) {
221 * movc rd, pp.nn, #imm9
222 * rd: UCOP_REG_D
223 * nn: UCOP_REG_N (must be 0)
224 * imm9: 0
226 if (UCOP_REG_N == 0) {
227 tmp = new_tmp();
228 tcg_gen_movi_i32(tmp, 0);
229 store_reg(s, UCOP_REG_D, tmp);
230 return;
231 } else {
232 ILLEGAL;
235 if ((insn & 0xff003fff) == 0xe0000401) {
237 * movc pp.nn, rn, #imm9
238 * rn: UCOP_REG_D
239 * nn: UCOP_REG_N (must be 1)
240 * imm9: 1
242 if (UCOP_REG_N == 1) {
243 tmp = load_reg(s, UCOP_REG_D);
244 gen_helper_cp1_putc(tmp);
245 dead_tmp(tmp);
246 return;
247 } else {
248 ILLEGAL;
251 ILLEGAL;
253 #endif
255 static inline void gen_set_asr(TCGv var, uint32_t mask)
257 TCGv tmp_mask = tcg_const_i32(mask);
258 gen_helper_asr_write(cpu_env, var, tmp_mask);
259 tcg_temp_free_i32(tmp_mask);
261 /* Set NZCV flags from the high 4 bits of var. */
262 #define gen_set_nzcv(var) gen_set_asr(var, ASR_NZCV)
264 static void gen_exception(int excp)
266 TCGv tmp = new_tmp();
267 tcg_gen_movi_i32(tmp, excp);
268 gen_helper_exception(cpu_env, tmp);
269 dead_tmp(tmp);
272 #define gen_set_CF(var) tcg_gen_st_i32(var, cpu_env, offsetof(CPUUniCore32State, CF))
274 /* Set CF to the top bit of var. */
275 static void gen_set_CF_bit31(TCGv var)
277 TCGv tmp = new_tmp();
278 tcg_gen_shri_i32(tmp, var, 31);
279 gen_set_CF(tmp);
280 dead_tmp(tmp);
283 /* Set N and Z flags from var. */
284 static inline void gen_logic_CC(TCGv var)
286 tcg_gen_st_i32(var, cpu_env, offsetof(CPUUniCore32State, NF));
287 tcg_gen_st_i32(var, cpu_env, offsetof(CPUUniCore32State, ZF));
290 /* dest = T0 + T1 + CF. */
291 static void gen_add_carry(TCGv dest, TCGv t0, TCGv t1)
293 TCGv tmp;
294 tcg_gen_add_i32(dest, t0, t1);
295 tmp = load_cpu_field(CF);
296 tcg_gen_add_i32(dest, dest, tmp);
297 dead_tmp(tmp);
300 /* dest = T0 - T1 + CF - 1. */
301 static void gen_sub_carry(TCGv dest, TCGv t0, TCGv t1)
303 TCGv tmp;
304 tcg_gen_sub_i32(dest, t0, t1);
305 tmp = load_cpu_field(CF);
306 tcg_gen_add_i32(dest, dest, tmp);
307 tcg_gen_subi_i32(dest, dest, 1);
308 dead_tmp(tmp);
311 static void shifter_out_im(TCGv var, int shift)
313 TCGv tmp = new_tmp();
314 if (shift == 0) {
315 tcg_gen_andi_i32(tmp, var, 1);
316 } else {
317 tcg_gen_shri_i32(tmp, var, shift);
318 if (shift != 31) {
319 tcg_gen_andi_i32(tmp, tmp, 1);
322 gen_set_CF(tmp);
323 dead_tmp(tmp);
326 /* Shift by immediate. Includes special handling for shift == 0. */
327 static inline void gen_uc32_shift_im(TCGv var, int shiftop, int shift,
328 int flags)
330 switch (shiftop) {
331 case 0: /* LSL */
332 if (shift != 0) {
333 if (flags) {
334 shifter_out_im(var, 32 - shift);
336 tcg_gen_shli_i32(var, var, shift);
338 break;
339 case 1: /* LSR */
340 if (shift == 0) {
341 if (flags) {
342 tcg_gen_shri_i32(var, var, 31);
343 gen_set_CF(var);
345 tcg_gen_movi_i32(var, 0);
346 } else {
347 if (flags) {
348 shifter_out_im(var, shift - 1);
350 tcg_gen_shri_i32(var, var, shift);
352 break;
353 case 2: /* ASR */
354 if (shift == 0) {
355 shift = 32;
357 if (flags) {
358 shifter_out_im(var, shift - 1);
360 if (shift == 32) {
361 shift = 31;
363 tcg_gen_sari_i32(var, var, shift);
364 break;
365 case 3: /* ROR/RRX */
366 if (shift != 0) {
367 if (flags) {
368 shifter_out_im(var, shift - 1);
370 tcg_gen_rotri_i32(var, var, shift); break;
371 } else {
372 TCGv tmp = load_cpu_field(CF);
373 if (flags) {
374 shifter_out_im(var, 0);
376 tcg_gen_shri_i32(var, var, 1);
377 tcg_gen_shli_i32(tmp, tmp, 31);
378 tcg_gen_or_i32(var, var, tmp);
379 dead_tmp(tmp);
384 static inline void gen_uc32_shift_reg(TCGv var, int shiftop,
385 TCGv shift, int flags)
387 if (flags) {
388 switch (shiftop) {
389 case 0:
390 gen_helper_shl_cc(var, cpu_env, var, shift);
391 break;
392 case 1:
393 gen_helper_shr_cc(var, cpu_env, var, shift);
394 break;
395 case 2:
396 gen_helper_sar_cc(var, cpu_env, var, shift);
397 break;
398 case 3:
399 gen_helper_ror_cc(var, cpu_env, var, shift);
400 break;
402 } else {
403 switch (shiftop) {
404 case 0:
405 gen_helper_shl(var, var, shift);
406 break;
407 case 1:
408 gen_helper_shr(var, var, shift);
409 break;
410 case 2:
411 gen_helper_sar(var, var, shift);
412 break;
413 case 3:
414 tcg_gen_andi_i32(shift, shift, 0x1f);
415 tcg_gen_rotr_i32(var, var, shift);
416 break;
419 dead_tmp(shift);
422 static void gen_test_cc(int cc, TCGLabel *label)
424 TCGv tmp;
425 TCGv tmp2;
426 TCGLabel *inv;
428 switch (cc) {
429 case 0: /* eq: Z */
430 tmp = load_cpu_field(ZF);
431 tcg_gen_brcondi_i32(TCG_COND_EQ, tmp, 0, label);
432 break;
433 case 1: /* ne: !Z */
434 tmp = load_cpu_field(ZF);
435 tcg_gen_brcondi_i32(TCG_COND_NE, tmp, 0, label);
436 break;
437 case 2: /* cs: C */
438 tmp = load_cpu_field(CF);
439 tcg_gen_brcondi_i32(TCG_COND_NE, tmp, 0, label);
440 break;
441 case 3: /* cc: !C */
442 tmp = load_cpu_field(CF);
443 tcg_gen_brcondi_i32(TCG_COND_EQ, tmp, 0, label);
444 break;
445 case 4: /* mi: N */
446 tmp = load_cpu_field(NF);
447 tcg_gen_brcondi_i32(TCG_COND_LT, tmp, 0, label);
448 break;
449 case 5: /* pl: !N */
450 tmp = load_cpu_field(NF);
451 tcg_gen_brcondi_i32(TCG_COND_GE, tmp, 0, label);
452 break;
453 case 6: /* vs: V */
454 tmp = load_cpu_field(VF);
455 tcg_gen_brcondi_i32(TCG_COND_LT, tmp, 0, label);
456 break;
457 case 7: /* vc: !V */
458 tmp = load_cpu_field(VF);
459 tcg_gen_brcondi_i32(TCG_COND_GE, tmp, 0, label);
460 break;
461 case 8: /* hi: C && !Z */
462 inv = gen_new_label();
463 tmp = load_cpu_field(CF);
464 tcg_gen_brcondi_i32(TCG_COND_EQ, tmp, 0, inv);
465 dead_tmp(tmp);
466 tmp = load_cpu_field(ZF);
467 tcg_gen_brcondi_i32(TCG_COND_NE, tmp, 0, label);
468 gen_set_label(inv);
469 break;
470 case 9: /* ls: !C || Z */
471 tmp = load_cpu_field(CF);
472 tcg_gen_brcondi_i32(TCG_COND_EQ, tmp, 0, label);
473 dead_tmp(tmp);
474 tmp = load_cpu_field(ZF);
475 tcg_gen_brcondi_i32(TCG_COND_EQ, tmp, 0, label);
476 break;
477 case 10: /* ge: N == V -> N ^ V == 0 */
478 tmp = load_cpu_field(VF);
479 tmp2 = load_cpu_field(NF);
480 tcg_gen_xor_i32(tmp, tmp, tmp2);
481 dead_tmp(tmp2);
482 tcg_gen_brcondi_i32(TCG_COND_GE, tmp, 0, label);
483 break;
484 case 11: /* lt: N != V -> N ^ V != 0 */
485 tmp = load_cpu_field(VF);
486 tmp2 = load_cpu_field(NF);
487 tcg_gen_xor_i32(tmp, tmp, tmp2);
488 dead_tmp(tmp2);
489 tcg_gen_brcondi_i32(TCG_COND_LT, tmp, 0, label);
490 break;
491 case 12: /* gt: !Z && N == V */
492 inv = gen_new_label();
493 tmp = load_cpu_field(ZF);
494 tcg_gen_brcondi_i32(TCG_COND_EQ, tmp, 0, inv);
495 dead_tmp(tmp);
496 tmp = load_cpu_field(VF);
497 tmp2 = load_cpu_field(NF);
498 tcg_gen_xor_i32(tmp, tmp, tmp2);
499 dead_tmp(tmp2);
500 tcg_gen_brcondi_i32(TCG_COND_GE, tmp, 0, label);
501 gen_set_label(inv);
502 break;
503 case 13: /* le: Z || N != V */
504 tmp = load_cpu_field(ZF);
505 tcg_gen_brcondi_i32(TCG_COND_EQ, tmp, 0, label);
506 dead_tmp(tmp);
507 tmp = load_cpu_field(VF);
508 tmp2 = load_cpu_field(NF);
509 tcg_gen_xor_i32(tmp, tmp, tmp2);
510 dead_tmp(tmp2);
511 tcg_gen_brcondi_i32(TCG_COND_LT, tmp, 0, label);
512 break;
513 default:
514 fprintf(stderr, "Bad condition code 0x%x\n", cc);
515 abort();
517 dead_tmp(tmp);
520 static const uint8_t table_logic_cc[16] = {
521 1, /* and */ 1, /* xor */ 0, /* sub */ 0, /* rsb */
522 0, /* add */ 0, /* adc */ 0, /* sbc */ 0, /* rsc */
523 1, /* andl */ 1, /* xorl */ 0, /* cmp */ 0, /* cmn */
524 1, /* orr */ 1, /* mov */ 1, /* bic */ 1, /* mvn */
527 /* Set PC state from an immediate address. */
528 static inline void gen_bx_im(DisasContext *s, uint32_t addr)
530 s->is_jmp = DISAS_UPDATE;
531 tcg_gen_movi_i32(cpu_R[31], addr & ~3);
534 /* Set PC state from var. var is marked as dead. */
535 static inline void gen_bx(DisasContext *s, TCGv var)
537 s->is_jmp = DISAS_UPDATE;
538 tcg_gen_andi_i32(cpu_R[31], var, ~3);
539 dead_tmp(var);
542 static inline void store_reg_bx(DisasContext *s, int reg, TCGv var)
544 store_reg(s, reg, var);
547 static inline TCGv gen_ld8s(TCGv addr, int index)
549 TCGv tmp = new_tmp();
550 tcg_gen_qemu_ld8s(tmp, addr, index);
551 return tmp;
554 static inline TCGv gen_ld8u(TCGv addr, int index)
556 TCGv tmp = new_tmp();
557 tcg_gen_qemu_ld8u(tmp, addr, index);
558 return tmp;
561 static inline TCGv gen_ld16s(TCGv addr, int index)
563 TCGv tmp = new_tmp();
564 tcg_gen_qemu_ld16s(tmp, addr, index);
565 return tmp;
568 static inline TCGv gen_ld16u(TCGv addr, int index)
570 TCGv tmp = new_tmp();
571 tcg_gen_qemu_ld16u(tmp, addr, index);
572 return tmp;
575 static inline TCGv gen_ld32(TCGv addr, int index)
577 TCGv tmp = new_tmp();
578 tcg_gen_qemu_ld32u(tmp, addr, index);
579 return tmp;
582 static inline void gen_st8(TCGv val, TCGv addr, int index)
584 tcg_gen_qemu_st8(val, addr, index);
585 dead_tmp(val);
588 static inline void gen_st16(TCGv val, TCGv addr, int index)
590 tcg_gen_qemu_st16(val, addr, index);
591 dead_tmp(val);
594 static inline void gen_st32(TCGv val, TCGv addr, int index)
596 tcg_gen_qemu_st32(val, addr, index);
597 dead_tmp(val);
600 static inline void gen_set_pc_im(uint32_t val)
602 tcg_gen_movi_i32(cpu_R[31], val);
605 /* Force a TB lookup after an instruction that changes the CPU state. */
606 static inline void gen_lookup_tb(DisasContext *s)
608 tcg_gen_movi_i32(cpu_R[31], s->pc & ~1);
609 s->is_jmp = DISAS_UPDATE;
612 static inline void gen_add_data_offset(DisasContext *s, unsigned int insn,
613 TCGv var)
615 int val;
616 TCGv offset;
618 if (UCOP_SET(29)) {
619 /* immediate */
620 val = UCOP_IMM14;
621 if (!UCOP_SET_U) {
622 val = -val;
624 if (val != 0) {
625 tcg_gen_addi_i32(var, var, val);
627 } else {
628 /* shift/register */
629 offset = load_reg(s, UCOP_REG_M);
630 gen_uc32_shift_im(offset, UCOP_SH_OP, UCOP_SH_IM, 0);
631 if (!UCOP_SET_U) {
632 tcg_gen_sub_i32(var, var, offset);
633 } else {
634 tcg_gen_add_i32(var, var, offset);
636 dead_tmp(offset);
640 static inline void gen_add_datah_offset(DisasContext *s, unsigned int insn,
641 TCGv var)
643 int val;
644 TCGv offset;
646 if (UCOP_SET(26)) {
647 /* immediate */
648 val = (insn & 0x1f) | ((insn >> 4) & 0x3e0);
649 if (!UCOP_SET_U) {
650 val = -val;
652 if (val != 0) {
653 tcg_gen_addi_i32(var, var, val);
655 } else {
656 /* register */
657 offset = load_reg(s, UCOP_REG_M);
658 if (!UCOP_SET_U) {
659 tcg_gen_sub_i32(var, var, offset);
660 } else {
661 tcg_gen_add_i32(var, var, offset);
663 dead_tmp(offset);
667 static inline long ucf64_reg_offset(int reg)
669 if (reg & 1) {
670 return offsetof(CPUUniCore32State, ucf64.regs[reg >> 1])
671 + offsetof(CPU_DoubleU, l.upper);
672 } else {
673 return offsetof(CPUUniCore32State, ucf64.regs[reg >> 1])
674 + offsetof(CPU_DoubleU, l.lower);
678 #define ucf64_gen_ld32(reg) load_cpu_offset(ucf64_reg_offset(reg))
679 #define ucf64_gen_st32(var, reg) store_cpu_offset(var, ucf64_reg_offset(reg))
681 /* UniCore-F64 single load/store I_offset */
682 static void do_ucf64_ldst_i(CPUUniCore32State *env, DisasContext *s, uint32_t insn)
684 UniCore32CPU *cpu = uc32_env_get_cpu(env);
685 int offset;
686 TCGv tmp;
687 TCGv addr;
689 addr = load_reg(s, UCOP_REG_N);
690 if (!UCOP_SET_P && !UCOP_SET_W) {
691 ILLEGAL;
694 if (UCOP_SET_P) {
695 offset = UCOP_IMM10 << 2;
696 if (!UCOP_SET_U) {
697 offset = -offset;
699 if (offset != 0) {
700 tcg_gen_addi_i32(addr, addr, offset);
704 if (UCOP_SET_L) { /* load */
705 tmp = gen_ld32(addr, IS_USER(s));
706 ucf64_gen_st32(tmp, UCOP_REG_D);
707 } else { /* store */
708 tmp = ucf64_gen_ld32(UCOP_REG_D);
709 gen_st32(tmp, addr, IS_USER(s));
712 if (!UCOP_SET_P) {
713 offset = UCOP_IMM10 << 2;
714 if (!UCOP_SET_U) {
715 offset = -offset;
717 if (offset != 0) {
718 tcg_gen_addi_i32(addr, addr, offset);
721 if (UCOP_SET_W) {
722 store_reg(s, UCOP_REG_N, addr);
723 } else {
724 dead_tmp(addr);
728 /* UniCore-F64 load/store multiple words */
729 static void do_ucf64_ldst_m(CPUUniCore32State *env, DisasContext *s, uint32_t insn)
731 UniCore32CPU *cpu = uc32_env_get_cpu(env);
732 unsigned int i;
733 int j, n, freg;
734 TCGv tmp;
735 TCGv addr;
737 if (UCOP_REG_D != 0) {
738 ILLEGAL;
740 if (UCOP_REG_N == 31) {
741 ILLEGAL;
743 if ((insn << 24) == 0) {
744 ILLEGAL;
747 addr = load_reg(s, UCOP_REG_N);
749 n = 0;
750 for (i = 0; i < 8; i++) {
751 if (UCOP_SET(i)) {
752 n++;
756 if (UCOP_SET_U) {
757 if (UCOP_SET_P) { /* pre increment */
758 tcg_gen_addi_i32(addr, addr, 4);
759 } /* unnecessary to do anything when post increment */
760 } else {
761 if (UCOP_SET_P) { /* pre decrement */
762 tcg_gen_addi_i32(addr, addr, -(n * 4));
763 } else { /* post decrement */
764 if (n != 1) {
765 tcg_gen_addi_i32(addr, addr, -((n - 1) * 4));
770 freg = ((insn >> 8) & 3) << 3; /* freg should be 0, 8, 16, 24 */
772 for (i = 0, j = 0; i < 8; i++, freg++) {
773 if (!UCOP_SET(i)) {
774 continue;
777 if (UCOP_SET_L) { /* load */
778 tmp = gen_ld32(addr, IS_USER(s));
779 ucf64_gen_st32(tmp, freg);
780 } else { /* store */
781 tmp = ucf64_gen_ld32(freg);
782 gen_st32(tmp, addr, IS_USER(s));
785 j++;
786 /* unnecessary to add after the last transfer */
787 if (j != n) {
788 tcg_gen_addi_i32(addr, addr, 4);
792 if (UCOP_SET_W) { /* write back */
793 if (UCOP_SET_U) {
794 if (!UCOP_SET_P) { /* post increment */
795 tcg_gen_addi_i32(addr, addr, 4);
796 } /* unnecessary to do anything when pre increment */
797 } else {
798 if (UCOP_SET_P) {
799 /* pre decrement */
800 if (n != 1) {
801 tcg_gen_addi_i32(addr, addr, -((n - 1) * 4));
803 } else {
804 /* post decrement */
805 tcg_gen_addi_i32(addr, addr, -(n * 4));
808 store_reg(s, UCOP_REG_N, addr);
809 } else {
810 dead_tmp(addr);
814 /* UniCore-F64 mrc/mcr */
815 static void do_ucf64_trans(CPUUniCore32State *env, DisasContext *s, uint32_t insn)
817 UniCore32CPU *cpu = uc32_env_get_cpu(env);
818 TCGv tmp;
820 if ((insn & 0xfe0003ff) == 0xe2000000) {
821 /* control register */
822 if ((UCOP_REG_N != UC32_UCF64_FPSCR) || (UCOP_REG_D == 31)) {
823 ILLEGAL;
825 if (UCOP_SET(24)) {
826 /* CFF */
827 tmp = new_tmp();
828 gen_helper_ucf64_get_fpscr(tmp, cpu_env);
829 store_reg(s, UCOP_REG_D, tmp);
830 } else {
831 /* CTF */
832 tmp = load_reg(s, UCOP_REG_D);
833 gen_helper_ucf64_set_fpscr(cpu_env, tmp);
834 dead_tmp(tmp);
835 gen_lookup_tb(s);
837 return;
839 if ((insn & 0xfe0003ff) == 0xe0000000) {
840 /* general register */
841 if (UCOP_REG_D == 31) {
842 ILLEGAL;
844 if (UCOP_SET(24)) { /* MFF */
845 tmp = ucf64_gen_ld32(UCOP_REG_N);
846 store_reg(s, UCOP_REG_D, tmp);
847 } else { /* MTF */
848 tmp = load_reg(s, UCOP_REG_D);
849 ucf64_gen_st32(tmp, UCOP_REG_N);
851 return;
853 if ((insn & 0xfb000000) == 0xe9000000) {
854 /* MFFC */
855 if (UCOP_REG_D != 31) {
856 ILLEGAL;
858 if (UCOP_UCF64_COND & 0x8) {
859 ILLEGAL;
862 tmp = new_tmp();
863 tcg_gen_movi_i32(tmp, UCOP_UCF64_COND);
864 if (UCOP_SET(26)) {
865 tcg_gen_ld_i64(cpu_F0d, cpu_env, ucf64_reg_offset(UCOP_REG_N));
866 tcg_gen_ld_i64(cpu_F1d, cpu_env, ucf64_reg_offset(UCOP_REG_M));
867 gen_helper_ucf64_cmpd(cpu_F0d, cpu_F1d, tmp, cpu_env);
868 } else {
869 tcg_gen_ld_i32(cpu_F0s, cpu_env, ucf64_reg_offset(UCOP_REG_N));
870 tcg_gen_ld_i32(cpu_F1s, cpu_env, ucf64_reg_offset(UCOP_REG_M));
871 gen_helper_ucf64_cmps(cpu_F0s, cpu_F1s, tmp, cpu_env);
873 dead_tmp(tmp);
874 return;
876 ILLEGAL;
879 /* UniCore-F64 convert instructions */
880 static void do_ucf64_fcvt(CPUUniCore32State *env, DisasContext *s, uint32_t insn)
882 UniCore32CPU *cpu = uc32_env_get_cpu(env);
884 if (UCOP_UCF64_FMT == 3) {
885 ILLEGAL;
887 if (UCOP_REG_N != 0) {
888 ILLEGAL;
890 switch (UCOP_UCF64_FUNC) {
891 case 0: /* cvt.s */
892 switch (UCOP_UCF64_FMT) {
893 case 1 /* d */:
894 tcg_gen_ld_i64(cpu_F0d, cpu_env, ucf64_reg_offset(UCOP_REG_M));
895 gen_helper_ucf64_df2sf(cpu_F0s, cpu_F0d, cpu_env);
896 tcg_gen_st_i32(cpu_F0s, cpu_env, ucf64_reg_offset(UCOP_REG_D));
897 break;
898 case 2 /* w */:
899 tcg_gen_ld_i32(cpu_F0s, cpu_env, ucf64_reg_offset(UCOP_REG_M));
900 gen_helper_ucf64_si2sf(cpu_F0s, cpu_F0s, cpu_env);
901 tcg_gen_st_i32(cpu_F0s, cpu_env, ucf64_reg_offset(UCOP_REG_D));
902 break;
903 default /* s */:
904 ILLEGAL;
905 break;
907 break;
908 case 1: /* cvt.d */
909 switch (UCOP_UCF64_FMT) {
910 case 0 /* s */:
911 tcg_gen_ld_i32(cpu_F0s, cpu_env, ucf64_reg_offset(UCOP_REG_M));
912 gen_helper_ucf64_sf2df(cpu_F0d, cpu_F0s, cpu_env);
913 tcg_gen_st_i64(cpu_F0d, cpu_env, ucf64_reg_offset(UCOP_REG_D));
914 break;
915 case 2 /* w */:
916 tcg_gen_ld_i32(cpu_F0s, cpu_env, ucf64_reg_offset(UCOP_REG_M));
917 gen_helper_ucf64_si2df(cpu_F0d, cpu_F0s, cpu_env);
918 tcg_gen_st_i64(cpu_F0d, cpu_env, ucf64_reg_offset(UCOP_REG_D));
919 break;
920 default /* d */:
921 ILLEGAL;
922 break;
924 break;
925 case 4: /* cvt.w */
926 switch (UCOP_UCF64_FMT) {
927 case 0 /* s */:
928 tcg_gen_ld_i32(cpu_F0s, cpu_env, ucf64_reg_offset(UCOP_REG_M));
929 gen_helper_ucf64_sf2si(cpu_F0s, cpu_F0s, cpu_env);
930 tcg_gen_st_i32(cpu_F0s, cpu_env, ucf64_reg_offset(UCOP_REG_D));
931 break;
932 case 1 /* d */:
933 tcg_gen_ld_i64(cpu_F0d, cpu_env, ucf64_reg_offset(UCOP_REG_M));
934 gen_helper_ucf64_df2si(cpu_F0s, cpu_F0d, cpu_env);
935 tcg_gen_st_i32(cpu_F0s, cpu_env, ucf64_reg_offset(UCOP_REG_D));
936 break;
937 default /* w */:
938 ILLEGAL;
939 break;
941 break;
942 default:
943 ILLEGAL;
947 /* UniCore-F64 compare instructions */
948 static void do_ucf64_fcmp(CPUUniCore32State *env, DisasContext *s, uint32_t insn)
950 UniCore32CPU *cpu = uc32_env_get_cpu(env);
952 if (UCOP_SET(25)) {
953 ILLEGAL;
955 if (UCOP_REG_D != 0) {
956 ILLEGAL;
959 ILLEGAL; /* TODO */
960 if (UCOP_SET(24)) {
961 tcg_gen_ld_i64(cpu_F0d, cpu_env, ucf64_reg_offset(UCOP_REG_N));
962 tcg_gen_ld_i64(cpu_F1d, cpu_env, ucf64_reg_offset(UCOP_REG_M));
963 /* gen_helper_ucf64_cmpd(cpu_F0d, cpu_F1d, cpu_env); */
964 } else {
965 tcg_gen_ld_i32(cpu_F0s, cpu_env, ucf64_reg_offset(UCOP_REG_N));
966 tcg_gen_ld_i32(cpu_F1s, cpu_env, ucf64_reg_offset(UCOP_REG_M));
967 /* gen_helper_ucf64_cmps(cpu_F0s, cpu_F1s, cpu_env); */
971 #define gen_helper_ucf64_movs(x, y) do { } while (0)
972 #define gen_helper_ucf64_movd(x, y) do { } while (0)
974 #define UCF64_OP1(name) do { \
975 if (UCOP_REG_N != 0) { \
976 ILLEGAL; \
978 switch (UCOP_UCF64_FMT) { \
979 case 0 /* s */: \
980 tcg_gen_ld_i32(cpu_F0s, cpu_env, \
981 ucf64_reg_offset(UCOP_REG_M)); \
982 gen_helper_ucf64_##name##s(cpu_F0s, cpu_F0s); \
983 tcg_gen_st_i32(cpu_F0s, cpu_env, \
984 ucf64_reg_offset(UCOP_REG_D)); \
985 break; \
986 case 1 /* d */: \
987 tcg_gen_ld_i64(cpu_F0d, cpu_env, \
988 ucf64_reg_offset(UCOP_REG_M)); \
989 gen_helper_ucf64_##name##d(cpu_F0d, cpu_F0d); \
990 tcg_gen_st_i64(cpu_F0d, cpu_env, \
991 ucf64_reg_offset(UCOP_REG_D)); \
992 break; \
993 case 2 /* w */: \
994 ILLEGAL; \
995 break; \
997 } while (0)
999 #define UCF64_OP2(name) do { \
1000 switch (UCOP_UCF64_FMT) { \
1001 case 0 /* s */: \
1002 tcg_gen_ld_i32(cpu_F0s, cpu_env, \
1003 ucf64_reg_offset(UCOP_REG_N)); \
1004 tcg_gen_ld_i32(cpu_F1s, cpu_env, \
1005 ucf64_reg_offset(UCOP_REG_M)); \
1006 gen_helper_ucf64_##name##s(cpu_F0s, \
1007 cpu_F0s, cpu_F1s, cpu_env); \
1008 tcg_gen_st_i32(cpu_F0s, cpu_env, \
1009 ucf64_reg_offset(UCOP_REG_D)); \
1010 break; \
1011 case 1 /* d */: \
1012 tcg_gen_ld_i64(cpu_F0d, cpu_env, \
1013 ucf64_reg_offset(UCOP_REG_N)); \
1014 tcg_gen_ld_i64(cpu_F1d, cpu_env, \
1015 ucf64_reg_offset(UCOP_REG_M)); \
1016 gen_helper_ucf64_##name##d(cpu_F0d, \
1017 cpu_F0d, cpu_F1d, cpu_env); \
1018 tcg_gen_st_i64(cpu_F0d, cpu_env, \
1019 ucf64_reg_offset(UCOP_REG_D)); \
1020 break; \
1021 case 2 /* w */: \
1022 ILLEGAL; \
1023 break; \
1025 } while (0)
1027 /* UniCore-F64 data processing */
1028 static void do_ucf64_datap(CPUUniCore32State *env, DisasContext *s, uint32_t insn)
1030 UniCore32CPU *cpu = uc32_env_get_cpu(env);
1032 if (UCOP_UCF64_FMT == 3) {
1033 ILLEGAL;
1035 switch (UCOP_UCF64_FUNC) {
1036 case 0: /* add */
1037 UCF64_OP2(add);
1038 break;
1039 case 1: /* sub */
1040 UCF64_OP2(sub);
1041 break;
1042 case 2: /* mul */
1043 UCF64_OP2(mul);
1044 break;
1045 case 4: /* div */
1046 UCF64_OP2(div);
1047 break;
1048 case 5: /* abs */
1049 UCF64_OP1(abs);
1050 break;
1051 case 6: /* mov */
1052 UCF64_OP1(mov);
1053 break;
1054 case 7: /* neg */
1055 UCF64_OP1(neg);
1056 break;
1057 default:
1058 ILLEGAL;
1062 /* Disassemble an F64 instruction */
1063 static void disas_ucf64_insn(CPUUniCore32State *env, DisasContext *s, uint32_t insn)
1065 UniCore32CPU *cpu = uc32_env_get_cpu(env);
1067 if (!UCOP_SET(29)) {
1068 if (UCOP_SET(26)) {
1069 do_ucf64_ldst_m(env, s, insn);
1070 } else {
1071 do_ucf64_ldst_i(env, s, insn);
1073 } else {
1074 if (UCOP_SET(5)) {
1075 switch ((insn >> 26) & 0x3) {
1076 case 0:
1077 do_ucf64_datap(env, s, insn);
1078 break;
1079 case 1:
1080 ILLEGAL;
1081 break;
1082 case 2:
1083 do_ucf64_fcvt(env, s, insn);
1084 break;
1085 case 3:
1086 do_ucf64_fcmp(env, s, insn);
1087 break;
1089 } else {
1090 do_ucf64_trans(env, s, insn);
1095 static inline void gen_goto_tb(DisasContext *s, int n, uint32_t dest)
1097 TranslationBlock *tb;
1099 tb = s->tb;
1100 if ((tb->pc & TARGET_PAGE_MASK) == (dest & TARGET_PAGE_MASK)) {
1101 tcg_gen_goto_tb(n);
1102 gen_set_pc_im(dest);
1103 tcg_gen_exit_tb((uintptr_t)tb + n);
1104 } else {
1105 gen_set_pc_im(dest);
1106 tcg_gen_exit_tb(0);
1110 static inline void gen_jmp(DisasContext *s, uint32_t dest)
1112 if (unlikely(s->singlestep_enabled)) {
1113 /* An indirect jump so that we still trigger the debug exception. */
1114 gen_bx_im(s, dest);
1115 } else {
1116 gen_goto_tb(s, 0, dest);
1117 s->is_jmp = DISAS_TB_JUMP;
1121 /* Returns nonzero if access to the PSR is not permitted. Marks t0 as dead. */
1122 static int gen_set_psr(DisasContext *s, uint32_t mask, int bsr, TCGv t0)
1124 TCGv tmp;
1125 if (bsr) {
1126 /* ??? This is also undefined in system mode. */
1127 if (IS_USER(s)) {
1128 return 1;
1131 tmp = load_cpu_field(bsr);
1132 tcg_gen_andi_i32(tmp, tmp, ~mask);
1133 tcg_gen_andi_i32(t0, t0, mask);
1134 tcg_gen_or_i32(tmp, tmp, t0);
1135 store_cpu_field(tmp, bsr);
1136 } else {
1137 gen_set_asr(t0, mask);
1139 dead_tmp(t0);
1140 gen_lookup_tb(s);
1141 return 0;
1144 /* Generate an old-style exception return. Marks pc as dead. */
1145 static void gen_exception_return(DisasContext *s, TCGv pc)
1147 TCGv tmp;
1148 store_reg(s, 31, pc);
1149 tmp = load_cpu_field(bsr);
1150 gen_set_asr(tmp, 0xffffffff);
1151 dead_tmp(tmp);
1152 s->is_jmp = DISAS_UPDATE;
1155 static void disas_coproc_insn(CPUUniCore32State *env, DisasContext *s,
1156 uint32_t insn)
1158 UniCore32CPU *cpu = uc32_env_get_cpu(env);
1160 switch (UCOP_CPNUM) {
1161 #ifndef CONFIG_USER_ONLY
1162 case 0:
1163 disas_cp0_insn(env, s, insn);
1164 break;
1165 case 1:
1166 disas_ocd_insn(env, s, insn);
1167 break;
1168 #endif
1169 case 2:
1170 disas_ucf64_insn(env, s, insn);
1171 break;
1172 default:
1173 /* Unknown coprocessor. */
1174 cpu_abort(CPU(cpu), "Unknown coprocessor!");
1178 /* data processing instructions */
1179 static void do_datap(CPUUniCore32State *env, DisasContext *s, uint32_t insn)
1181 UniCore32CPU *cpu = uc32_env_get_cpu(env);
1182 TCGv tmp;
1183 TCGv tmp2;
1184 int logic_cc;
1186 if (UCOP_OPCODES == 0x0f || UCOP_OPCODES == 0x0d) {
1187 if (UCOP_SET(23)) { /* CMOV instructions */
1188 if ((UCOP_CMOV_COND == 0xe) || (UCOP_CMOV_COND == 0xf)) {
1189 ILLEGAL;
1191 /* if not always execute, we generate a conditional jump to
1192 next instruction */
1193 s->condlabel = gen_new_label();
1194 gen_test_cc(UCOP_CMOV_COND ^ 1, s->condlabel);
1195 s->condjmp = 1;
1199 logic_cc = table_logic_cc[UCOP_OPCODES] & (UCOP_SET_S >> 24);
1201 if (UCOP_SET(29)) {
1202 unsigned int val;
1203 /* immediate operand */
1204 val = UCOP_IMM_9;
1205 if (UCOP_SH_IM) {
1206 val = (val >> UCOP_SH_IM) | (val << (32 - UCOP_SH_IM));
1208 tmp2 = new_tmp();
1209 tcg_gen_movi_i32(tmp2, val);
1210 if (logic_cc && UCOP_SH_IM) {
1211 gen_set_CF_bit31(tmp2);
1213 } else {
1214 /* register */
1215 tmp2 = load_reg(s, UCOP_REG_M);
1216 if (UCOP_SET(5)) {
1217 tmp = load_reg(s, UCOP_REG_S);
1218 gen_uc32_shift_reg(tmp2, UCOP_SH_OP, tmp, logic_cc);
1219 } else {
1220 gen_uc32_shift_im(tmp2, UCOP_SH_OP, UCOP_SH_IM, logic_cc);
1224 if (UCOP_OPCODES != 0x0f && UCOP_OPCODES != 0x0d) {
1225 tmp = load_reg(s, UCOP_REG_N);
1226 } else {
1227 TCGV_UNUSED(tmp);
1230 switch (UCOP_OPCODES) {
1231 case 0x00:
1232 tcg_gen_and_i32(tmp, tmp, tmp2);
1233 if (logic_cc) {
1234 gen_logic_CC(tmp);
1236 store_reg_bx(s, UCOP_REG_D, tmp);
1237 break;
1238 case 0x01:
1239 tcg_gen_xor_i32(tmp, tmp, tmp2);
1240 if (logic_cc) {
1241 gen_logic_CC(tmp);
1243 store_reg_bx(s, UCOP_REG_D, tmp);
1244 break;
1245 case 0x02:
1246 if (UCOP_SET_S && UCOP_REG_D == 31) {
1247 /* SUBS r31, ... is used for exception return. */
1248 if (IS_USER(s)) {
1249 ILLEGAL;
1251 gen_helper_sub_cc(tmp, cpu_env, tmp, tmp2);
1252 gen_exception_return(s, tmp);
1253 } else {
1254 if (UCOP_SET_S) {
1255 gen_helper_sub_cc(tmp, cpu_env, tmp, tmp2);
1256 } else {
1257 tcg_gen_sub_i32(tmp, tmp, tmp2);
1259 store_reg_bx(s, UCOP_REG_D, tmp);
1261 break;
1262 case 0x03:
1263 if (UCOP_SET_S) {
1264 gen_helper_sub_cc(tmp, cpu_env, tmp2, tmp);
1265 } else {
1266 tcg_gen_sub_i32(tmp, tmp2, tmp);
1268 store_reg_bx(s, UCOP_REG_D, tmp);
1269 break;
1270 case 0x04:
1271 if (UCOP_SET_S) {
1272 gen_helper_add_cc(tmp, cpu_env, tmp, tmp2);
1273 } else {
1274 tcg_gen_add_i32(tmp, tmp, tmp2);
1276 store_reg_bx(s, UCOP_REG_D, tmp);
1277 break;
1278 case 0x05:
1279 if (UCOP_SET_S) {
1280 gen_helper_adc_cc(tmp, cpu_env, tmp, tmp2);
1281 } else {
1282 gen_add_carry(tmp, tmp, tmp2);
1284 store_reg_bx(s, UCOP_REG_D, tmp);
1285 break;
1286 case 0x06:
1287 if (UCOP_SET_S) {
1288 gen_helper_sbc_cc(tmp, cpu_env, tmp, tmp2);
1289 } else {
1290 gen_sub_carry(tmp, tmp, tmp2);
1292 store_reg_bx(s, UCOP_REG_D, tmp);
1293 break;
1294 case 0x07:
1295 if (UCOP_SET_S) {
1296 gen_helper_sbc_cc(tmp, cpu_env, tmp2, tmp);
1297 } else {
1298 gen_sub_carry(tmp, tmp2, tmp);
1300 store_reg_bx(s, UCOP_REG_D, tmp);
1301 break;
1302 case 0x08:
1303 if (UCOP_SET_S) {
1304 tcg_gen_and_i32(tmp, tmp, tmp2);
1305 gen_logic_CC(tmp);
1307 dead_tmp(tmp);
1308 break;
1309 case 0x09:
1310 if (UCOP_SET_S) {
1311 tcg_gen_xor_i32(tmp, tmp, tmp2);
1312 gen_logic_CC(tmp);
1314 dead_tmp(tmp);
1315 break;
1316 case 0x0a:
1317 if (UCOP_SET_S) {
1318 gen_helper_sub_cc(tmp, cpu_env, tmp, tmp2);
1320 dead_tmp(tmp);
1321 break;
1322 case 0x0b:
1323 if (UCOP_SET_S) {
1324 gen_helper_add_cc(tmp, cpu_env, tmp, tmp2);
1326 dead_tmp(tmp);
1327 break;
1328 case 0x0c:
1329 tcg_gen_or_i32(tmp, tmp, tmp2);
1330 if (logic_cc) {
1331 gen_logic_CC(tmp);
1333 store_reg_bx(s, UCOP_REG_D, tmp);
1334 break;
1335 case 0x0d:
1336 if (logic_cc && UCOP_REG_D == 31) {
1337 /* MOVS r31, ... is used for exception return. */
1338 if (IS_USER(s)) {
1339 ILLEGAL;
1341 gen_exception_return(s, tmp2);
1342 } else {
1343 if (logic_cc) {
1344 gen_logic_CC(tmp2);
1346 store_reg_bx(s, UCOP_REG_D, tmp2);
1348 break;
1349 case 0x0e:
1350 tcg_gen_andc_i32(tmp, tmp, tmp2);
1351 if (logic_cc) {
1352 gen_logic_CC(tmp);
1354 store_reg_bx(s, UCOP_REG_D, tmp);
1355 break;
1356 default:
1357 case 0x0f:
1358 tcg_gen_not_i32(tmp2, tmp2);
1359 if (logic_cc) {
1360 gen_logic_CC(tmp2);
1362 store_reg_bx(s, UCOP_REG_D, tmp2);
1363 break;
1365 if (UCOP_OPCODES != 0x0f && UCOP_OPCODES != 0x0d) {
1366 dead_tmp(tmp2);
1370 /* multiply */
1371 static void do_mult(CPUUniCore32State *env, DisasContext *s, uint32_t insn)
1373 TCGv tmp, tmp2, tmp3, tmp4;
1375 if (UCOP_SET(27)) {
1376 /* 64 bit mul */
1377 tmp = load_reg(s, UCOP_REG_M);
1378 tmp2 = load_reg(s, UCOP_REG_N);
1379 if (UCOP_SET(26)) {
1380 tcg_gen_muls2_i32(tmp, tmp2, tmp, tmp2);
1381 } else {
1382 tcg_gen_mulu2_i32(tmp, tmp2, tmp, tmp2);
1384 if (UCOP_SET(25)) { /* mult accumulate */
1385 tmp3 = load_reg(s, UCOP_REG_LO);
1386 tmp4 = load_reg(s, UCOP_REG_HI);
1387 tcg_gen_add2_i32(tmp, tmp2, tmp, tmp2, tmp3, tmp4);
1388 dead_tmp(tmp3);
1389 dead_tmp(tmp4);
1391 store_reg(s, UCOP_REG_LO, tmp);
1392 store_reg(s, UCOP_REG_HI, tmp2);
1393 } else {
1394 /* 32 bit mul */
1395 tmp = load_reg(s, UCOP_REG_M);
1396 tmp2 = load_reg(s, UCOP_REG_N);
1397 tcg_gen_mul_i32(tmp, tmp, tmp2);
1398 dead_tmp(tmp2);
1399 if (UCOP_SET(25)) {
1400 /* Add */
1401 tmp2 = load_reg(s, UCOP_REG_S);
1402 tcg_gen_add_i32(tmp, tmp, tmp2);
1403 dead_tmp(tmp2);
1405 if (UCOP_SET_S) {
1406 gen_logic_CC(tmp);
1408 store_reg(s, UCOP_REG_D, tmp);
1412 /* miscellaneous instructions */
1413 static void do_misc(CPUUniCore32State *env, DisasContext *s, uint32_t insn)
1415 UniCore32CPU *cpu = uc32_env_get_cpu(env);
1416 unsigned int val;
1417 TCGv tmp;
1419 if ((insn & 0xffffffe0) == 0x10ffc120) {
1420 /* Trivial implementation equivalent to bx. */
1421 tmp = load_reg(s, UCOP_REG_M);
1422 gen_bx(s, tmp);
1423 return;
1426 if ((insn & 0xfbffc000) == 0x30ffc000) {
1427 /* PSR = immediate */
1428 val = UCOP_IMM_9;
1429 if (UCOP_SH_IM) {
1430 val = (val >> UCOP_SH_IM) | (val << (32 - UCOP_SH_IM));
1432 tmp = new_tmp();
1433 tcg_gen_movi_i32(tmp, val);
1434 if (gen_set_psr(s, ~ASR_RESERVED, UCOP_SET_B, tmp)) {
1435 ILLEGAL;
1437 return;
1440 if ((insn & 0xfbffffe0) == 0x12ffc020) {
1441 /* PSR.flag = reg */
1442 tmp = load_reg(s, UCOP_REG_M);
1443 if (gen_set_psr(s, ASR_NZCV, UCOP_SET_B, tmp)) {
1444 ILLEGAL;
1446 return;
1449 if ((insn & 0xfbffffe0) == 0x10ffc020) {
1450 /* PSR = reg */
1451 tmp = load_reg(s, UCOP_REG_M);
1452 if (gen_set_psr(s, ~ASR_RESERVED, UCOP_SET_B, tmp)) {
1453 ILLEGAL;
1455 return;
1458 if ((insn & 0xfbf83fff) == 0x10f80000) {
1459 /* reg = PSR */
1460 if (UCOP_SET_B) {
1461 if (IS_USER(s)) {
1462 ILLEGAL;
1464 tmp = load_cpu_field(bsr);
1465 } else {
1466 tmp = new_tmp();
1467 gen_helper_asr_read(tmp, cpu_env);
1469 store_reg(s, UCOP_REG_D, tmp);
1470 return;
1473 if ((insn & 0xfbf83fe0) == 0x12f80120) {
1474 /* clz */
1475 tmp = load_reg(s, UCOP_REG_M);
1476 if (UCOP_SET(26)) {
1477 gen_helper_clo(tmp, tmp);
1478 } else {
1479 gen_helper_clz(tmp, tmp);
1481 store_reg(s, UCOP_REG_D, tmp);
1482 return;
1485 /* otherwise */
1486 ILLEGAL;
1489 /* load/store I_offset and R_offset */
1490 static void do_ldst_ir(CPUUniCore32State *env, DisasContext *s, uint32_t insn)
1492 unsigned int mmu_idx;
1493 TCGv tmp;
1494 TCGv tmp2;
1496 tmp2 = load_reg(s, UCOP_REG_N);
1497 mmu_idx = (IS_USER(s) || (!UCOP_SET_P && UCOP_SET_W));
1499 /* immediate */
1500 if (UCOP_SET_P) {
1501 gen_add_data_offset(s, insn, tmp2);
1504 if (UCOP_SET_L) {
1505 /* load */
1506 if (UCOP_SET_B) {
1507 tmp = gen_ld8u(tmp2, mmu_idx);
1508 } else {
1509 tmp = gen_ld32(tmp2, mmu_idx);
1511 } else {
1512 /* store */
1513 tmp = load_reg(s, UCOP_REG_D);
1514 if (UCOP_SET_B) {
1515 gen_st8(tmp, tmp2, mmu_idx);
1516 } else {
1517 gen_st32(tmp, tmp2, mmu_idx);
1520 if (!UCOP_SET_P) {
1521 gen_add_data_offset(s, insn, tmp2);
1522 store_reg(s, UCOP_REG_N, tmp2);
1523 } else if (UCOP_SET_W) {
1524 store_reg(s, UCOP_REG_N, tmp2);
1525 } else {
1526 dead_tmp(tmp2);
1528 if (UCOP_SET_L) {
1529 /* Complete the load. */
1530 if (UCOP_REG_D == 31) {
1531 gen_bx(s, tmp);
1532 } else {
1533 store_reg(s, UCOP_REG_D, tmp);
1538 /* SWP instruction */
1539 static void do_swap(CPUUniCore32State *env, DisasContext *s, uint32_t insn)
1541 UniCore32CPU *cpu = uc32_env_get_cpu(env);
1542 TCGv addr;
1543 TCGv tmp;
1544 TCGv tmp2;
1546 if ((insn & 0xff003fe0) != 0x40000120) {
1547 ILLEGAL;
1550 /* ??? This is not really atomic. However we know
1551 we never have multiple CPUs running in parallel,
1552 so it is good enough. */
1553 addr = load_reg(s, UCOP_REG_N);
1554 tmp = load_reg(s, UCOP_REG_M);
1555 if (UCOP_SET_B) {
1556 tmp2 = gen_ld8u(addr, IS_USER(s));
1557 gen_st8(tmp, addr, IS_USER(s));
1558 } else {
1559 tmp2 = gen_ld32(addr, IS_USER(s));
1560 gen_st32(tmp, addr, IS_USER(s));
1562 dead_tmp(addr);
1563 store_reg(s, UCOP_REG_D, tmp2);
1566 /* load/store hw/sb */
1567 static void do_ldst_hwsb(CPUUniCore32State *env, DisasContext *s, uint32_t insn)
1569 UniCore32CPU *cpu = uc32_env_get_cpu(env);
1570 TCGv addr;
1571 TCGv tmp;
1573 if (UCOP_SH_OP == 0) {
1574 do_swap(env, s, insn);
1575 return;
1578 addr = load_reg(s, UCOP_REG_N);
1579 if (UCOP_SET_P) {
1580 gen_add_datah_offset(s, insn, addr);
1583 if (UCOP_SET_L) { /* load */
1584 switch (UCOP_SH_OP) {
1585 case 1:
1586 tmp = gen_ld16u(addr, IS_USER(s));
1587 break;
1588 case 2:
1589 tmp = gen_ld8s(addr, IS_USER(s));
1590 break;
1591 default: /* see do_swap */
1592 case 3:
1593 tmp = gen_ld16s(addr, IS_USER(s));
1594 break;
1596 } else { /* store */
1597 if (UCOP_SH_OP != 1) {
1598 ILLEGAL;
1600 tmp = load_reg(s, UCOP_REG_D);
1601 gen_st16(tmp, addr, IS_USER(s));
1603 /* Perform base writeback before the loaded value to
1604 ensure correct behavior with overlapping index registers. */
1605 if (!UCOP_SET_P) {
1606 gen_add_datah_offset(s, insn, addr);
1607 store_reg(s, UCOP_REG_N, addr);
1608 } else if (UCOP_SET_W) {
1609 store_reg(s, UCOP_REG_N, addr);
1610 } else {
1611 dead_tmp(addr);
1613 if (UCOP_SET_L) {
1614 /* Complete the load. */
1615 store_reg(s, UCOP_REG_D, tmp);
1619 /* load/store multiple words */
1620 static void do_ldst_m(CPUUniCore32State *env, DisasContext *s, uint32_t insn)
1622 UniCore32CPU *cpu = uc32_env_get_cpu(env);
1623 unsigned int val, i, mmu_idx;
1624 int j, n, reg, user, loaded_base;
1625 TCGv tmp;
1626 TCGv tmp2;
1627 TCGv addr;
1628 TCGv loaded_var;
1630 if (UCOP_SET(7)) {
1631 ILLEGAL;
1633 /* XXX: store correct base if write back */
1634 user = 0;
1635 if (UCOP_SET_B) { /* S bit in instruction table */
1636 if (IS_USER(s)) {
1637 ILLEGAL; /* only usable in supervisor mode */
1639 if (UCOP_SET(18) == 0) { /* pc reg */
1640 user = 1;
1644 mmu_idx = (IS_USER(s) || (!UCOP_SET_P && UCOP_SET_W));
1645 addr = load_reg(s, UCOP_REG_N);
1647 /* compute total size */
1648 loaded_base = 0;
1649 TCGV_UNUSED(loaded_var);
1650 n = 0;
1651 for (i = 0; i < 6; i++) {
1652 if (UCOP_SET(i)) {
1653 n++;
1656 for (i = 9; i < 19; i++) {
1657 if (UCOP_SET(i)) {
1658 n++;
1661 /* XXX: test invalid n == 0 case ? */
1662 if (UCOP_SET_U) {
1663 if (UCOP_SET_P) {
1664 /* pre increment */
1665 tcg_gen_addi_i32(addr, addr, 4);
1666 } else {
1667 /* post increment */
1669 } else {
1670 if (UCOP_SET_P) {
1671 /* pre decrement */
1672 tcg_gen_addi_i32(addr, addr, -(n * 4));
1673 } else {
1674 /* post decrement */
1675 if (n != 1) {
1676 tcg_gen_addi_i32(addr, addr, -((n - 1) * 4));
1681 j = 0;
1682 reg = UCOP_SET(6) ? 16 : 0;
1683 for (i = 0; i < 19; i++, reg++) {
1684 if (i == 6) {
1685 i = i + 3;
1687 if (UCOP_SET(i)) {
1688 if (UCOP_SET_L) { /* load */
1689 tmp = gen_ld32(addr, mmu_idx);
1690 if (reg == 31) {
1691 gen_bx(s, tmp);
1692 } else if (user) {
1693 tmp2 = tcg_const_i32(reg);
1694 gen_helper_set_user_reg(cpu_env, tmp2, tmp);
1695 tcg_temp_free_i32(tmp2);
1696 dead_tmp(tmp);
1697 } else if (reg == UCOP_REG_N) {
1698 loaded_var = tmp;
1699 loaded_base = 1;
1700 } else {
1701 store_reg(s, reg, tmp);
1703 } else { /* store */
1704 if (reg == 31) {
1705 /* special case: r31 = PC + 4 */
1706 val = (long)s->pc;
1707 tmp = new_tmp();
1708 tcg_gen_movi_i32(tmp, val);
1709 } else if (user) {
1710 tmp = new_tmp();
1711 tmp2 = tcg_const_i32(reg);
1712 gen_helper_get_user_reg(tmp, cpu_env, tmp2);
1713 tcg_temp_free_i32(tmp2);
1714 } else {
1715 tmp = load_reg(s, reg);
1717 gen_st32(tmp, addr, mmu_idx);
1719 j++;
1720 /* no need to add after the last transfer */
1721 if (j != n) {
1722 tcg_gen_addi_i32(addr, addr, 4);
1726 if (UCOP_SET_W) { /* write back */
1727 if (UCOP_SET_U) {
1728 if (UCOP_SET_P) {
1729 /* pre increment */
1730 } else {
1731 /* post increment */
1732 tcg_gen_addi_i32(addr, addr, 4);
1734 } else {
1735 if (UCOP_SET_P) {
1736 /* pre decrement */
1737 if (n != 1) {
1738 tcg_gen_addi_i32(addr, addr, -((n - 1) * 4));
1740 } else {
1741 /* post decrement */
1742 tcg_gen_addi_i32(addr, addr, -(n * 4));
1745 store_reg(s, UCOP_REG_N, addr);
1746 } else {
1747 dead_tmp(addr);
1749 if (loaded_base) {
1750 store_reg(s, UCOP_REG_N, loaded_var);
1752 if (UCOP_SET_B && !user) {
1753 /* Restore ASR from BSR. */
1754 tmp = load_cpu_field(bsr);
1755 gen_set_asr(tmp, 0xffffffff);
1756 dead_tmp(tmp);
1757 s->is_jmp = DISAS_UPDATE;
1761 /* branch (and link) */
1762 static void do_branch(CPUUniCore32State *env, DisasContext *s, uint32_t insn)
1764 UniCore32CPU *cpu = uc32_env_get_cpu(env);
1765 unsigned int val;
1766 int32_t offset;
1767 TCGv tmp;
1769 if (UCOP_COND == 0xf) {
1770 ILLEGAL;
1773 if (UCOP_COND != 0xe) {
1774 /* if not always execute, we generate a conditional jump to
1775 next instruction */
1776 s->condlabel = gen_new_label();
1777 gen_test_cc(UCOP_COND ^ 1, s->condlabel);
1778 s->condjmp = 1;
1781 val = (int32_t)s->pc;
1782 if (UCOP_SET_L) {
1783 tmp = new_tmp();
1784 tcg_gen_movi_i32(tmp, val);
1785 store_reg(s, 30, tmp);
1787 offset = (((int32_t)insn << 8) >> 8);
1788 val += (offset << 2); /* unicore is pc+4 */
1789 gen_jmp(s, val);
1792 static void disas_uc32_insn(CPUUniCore32State *env, DisasContext *s)
1794 UniCore32CPU *cpu = uc32_env_get_cpu(env);
1795 unsigned int insn;
1797 insn = cpu_ldl_code(env, s->pc);
1798 s->pc += 4;
1800 /* UniCore instructions class:
1801 * AAAB BBBC xxxx xxxx xxxx xxxD xxEx xxxx
1802 * AAA : see switch case
1803 * BBBB : opcodes or cond or PUBW
1804 * C : S OR L
1805 * D : 8
1806 * E : 5
1808 switch (insn >> 29) {
1809 case 0x0:
1810 if (UCOP_SET(5) && UCOP_SET(8) && !UCOP_SET(28)) {
1811 do_mult(env, s, insn);
1812 break;
1815 if (UCOP_SET(8)) {
1816 do_misc(env, s, insn);
1817 break;
1819 case 0x1:
1820 if (((UCOP_OPCODES >> 2) == 2) && !UCOP_SET_S) {
1821 do_misc(env, s, insn);
1822 break;
1824 do_datap(env, s, insn);
1825 break;
1827 case 0x2:
1828 if (UCOP_SET(8) && UCOP_SET(5)) {
1829 do_ldst_hwsb(env, s, insn);
1830 break;
1832 if (UCOP_SET(8) || UCOP_SET(5)) {
1833 ILLEGAL;
1835 case 0x3:
1836 do_ldst_ir(env, s, insn);
1837 break;
1839 case 0x4:
1840 if (UCOP_SET(8)) {
1841 ILLEGAL; /* extended instructions */
1843 do_ldst_m(env, s, insn);
1844 break;
1845 case 0x5:
1846 do_branch(env, s, insn);
1847 break;
1848 case 0x6:
1849 /* Coprocessor. */
1850 disas_coproc_insn(env, s, insn);
1851 break;
1852 case 0x7:
1853 if (!UCOP_SET(28)) {
1854 disas_coproc_insn(env, s, insn);
1855 break;
1857 if ((insn & 0xff000000) == 0xff000000) { /* syscall */
1858 gen_set_pc_im(s->pc);
1859 s->is_jmp = DISAS_SYSCALL;
1860 break;
1862 ILLEGAL;
1866 /* generate intermediate code in gen_opc_buf and gen_opparam_buf for
1867 basic block 'tb'. */
1868 void gen_intermediate_code(CPUUniCore32State *env, TranslationBlock *tb)
1870 UniCore32CPU *cpu = uc32_env_get_cpu(env);
1871 CPUState *cs = CPU(cpu);
1872 DisasContext dc1, *dc = &dc1;
1873 target_ulong pc_start;
1874 uint32_t next_page_start;
1875 int num_insns;
1876 int max_insns;
1878 /* generate intermediate code */
1879 num_temps = 0;
1881 pc_start = tb->pc;
1883 dc->tb = tb;
1885 dc->is_jmp = DISAS_NEXT;
1886 dc->pc = pc_start;
1887 dc->singlestep_enabled = cs->singlestep_enabled;
1888 dc->condjmp = 0;
1889 cpu_F0s = tcg_temp_new_i32();
1890 cpu_F1s = tcg_temp_new_i32();
1891 cpu_F0d = tcg_temp_new_i64();
1892 cpu_F1d = tcg_temp_new_i64();
1893 next_page_start = (pc_start & TARGET_PAGE_MASK) + TARGET_PAGE_SIZE;
1894 num_insns = 0;
1895 max_insns = tb->cflags & CF_COUNT_MASK;
1896 if (max_insns == 0) {
1897 max_insns = CF_COUNT_MASK;
1899 if (max_insns > TCG_MAX_INSNS) {
1900 max_insns = TCG_MAX_INSNS;
1903 #ifndef CONFIG_USER_ONLY
1904 if ((env->uncached_asr & ASR_M) == ASR_MODE_USER) {
1905 dc->user = 1;
1906 } else {
1907 dc->user = 0;
1909 #endif
1911 gen_tb_start(tb);
1912 do {
1913 tcg_gen_insn_start(dc->pc);
1914 num_insns++;
1916 if (unlikely(cpu_breakpoint_test(cs, dc->pc, BP_ANY))) {
1917 gen_set_pc_im(dc->pc);
1918 gen_exception(EXCP_DEBUG);
1919 dc->is_jmp = DISAS_JUMP;
1920 /* The address covered by the breakpoint must be included in
1921 [tb->pc, tb->pc + tb->size) in order to for it to be
1922 properly cleared -- thus we increment the PC here so that
1923 the logic setting tb->size below does the right thing. */
1924 dc->pc += 4;
1925 goto done_generating;
1928 if (num_insns == max_insns && (tb->cflags & CF_LAST_IO)) {
1929 gen_io_start();
1932 disas_uc32_insn(env, dc);
1934 if (num_temps) {
1935 fprintf(stderr, "Internal resource leak before %08x\n", dc->pc);
1936 num_temps = 0;
1939 if (dc->condjmp && !dc->is_jmp) {
1940 gen_set_label(dc->condlabel);
1941 dc->condjmp = 0;
1943 /* Translation stops when a conditional branch is encountered.
1944 * Otherwise the subsequent code could get translated several times.
1945 * Also stop translation when a page boundary is reached. This
1946 * ensures prefetch aborts occur at the right place. */
1947 } while (!dc->is_jmp && !tcg_op_buf_full() &&
1948 !cs->singlestep_enabled &&
1949 !singlestep &&
1950 dc->pc < next_page_start &&
1951 num_insns < max_insns);
1953 if (tb->cflags & CF_LAST_IO) {
1954 if (dc->condjmp) {
1955 /* FIXME: This can theoretically happen with self-modifying
1956 code. */
1957 cpu_abort(cs, "IO on conditional branch instruction");
1959 gen_io_end();
1962 /* At this stage dc->condjmp will only be set when the skipped
1963 instruction was a conditional branch or trap, and the PC has
1964 already been written. */
1965 if (unlikely(cs->singlestep_enabled)) {
1966 /* Make sure the pc is updated, and raise a debug exception. */
1967 if (dc->condjmp) {
1968 if (dc->is_jmp == DISAS_SYSCALL) {
1969 gen_exception(UC32_EXCP_PRIV);
1970 } else {
1971 gen_exception(EXCP_DEBUG);
1973 gen_set_label(dc->condlabel);
1975 if (dc->condjmp || !dc->is_jmp) {
1976 gen_set_pc_im(dc->pc);
1977 dc->condjmp = 0;
1979 if (dc->is_jmp == DISAS_SYSCALL && !dc->condjmp) {
1980 gen_exception(UC32_EXCP_PRIV);
1981 } else {
1982 gen_exception(EXCP_DEBUG);
1984 } else {
1985 /* While branches must always occur at the end of an IT block,
1986 there are a few other things that can cause us to terminate
1987 the TB in the middel of an IT block:
1988 - Exception generating instructions (bkpt, swi, undefined).
1989 - Page boundaries.
1990 - Hardware watchpoints.
1991 Hardware breakpoints have already been handled and skip this code.
1993 switch (dc->is_jmp) {
1994 case DISAS_NEXT:
1995 gen_goto_tb(dc, 1, dc->pc);
1996 break;
1997 default:
1998 case DISAS_JUMP:
1999 case DISAS_UPDATE:
2000 /* indicate that the hash table must be used to find the next TB */
2001 tcg_gen_exit_tb(0);
2002 break;
2003 case DISAS_TB_JUMP:
2004 /* nothing more to generate */
2005 break;
2006 case DISAS_SYSCALL:
2007 gen_exception(UC32_EXCP_PRIV);
2008 break;
2010 if (dc->condjmp) {
2011 gen_set_label(dc->condlabel);
2012 gen_goto_tb(dc, 1, dc->pc);
2013 dc->condjmp = 0;
2017 done_generating:
2018 gen_tb_end(tb, num_insns);
2020 #ifdef DEBUG_DISAS
2021 if (qemu_loglevel_mask(CPU_LOG_TB_IN_ASM)) {
2022 qemu_log("----------------\n");
2023 qemu_log("IN: %s\n", lookup_symbol(pc_start));
2024 log_target_disas(cs, pc_start, dc->pc - pc_start, 0);
2025 qemu_log("\n");
2027 #endif
2028 tb->size = dc->pc - pc_start;
2029 tb->icount = num_insns;
2032 static const char *cpu_mode_names[16] = {
2033 "USER", "REAL", "INTR", "PRIV", "UM14", "UM15", "UM16", "TRAP",
2034 "UM18", "UM19", "UM1A", "EXTN", "UM1C", "UM1D", "UM1E", "SUSR"
2037 #undef UCF64_DUMP_STATE
2038 #ifdef UCF64_DUMP_STATE
2039 static void cpu_dump_state_ucf64(CPUUniCore32State *env, FILE *f,
2040 fprintf_function cpu_fprintf, int flags)
2042 int i;
2043 union {
2044 uint32_t i;
2045 float s;
2046 } s0, s1;
2047 CPU_DoubleU d;
2048 /* ??? This assumes float64 and double have the same layout.
2049 Oh well, it's only debug dumps. */
2050 union {
2051 float64 f64;
2052 double d;
2053 } d0;
2055 for (i = 0; i < 16; i++) {
2056 d.d = env->ucf64.regs[i];
2057 s0.i = d.l.lower;
2058 s1.i = d.l.upper;
2059 d0.f64 = d.d;
2060 cpu_fprintf(f, "s%02d=%08x(%8g) s%02d=%08x(%8g)",
2061 i * 2, (int)s0.i, s0.s,
2062 i * 2 + 1, (int)s1.i, s1.s);
2063 cpu_fprintf(f, " d%02d=%" PRIx64 "(%8g)\n",
2064 i, (uint64_t)d0.f64, d0.d);
2066 cpu_fprintf(f, "FPSCR: %08x\n", (int)env->ucf64.xregs[UC32_UCF64_FPSCR]);
2068 #else
2069 #define cpu_dump_state_ucf64(env, file, pr, flags) do { } while (0)
2070 #endif
2072 void uc32_cpu_dump_state(CPUState *cs, FILE *f,
2073 fprintf_function cpu_fprintf, int flags)
2075 UniCore32CPU *cpu = UNICORE32_CPU(cs);
2076 CPUUniCore32State *env = &cpu->env;
2077 int i;
2078 uint32_t psr;
2080 for (i = 0; i < 32; i++) {
2081 cpu_fprintf(f, "R%02d=%08x", i, env->regs[i]);
2082 if ((i % 4) == 3) {
2083 cpu_fprintf(f, "\n");
2084 } else {
2085 cpu_fprintf(f, " ");
2088 psr = cpu_asr_read(env);
2089 cpu_fprintf(f, "PSR=%08x %c%c%c%c %s\n",
2090 psr,
2091 psr & (1 << 31) ? 'N' : '-',
2092 psr & (1 << 30) ? 'Z' : '-',
2093 psr & (1 << 29) ? 'C' : '-',
2094 psr & (1 << 28) ? 'V' : '-',
2095 cpu_mode_names[psr & 0xf]);
2097 cpu_dump_state_ucf64(env, f, cpu_fprintf, flags);
2100 void restore_state_to_opc(CPUUniCore32State *env, TranslationBlock *tb,
2101 target_ulong *data)
2103 env->regs[31] = data[0];