4 * Copyright (c) 2010 Isaku Yamahata <yamahata at valinux co jp>
5 * VA Linux Systems Japan K.K.
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; either version 2 of the License, or
10 * (at your option) any later version.
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
17 * You should have received a copy of the GNU General Public License along
18 * with this program; if not, see <http://www.gnu.org/licenses/>.
21 #include "qemu/osdep.h"
22 #include "qapi/error.h"
23 #include "qemu-common.h"
24 #include "hw/pci/pci_bridge.h"
25 #include "hw/pci/pcie.h"
26 #include "hw/pci/msix.h"
27 #include "hw/pci/msi.h"
28 #include "hw/pci/pci_bus.h"
29 #include "hw/pci/pcie_regs.h"
30 #include "qemu/range.h"
34 # define PCIE_DPRINTF(fmt, ...) \
35 fprintf(stderr, "%s:%d " fmt, __func__, __LINE__, ## __VA_ARGS__)
37 # define PCIE_DPRINTF(fmt, ...) do {} while (0)
39 #define PCIE_DEV_PRINTF(dev, fmt, ...) \
40 PCIE_DPRINTF("%s:%x "fmt, (dev)->name, (dev)->devfn, ## __VA_ARGS__)
43 /***************************************************************************
44 * pci express capability helper functions
48 pcie_cap_v1_fill(PCIDevice
*dev
, uint8_t port
, uint8_t type
, uint8_t version
)
50 uint8_t *exp_cap
= dev
->config
+ dev
->exp
.exp_cap
;
51 uint8_t *cmask
= dev
->cmask
+ dev
->exp
.exp_cap
;
53 /* capability register
54 interrupt message number defaults to 0 */
55 pci_set_word(exp_cap
+ PCI_EXP_FLAGS
,
56 ((type
<< PCI_EXP_FLAGS_TYPE_SHIFT
) & PCI_EXP_FLAGS_TYPE
) |
59 /* device capability register
61 * roll based error reporting bit must be set by all
62 * Functions conforming to the ECN, PCI Express Base
63 * Specification, Revision 1.1., or subsequent PCI Express Base
64 * Specification revisions.
66 pci_set_long(exp_cap
+ PCI_EXP_DEVCAP
, PCI_EXP_DEVCAP_RBER
);
68 pci_set_long(exp_cap
+ PCI_EXP_LNKCAP
,
69 (port
<< PCI_EXP_LNKCAP_PN_SHIFT
) |
70 PCI_EXP_LNKCAP_ASPMS_0S
|
74 pci_set_word(exp_cap
+ PCI_EXP_LNKSTA
,
75 PCI_EXP_LNK_MLW_1
| PCI_EXP_LNK_LS_25
);
77 if (dev
->cap_present
& QEMU_PCIE_LNKSTA_DLLLA
) {
78 pci_word_test_and_set_mask(exp_cap
+ PCI_EXP_LNKSTA
,
79 PCI_EXP_LNKSTA_DLLLA
);
82 /* We changed link status bits over time, and changing them across
83 * migrations is generally fine as hardware changes them too.
84 * Let's not bother checking.
86 pci_set_word(cmask
+ PCI_EXP_LNKSTA
, 0);
89 int pcie_cap_init(PCIDevice
*dev
, uint8_t offset
, uint8_t type
, uint8_t port
)
91 /* PCIe cap v2 init */
95 assert(pci_is_express(dev
));
97 pos
= pci_add_capability(dev
, PCI_CAP_ID_EXP
, offset
, PCI_EXP_VER2_SIZEOF
);
101 dev
->exp
.exp_cap
= pos
;
102 exp_cap
= dev
->config
+ pos
;
104 /* Filling values common with v1 */
105 pcie_cap_v1_fill(dev
, port
, type
, PCI_EXP_FLAGS_VER2
);
107 /* Filling v2 specific values */
108 pci_set_long(exp_cap
+ PCI_EXP_DEVCAP2
,
109 PCI_EXP_DEVCAP2_EFF
| PCI_EXP_DEVCAP2_EETLPP
);
111 pci_set_word(dev
->wmask
+ pos
+ PCI_EXP_DEVCTL2
, PCI_EXP_DEVCTL2_EETLPPB
);
113 if (dev
->cap_present
& QEMU_PCIE_EXTCAP_INIT
) {
114 /* read-only to behave like a 'NULL' Extended Capability Header */
115 pci_set_long(dev
->wmask
+ PCI_CONFIG_SPACE_SIZE
, 0);
121 int pcie_cap_v1_init(PCIDevice
*dev
, uint8_t offset
, uint8_t type
,
124 /* PCIe cap v1 init */
127 assert(pci_is_express(dev
));
129 pos
= pci_add_capability(dev
, PCI_CAP_ID_EXP
, offset
, PCI_EXP_VER1_SIZEOF
);
133 dev
->exp
.exp_cap
= pos
;
135 pcie_cap_v1_fill(dev
, port
, type
, PCI_EXP_FLAGS_VER1
);
141 pcie_endpoint_cap_common_init(PCIDevice
*dev
, uint8_t offset
, uint8_t cap_size
)
143 uint8_t type
= PCI_EXP_TYPE_ENDPOINT
;
146 * Windows guests will report Code 10, device cannot start, if
147 * a regular Endpoint type is exposed on a root complex. These
148 * should instead be Root Complex Integrated Endpoints.
150 if (pci_bus_is_express(dev
->bus
) && pci_bus_is_root(dev
->bus
)) {
151 type
= PCI_EXP_TYPE_RC_END
;
154 return (cap_size
== PCI_EXP_VER1_SIZEOF
)
155 ? pcie_cap_v1_init(dev
, offset
, type
, 0)
156 : pcie_cap_init(dev
, offset
, type
, 0);
159 int pcie_endpoint_cap_init(PCIDevice
*dev
, uint8_t offset
)
161 return pcie_endpoint_cap_common_init(dev
, offset
, PCI_EXP_VER2_SIZEOF
);
164 int pcie_endpoint_cap_v1_init(PCIDevice
*dev
, uint8_t offset
)
166 return pcie_endpoint_cap_common_init(dev
, offset
, PCI_EXP_VER1_SIZEOF
);
169 void pcie_cap_exit(PCIDevice
*dev
)
171 pci_del_capability(dev
, PCI_CAP_ID_EXP
, PCI_EXP_VER2_SIZEOF
);
174 void pcie_cap_v1_exit(PCIDevice
*dev
)
176 pci_del_capability(dev
, PCI_CAP_ID_EXP
, PCI_EXP_VER1_SIZEOF
);
179 uint8_t pcie_cap_get_type(const PCIDevice
*dev
)
181 uint32_t pos
= dev
->exp
.exp_cap
;
183 return (pci_get_word(dev
->config
+ pos
+ PCI_EXP_FLAGS
) &
184 PCI_EXP_FLAGS_TYPE
) >> PCI_EXP_FLAGS_TYPE_SHIFT
;
188 /* pci express interrupt message number */
189 /* 7.8.2 PCI Express Capabilities Register: Interrupt Message Number */
190 void pcie_cap_flags_set_vector(PCIDevice
*dev
, uint8_t vector
)
192 uint8_t *exp_cap
= dev
->config
+ dev
->exp
.exp_cap
;
194 pci_word_test_and_clear_mask(exp_cap
+ PCI_EXP_FLAGS
, PCI_EXP_FLAGS_IRQ
);
195 pci_word_test_and_set_mask(exp_cap
+ PCI_EXP_FLAGS
,
196 vector
<< PCI_EXP_FLAGS_IRQ_SHIFT
);
199 uint8_t pcie_cap_flags_get_vector(PCIDevice
*dev
)
201 return (pci_get_word(dev
->config
+ dev
->exp
.exp_cap
+ PCI_EXP_FLAGS
) &
202 PCI_EXP_FLAGS_IRQ
) >> PCI_EXP_FLAGS_IRQ_SHIFT
;
205 void pcie_cap_deverr_init(PCIDevice
*dev
)
207 uint32_t pos
= dev
->exp
.exp_cap
;
208 pci_long_test_and_set_mask(dev
->config
+ pos
+ PCI_EXP_DEVCAP
,
209 PCI_EXP_DEVCAP_RBER
);
210 pci_long_test_and_set_mask(dev
->wmask
+ pos
+ PCI_EXP_DEVCTL
,
211 PCI_EXP_DEVCTL_CERE
| PCI_EXP_DEVCTL_NFERE
|
212 PCI_EXP_DEVCTL_FERE
| PCI_EXP_DEVCTL_URRE
);
213 pci_long_test_and_set_mask(dev
->w1cmask
+ pos
+ PCI_EXP_DEVSTA
,
214 PCI_EXP_DEVSTA_CED
| PCI_EXP_DEVSTA_NFED
|
215 PCI_EXP_DEVSTA_FED
| PCI_EXP_DEVSTA_URD
);
218 void pcie_cap_deverr_reset(PCIDevice
*dev
)
220 uint8_t *devctl
= dev
->config
+ dev
->exp
.exp_cap
+ PCI_EXP_DEVCTL
;
221 pci_long_test_and_clear_mask(devctl
,
222 PCI_EXP_DEVCTL_CERE
| PCI_EXP_DEVCTL_NFERE
|
223 PCI_EXP_DEVCTL_FERE
| PCI_EXP_DEVCTL_URRE
);
226 void pcie_cap_lnkctl_init(PCIDevice
*dev
)
228 uint32_t pos
= dev
->exp
.exp_cap
;
229 pci_long_test_and_set_mask(dev
->wmask
+ pos
+ PCI_EXP_LNKCTL
,
230 PCI_EXP_LNKCTL_CCC
| PCI_EXP_LNKCTL_ES
);
233 void pcie_cap_lnkctl_reset(PCIDevice
*dev
)
235 uint8_t *lnkctl
= dev
->config
+ dev
->exp
.exp_cap
+ PCI_EXP_LNKCTL
;
236 pci_long_test_and_clear_mask(lnkctl
,
237 PCI_EXP_LNKCTL_CCC
| PCI_EXP_LNKCTL_ES
);
240 static void hotplug_event_update_event_status(PCIDevice
*dev
)
242 uint32_t pos
= dev
->exp
.exp_cap
;
243 uint8_t *exp_cap
= dev
->config
+ pos
;
244 uint16_t sltctl
= pci_get_word(exp_cap
+ PCI_EXP_SLTCTL
);
245 uint16_t sltsta
= pci_get_word(exp_cap
+ PCI_EXP_SLTSTA
);
247 dev
->exp
.hpev_notified
= (sltctl
& PCI_EXP_SLTCTL_HPIE
) &&
248 (sltsta
& sltctl
& PCI_EXP_HP_EV_SUPPORTED
);
251 static void hotplug_event_notify(PCIDevice
*dev
)
253 bool prev
= dev
->exp
.hpev_notified
;
255 hotplug_event_update_event_status(dev
);
257 if (prev
== dev
->exp
.hpev_notified
) {
261 /* Note: the logic above does not take into account whether interrupts
262 * are masked. The result is that interrupt will be sent when it is
263 * subsequently unmasked. This appears to be legal: Section 6.7.3.4:
264 * The Port may optionally send an MSI when there are hot-plug events that
265 * occur while interrupt generation is disabled, and interrupt generation is
266 * subsequently enabled. */
267 if (msix_enabled(dev
)) {
268 msix_notify(dev
, pcie_cap_flags_get_vector(dev
));
269 } else if (msi_enabled(dev
)) {
270 msi_notify(dev
, pcie_cap_flags_get_vector(dev
));
272 pci_set_irq(dev
, dev
->exp
.hpev_notified
);
276 static void hotplug_event_clear(PCIDevice
*dev
)
278 hotplug_event_update_event_status(dev
);
279 if (!msix_enabled(dev
) && !msi_enabled(dev
) && !dev
->exp
.hpev_notified
) {
280 pci_irq_deassert(dev
);
285 * A PCI Express Hot-Plug Event has occurred, so update slot status register
286 * and notify OS of the event if necessary.
288 * 6.7.3 PCI Express Hot-Plug Events
289 * 6.7.3.4 Software Notification of Hot-Plug Events
291 static void pcie_cap_slot_event(PCIDevice
*dev
, PCIExpressHotPlugEvent event
)
293 /* Minor optimization: if nothing changed - no event is needed. */
294 if (pci_word_test_and_set_mask(dev
->config
+ dev
->exp
.exp_cap
+
295 PCI_EXP_SLTSTA
, event
)) {
298 hotplug_event_notify(dev
);
301 static void pcie_cap_slot_hotplug_common(PCIDevice
*hotplug_dev
,
303 uint8_t **exp_cap
, Error
**errp
)
305 *exp_cap
= hotplug_dev
->config
+ hotplug_dev
->exp
.exp_cap
;
306 uint16_t sltsta
= pci_get_word(*exp_cap
+ PCI_EXP_SLTSTA
);
308 PCIE_DEV_PRINTF(PCI_DEVICE(dev
), "hotplug state: 0x%x\n", sltsta
);
309 if (sltsta
& PCI_EXP_SLTSTA_EIS
) {
310 /* the slot is electromechanically locked.
311 * This error is propagated up to qdev and then to HMP/QMP.
313 error_setg_errno(errp
, EBUSY
, "slot is electromechanically locked");
317 void pcie_cap_slot_hotplug_cb(HotplugHandler
*hotplug_dev
, DeviceState
*dev
,
321 PCIDevice
*pci_dev
= PCI_DEVICE(dev
);
323 pcie_cap_slot_hotplug_common(PCI_DEVICE(hotplug_dev
), dev
, &exp_cap
, errp
);
325 /* Don't send event when device is enabled during qemu machine creation:
326 * it is present on boot, no hotplug event is necessary. We do send an
327 * event when the device is disabled later. */
328 if (!dev
->hotplugged
) {
329 pci_word_test_and_set_mask(exp_cap
+ PCI_EXP_SLTSTA
,
334 /* To enable multifunction hot-plug, we just ensure the function
335 * 0 added last. When function 0 is added, we set the sltsta and
336 * inform OS via event notification.
338 if (pci_get_function_0(pci_dev
)) {
339 pci_word_test_and_set_mask(exp_cap
+ PCI_EXP_SLTSTA
,
341 pcie_cap_slot_event(PCI_DEVICE(hotplug_dev
),
342 PCI_EXP_HP_EV_PDC
| PCI_EXP_HP_EV_ABP
);
346 static void pcie_unplug_device(PCIBus
*bus
, PCIDevice
*dev
, void *opaque
)
348 object_unparent(OBJECT(dev
));
351 void pcie_cap_slot_hot_unplug_request_cb(HotplugHandler
*hotplug_dev
,
352 DeviceState
*dev
, Error
**errp
)
355 PCIDevice
*pci_dev
= PCI_DEVICE(dev
);
356 PCIBus
*bus
= pci_dev
->bus
;
358 pcie_cap_slot_hotplug_common(PCI_DEVICE(hotplug_dev
), dev
, &exp_cap
, errp
);
360 /* In case user cancel the operation of multi-function hot-add,
361 * remove the function that is unexposed to guest individually,
362 * without interaction with guest.
364 if (pci_dev
->devfn
&&
366 pcie_unplug_device(bus
, pci_dev
, NULL
);
371 pcie_cap_slot_push_attention_button(PCI_DEVICE(hotplug_dev
));
374 /* pci express slot for pci express root/downstream port
375 PCI express capability slot registers */
376 void pcie_cap_slot_init(PCIDevice
*dev
, uint16_t slot
)
378 uint32_t pos
= dev
->exp
.exp_cap
;
380 pci_word_test_and_set_mask(dev
->config
+ pos
+ PCI_EXP_FLAGS
,
383 pci_long_test_and_clear_mask(dev
->config
+ pos
+ PCI_EXP_SLTCAP
,
384 ~PCI_EXP_SLTCAP_PSN
);
385 pci_long_test_and_set_mask(dev
->config
+ pos
+ PCI_EXP_SLTCAP
,
386 (slot
<< PCI_EXP_SLTCAP_PSN_SHIFT
) |
394 if (dev
->cap_present
& QEMU_PCIE_SLTCAP_PCP
) {
395 pci_long_test_and_set_mask(dev
->config
+ pos
+ PCI_EXP_SLTCAP
,
397 pci_word_test_and_clear_mask(dev
->config
+ pos
+ PCI_EXP_SLTCTL
,
399 pci_word_test_and_set_mask(dev
->wmask
+ pos
+ PCI_EXP_SLTCTL
,
403 pci_word_test_and_clear_mask(dev
->config
+ pos
+ PCI_EXP_SLTCTL
,
406 pci_word_test_and_set_mask(dev
->config
+ pos
+ PCI_EXP_SLTCTL
,
407 PCI_EXP_SLTCTL_PIC_OFF
|
408 PCI_EXP_SLTCTL_AIC_OFF
);
409 pci_word_test_and_set_mask(dev
->wmask
+ pos
+ PCI_EXP_SLTCTL
,
412 PCI_EXP_SLTCTL_HPIE
|
413 PCI_EXP_SLTCTL_CCIE
|
414 PCI_EXP_SLTCTL_PDCE
|
415 PCI_EXP_SLTCTL_ABPE
);
416 /* Although reading PCI_EXP_SLTCTL_EIC returns always 0,
417 * make the bit writable here in order to detect 1b is written.
418 * pcie_cap_slot_write_config() test-and-clear the bit, so
419 * this bit always returns 0 to the guest.
421 pci_word_test_and_set_mask(dev
->wmask
+ pos
+ PCI_EXP_SLTCTL
,
424 pci_word_test_and_set_mask(dev
->w1cmask
+ pos
+ PCI_EXP_SLTSTA
,
425 PCI_EXP_HP_EV_SUPPORTED
);
427 dev
->exp
.hpev_notified
= false;
429 qbus_set_hotplug_handler(BUS(pci_bridge_get_sec_bus(PCI_BRIDGE(dev
))),
433 void pcie_cap_slot_reset(PCIDevice
*dev
)
435 uint8_t *exp_cap
= dev
->config
+ dev
->exp
.exp_cap
;
436 uint8_t port_type
= pcie_cap_get_type(dev
);
438 assert(port_type
== PCI_EXP_TYPE_DOWNSTREAM
||
439 port_type
== PCI_EXP_TYPE_ROOT_PORT
);
441 PCIE_DEV_PRINTF(dev
, "reset\n");
443 pci_word_test_and_clear_mask(exp_cap
+ PCI_EXP_SLTCTL
,
447 PCI_EXP_SLTCTL_HPIE
|
448 PCI_EXP_SLTCTL_CCIE
|
449 PCI_EXP_SLTCTL_PDCE
|
450 PCI_EXP_SLTCTL_ABPE
);
451 pci_word_test_and_set_mask(exp_cap
+ PCI_EXP_SLTCTL
,
452 PCI_EXP_SLTCTL_AIC_OFF
);
454 if (dev
->cap_present
& QEMU_PCIE_SLTCAP_PCP
) {
455 /* Downstream ports enforce device number 0. */
456 bool populated
= pci_bridge_get_sec_bus(PCI_BRIDGE(dev
))->devices
[0];
460 pci_word_test_and_clear_mask(exp_cap
+ PCI_EXP_SLTCTL
,
463 pci_word_test_and_set_mask(exp_cap
+ PCI_EXP_SLTCTL
,
467 pic
= populated
? PCI_EXP_SLTCTL_PIC_ON
: PCI_EXP_SLTCTL_PIC_OFF
;
468 pci_word_test_and_set_mask(exp_cap
+ PCI_EXP_SLTCTL
, pic
);
471 pci_word_test_and_clear_mask(exp_cap
+ PCI_EXP_SLTSTA
,
472 PCI_EXP_SLTSTA_EIS
|/* on reset,
473 the lock is released */
478 hotplug_event_update_event_status(dev
);
481 void pcie_cap_slot_write_config(PCIDevice
*dev
,
482 uint32_t addr
, uint32_t val
, int len
)
484 uint32_t pos
= dev
->exp
.exp_cap
;
485 uint8_t *exp_cap
= dev
->config
+ pos
;
486 uint16_t sltsta
= pci_get_word(exp_cap
+ PCI_EXP_SLTSTA
);
488 if (ranges_overlap(addr
, len
, pos
+ PCI_EXP_SLTSTA
, 2)) {
489 hotplug_event_clear(dev
);
492 if (!ranges_overlap(addr
, len
, pos
+ PCI_EXP_SLTCTL
, 2)) {
496 if (pci_word_test_and_clear_mask(exp_cap
+ PCI_EXP_SLTCTL
,
497 PCI_EXP_SLTCTL_EIC
)) {
498 sltsta
^= PCI_EXP_SLTSTA_EIS
; /* toggle PCI_EXP_SLTSTA_EIS bit */
499 pci_set_word(exp_cap
+ PCI_EXP_SLTSTA
, sltsta
);
500 PCIE_DEV_PRINTF(dev
, "PCI_EXP_SLTCTL_EIC: "
501 "sltsta -> 0x%02"PRIx16
"\n",
506 * If the slot is polulated, power indicator is off and power
507 * controller is off, it is safe to detach the devices.
509 if ((sltsta
& PCI_EXP_SLTSTA_PDS
) && (val
& PCI_EXP_SLTCTL_PCC
) &&
510 ((val
& PCI_EXP_SLTCTL_PIC_OFF
) == PCI_EXP_SLTCTL_PIC_OFF
)) {
511 PCIBus
*sec_bus
= pci_bridge_get_sec_bus(PCI_BRIDGE(dev
));
512 pci_for_each_device(sec_bus
, pci_bus_num(sec_bus
),
513 pcie_unplug_device
, NULL
);
515 pci_word_test_and_clear_mask(exp_cap
+ PCI_EXP_SLTSTA
,
517 pci_word_test_and_set_mask(exp_cap
+ PCI_EXP_SLTSTA
,
521 hotplug_event_notify(dev
);
524 * 6.7.3.2 Command Completed Events
526 * Software issues a command to a hot-plug capable Downstream Port by
527 * issuing a write transaction that targets any portion of the Port’s Slot
528 * Control register. A single write to the Slot Control register is
529 * considered to be a single command, even if the write affects more than
530 * one field in the Slot Control register. In response to this transaction,
531 * the Port must carry out the requested actions and then set the
532 * associated status field for the command completed event. */
534 /* Real hardware might take a while to complete requested command because
535 * physical movement would be involved like locking the electromechanical
536 * lock. However in our case, command is completed instantaneously above,
537 * so send a command completion event right now.
539 pcie_cap_slot_event(dev
, PCI_EXP_HP_EV_CCI
);
542 int pcie_cap_slot_post_load(void *opaque
, int version_id
)
544 PCIDevice
*dev
= opaque
;
545 hotplug_event_update_event_status(dev
);
549 void pcie_cap_slot_push_attention_button(PCIDevice
*dev
)
551 pcie_cap_slot_event(dev
, PCI_EXP_HP_EV_ABP
);
554 /* root control/capabilities/status. PME isn't emulated for now */
555 void pcie_cap_root_init(PCIDevice
*dev
)
557 pci_set_word(dev
->wmask
+ dev
->exp
.exp_cap
+ PCI_EXP_RTCTL
,
558 PCI_EXP_RTCTL_SECEE
| PCI_EXP_RTCTL_SENFEE
|
559 PCI_EXP_RTCTL_SEFEE
);
562 void pcie_cap_root_reset(PCIDevice
*dev
)
564 pci_set_word(dev
->config
+ dev
->exp
.exp_cap
+ PCI_EXP_RTCTL
, 0);
567 /* function level reset(FLR) */
568 void pcie_cap_flr_init(PCIDevice
*dev
)
570 pci_long_test_and_set_mask(dev
->config
+ dev
->exp
.exp_cap
+ PCI_EXP_DEVCAP
,
573 /* Although reading BCR_FLR returns always 0,
574 * the bit is made writable here in order to detect the 1b is written
575 * pcie_cap_flr_write_config() test-and-clear the bit, so
576 * this bit always returns 0 to the guest.
578 pci_word_test_and_set_mask(dev
->wmask
+ dev
->exp
.exp_cap
+ PCI_EXP_DEVCTL
,
579 PCI_EXP_DEVCTL_BCR_FLR
);
582 void pcie_cap_flr_write_config(PCIDevice
*dev
,
583 uint32_t addr
, uint32_t val
, int len
)
585 uint8_t *devctl
= dev
->config
+ dev
->exp
.exp_cap
+ PCI_EXP_DEVCTL
;
586 if (pci_get_word(devctl
) & PCI_EXP_DEVCTL_BCR_FLR
) {
587 /* Clear PCI_EXP_DEVCTL_BCR_FLR after invoking the reset handler
588 so the handler can detect FLR by looking at this bit. */
589 pci_device_reset(dev
);
590 pci_word_test_and_clear_mask(devctl
, PCI_EXP_DEVCTL_BCR_FLR
);
594 /* Alternative Routing-ID Interpretation (ARI)
595 * forwarding support for root and downstream ports
597 void pcie_cap_arifwd_init(PCIDevice
*dev
)
599 uint32_t pos
= dev
->exp
.exp_cap
;
600 pci_long_test_and_set_mask(dev
->config
+ pos
+ PCI_EXP_DEVCAP2
,
601 PCI_EXP_DEVCAP2_ARI
);
602 pci_long_test_and_set_mask(dev
->wmask
+ pos
+ PCI_EXP_DEVCTL2
,
603 PCI_EXP_DEVCTL2_ARI
);
606 void pcie_cap_arifwd_reset(PCIDevice
*dev
)
608 uint8_t *devctl2
= dev
->config
+ dev
->exp
.exp_cap
+ PCI_EXP_DEVCTL2
;
609 pci_long_test_and_clear_mask(devctl2
, PCI_EXP_DEVCTL2_ARI
);
612 bool pcie_cap_is_arifwd_enabled(const PCIDevice
*dev
)
614 if (!pci_is_express(dev
)) {
617 if (!dev
->exp
.exp_cap
) {
621 return pci_get_long(dev
->config
+ dev
->exp
.exp_cap
+ PCI_EXP_DEVCTL2
) &
625 /**************************************************************************
626 * pci express extended capability list management functions
627 * uint16_t ext_cap_id (16 bit)
628 * uint8_t cap_ver (4 bit)
629 * uint16_t cap_offset (12 bit)
630 * uint16_t ext_cap_size
633 /* Passing a cap_id value > 0xffff will return 0 and put end of list in prev */
634 static uint16_t pcie_find_capability_list(PCIDevice
*dev
, uint32_t cap_id
,
639 uint32_t header
= pci_get_long(dev
->config
+ PCI_CONFIG_SPACE_SIZE
);
642 /* no extended capability */
646 for (next
= PCI_CONFIG_SPACE_SIZE
; next
;
647 prev
= next
, next
= PCI_EXT_CAP_NEXT(header
)) {
649 assert(next
>= PCI_CONFIG_SPACE_SIZE
);
650 assert(next
<= PCIE_CONFIG_SPACE_SIZE
- 8);
652 header
= pci_get_long(dev
->config
+ next
);
653 if (PCI_EXT_CAP_ID(header
) == cap_id
) {
665 uint16_t pcie_find_capability(PCIDevice
*dev
, uint16_t cap_id
)
667 return pcie_find_capability_list(dev
, cap_id
, NULL
);
670 static void pcie_ext_cap_set_next(PCIDevice
*dev
, uint16_t pos
, uint16_t next
)
672 uint32_t header
= pci_get_long(dev
->config
+ pos
);
673 assert(!(next
& (PCI_EXT_CAP_ALIGN
- 1)));
674 header
= (header
& ~PCI_EXT_CAP_NEXT_MASK
) |
675 ((next
<< PCI_EXT_CAP_NEXT_SHIFT
) & PCI_EXT_CAP_NEXT_MASK
);
676 pci_set_long(dev
->config
+ pos
, header
);
680 * Caller must supply valid (offset, size) such that the range wouldn't
681 * overlap with other capability or other registers.
682 * This function doesn't check it.
684 void pcie_add_capability(PCIDevice
*dev
,
685 uint16_t cap_id
, uint8_t cap_ver
,
686 uint16_t offset
, uint16_t size
)
688 assert(offset
>= PCI_CONFIG_SPACE_SIZE
);
689 assert(offset
< offset
+ size
);
690 assert(offset
+ size
<= PCIE_CONFIG_SPACE_SIZE
);
692 assert(pci_is_express(dev
));
694 if (offset
!= PCI_CONFIG_SPACE_SIZE
) {
698 * 0xffffffff is not a valid cap id (it's a 16 bit field). use
699 * internally to find the last capability in the linked list.
701 pcie_find_capability_list(dev
, 0xffffffff, &prev
);
702 assert(prev
>= PCI_CONFIG_SPACE_SIZE
);
703 pcie_ext_cap_set_next(dev
, prev
, offset
);
705 pci_set_long(dev
->config
+ offset
, PCI_EXT_CAP(cap_id
, cap_ver
, 0));
707 /* Make capability read-only by default */
708 memset(dev
->wmask
+ offset
, 0, size
);
709 memset(dev
->w1cmask
+ offset
, 0, size
);
710 /* Check capability by default */
711 memset(dev
->cmask
+ offset
, 0xFF, size
);
714 /**************************************************************************
715 * pci express extended capability helper functions
719 void pcie_ari_init(PCIDevice
*dev
, uint16_t offset
, uint16_t nextfn
)
721 pcie_add_capability(dev
, PCI_EXT_CAP_ID_ARI
, PCI_ARI_VER
,
722 offset
, PCI_ARI_SIZEOF
);
723 pci_set_long(dev
->config
+ offset
+ PCI_ARI_CAP
, (nextfn
& 0xff) << 8);
726 void pcie_dev_ser_num_init(PCIDevice
*dev
, uint16_t offset
, uint64_t ser_num
)
728 static const int pci_dsn_ver
= 1;
729 static const int pci_dsn_cap
= 4;
731 pcie_add_capability(dev
, PCI_EXT_CAP_ID_DSN
, pci_dsn_ver
, offset
,
732 PCI_EXT_CAP_DSN_SIZEOF
);
733 pci_set_quad(dev
->config
+ offset
+ pci_dsn_cap
, ser_num
);
736 void pcie_ats_init(PCIDevice
*dev
, uint16_t offset
)
738 pcie_add_capability(dev
, PCI_EXT_CAP_ID_ATS
, 0x1,
739 offset
, PCI_EXT_CAP_ATS_SIZEOF
);
741 dev
->exp
.ats_cap
= offset
;
743 /* Invalidate Queue Depth 0, Page Aligned Request 0 */
744 pci_set_word(dev
->config
+ offset
+ PCI_ATS_CAP
, 0);
745 /* STU 0, Disabled by default */
746 pci_set_word(dev
->config
+ offset
+ PCI_ATS_CTRL
, 0);
748 pci_set_word(dev
->wmask
+ dev
->exp
.ats_cap
+ PCI_ATS_CTRL
, 0x800f);