xics/spapr: Rename xics_kvm_init()
[qemu/ar7.git] / hw / timer / omap_synctimer.c
blob0d75a90f3a9f0208113d341328081c5b00291e3c
1 /*
2 * TI OMAP2 32kHz sync timer emulation.
4 * Copyright (C) 2007-2008 Nokia Corporation
5 * Written by Andrzej Zaborowski <andrew@openedhand.com>
7 * This program is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU General Public License as
9 * published by the Free Software Foundation; either version 2 or
10 * (at your option) any later version of the License.
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
17 * You should have received a copy of the GNU General Public License along
18 * with this program; if not, see <http://www.gnu.org/licenses/>.
20 #include "qemu/osdep.h"
21 #include "hw/hw.h"
22 #include "qemu/timer.h"
23 #include "hw/arm/omap.h"
24 struct omap_synctimer_s {
25 MemoryRegion iomem;
26 uint32_t val;
27 uint16_t readh;
30 /* 32-kHz Sync Timer of the OMAP2 */
31 static uint32_t omap_synctimer_read(struct omap_synctimer_s *s) {
32 return muldiv64(qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL), 0x8000,
33 NANOSECONDS_PER_SECOND);
36 void omap_synctimer_reset(struct omap_synctimer_s *s)
38 s->val = omap_synctimer_read(s);
41 static uint32_t omap_synctimer_readw(void *opaque, hwaddr addr)
43 struct omap_synctimer_s *s = (struct omap_synctimer_s *) opaque;
45 switch (addr) {
46 case 0x00: /* 32KSYNCNT_REV */
47 return 0x21;
49 case 0x10: /* CR */
50 return omap_synctimer_read(s) - s->val;
53 OMAP_BAD_REG(addr);
54 return 0;
57 static uint32_t omap_synctimer_readh(void *opaque, hwaddr addr)
59 struct omap_synctimer_s *s = (struct omap_synctimer_s *) opaque;
60 uint32_t ret;
62 if (addr & 2)
63 return s->readh;
64 else {
65 ret = omap_synctimer_readw(opaque, addr);
66 s->readh = ret >> 16;
67 return ret & 0xffff;
71 static uint64_t omap_synctimer_readfn(void *opaque, hwaddr addr,
72 unsigned size)
74 switch (size) {
75 case 1:
76 return omap_badwidth_read32(opaque, addr);
77 case 2:
78 return omap_synctimer_readh(opaque, addr);
79 case 4:
80 return omap_synctimer_readw(opaque, addr);
81 default:
82 g_assert_not_reached();
86 static void omap_synctimer_writefn(void *opaque, hwaddr addr,
87 uint64_t value, unsigned size)
89 OMAP_BAD_REG(addr);
92 static const MemoryRegionOps omap_synctimer_ops = {
93 .read = omap_synctimer_readfn,
94 .write = omap_synctimer_writefn,
95 .valid.min_access_size = 1,
96 .valid.max_access_size = 4,
97 .endianness = DEVICE_NATIVE_ENDIAN,
100 struct omap_synctimer_s *omap_synctimer_init(struct omap_target_agent_s *ta,
101 struct omap_mpu_state_s *mpu, omap_clk fclk, omap_clk iclk)
103 struct omap_synctimer_s *s = g_malloc0(sizeof(*s));
105 omap_synctimer_reset(s);
106 memory_region_init_io(&s->iomem, NULL, &omap_synctimer_ops, s, "omap.synctimer",
107 omap_l4_region_size(ta, 0));
108 omap_l4_attach(ta, 0, &s->iomem);
110 return s;