target/mips: msa: Split helpers for DPADD_U.<H|W|D>
[qemu/ar7.git] / hw / pci-host / versatile.c
blob8ddfb8772a2c4e6fb524b7d2b5d77c059ec5d7fc
1 /*
2 * ARM Versatile/PB PCI host controller
4 * Copyright (c) 2006-2009 CodeSourcery.
5 * Written by Paul Brook
7 * This code is licensed under the LGPL.
8 */
10 #include "qemu/osdep.h"
11 #include "qemu/units.h"
12 #include "hw/sysbus.h"
13 #include "migration/vmstate.h"
14 #include "hw/irq.h"
15 #include "hw/pci/pci.h"
16 #include "hw/pci/pci_bus.h"
17 #include "hw/pci/pci_host.h"
18 #include "hw/qdev-properties.h"
19 #include "qemu/log.h"
20 #include "qemu/module.h"
22 /* Old and buggy versions of QEMU used the wrong mapping from
23 * PCI IRQs to system interrupt lines. Unfortunately the Linux
24 * kernel also had the corresponding bug in setting up interrupts
25 * (so older kernels work on QEMU and not on real hardware).
26 * We automatically detect these broken kernels and flip back
27 * to the broken irq mapping by spotting guest writes to the
28 * PCI_INTERRUPT_LINE register to see where the guest thinks
29 * interrupts are going to be routed. So we start in state
30 * ASSUME_OK on reset, and transition to either BROKEN or
31 * FORCE_OK at the first write to an INTERRUPT_LINE register for
32 * a slot where broken and correct interrupt mapping would differ.
33 * Once in either BROKEN or FORCE_OK we never transition again;
34 * this allows a newer kernel to use the INTERRUPT_LINE
35 * registers arbitrarily once it has indicated that it isn't
36 * broken in its init code somewhere.
38 * Unfortunately we have to cope with multiple different
39 * variants on the broken kernel behaviour:
40 * phase I (before kernel commit 1bc39ac5d) kernels assume old
41 * QEMU behaviour, so they use IRQ 27 for all slots
42 * phase II (1bc39ac5d and later, but before e3e92a7be6) kernels
43 * swizzle IRQs between slots, but do it wrongly, so they
44 * work only for every fourth PCI card, and only if (like old
45 * QEMU) the PCI host device is at slot 0 rather than where
46 * the h/w actually puts it
47 * phase III (e3e92a7be6 and later) kernels still swizzle IRQs between
48 * slots wrongly, but add a fixed offset of 64 to everything
49 * they write to PCI_INTERRUPT_LINE.
51 * We live in hope of a mythical phase IV kernel which might
52 * actually behave in ways that work on the hardware. Such a
53 * kernel should probably start off by writing some value neither
54 * 27 nor 91 to slot zero's PCI_INTERRUPT_LINE register to
55 * disable the autodetection. After that it can do what it likes.
57 * Slot % 4 | hw | I | II | III
58 * -------------------------------
59 * 0 | 29 | 27 | 27 | 91
60 * 1 | 30 | 27 | 28 | 92
61 * 2 | 27 | 27 | 29 | 93
62 * 3 | 28 | 27 | 30 | 94
64 * Since our autodetection is not perfect we also provide a
65 * property so the user can make us start in BROKEN or FORCE_OK
66 * on reset if they know they have a bad or good kernel.
68 enum {
69 PCI_VPB_IRQMAP_ASSUME_OK,
70 PCI_VPB_IRQMAP_BROKEN,
71 PCI_VPB_IRQMAP_FORCE_OK,
74 typedef struct {
75 PCIHostState parent_obj;
77 qemu_irq irq[4];
78 MemoryRegion controlregs;
79 MemoryRegion mem_config;
80 MemoryRegion mem_config2;
81 /* Containers representing the PCI address spaces */
82 MemoryRegion pci_io_space;
83 MemoryRegion pci_mem_space;
84 /* Alias regions into PCI address spaces which we expose as sysbus regions.
85 * The offsets into pci_mem_space are controlled by the imap registers.
87 MemoryRegion pci_io_window;
88 MemoryRegion pci_mem_window[3];
89 PCIBus pci_bus;
90 PCIDevice pci_dev;
92 /* Constant for life of device: */
93 int realview;
94 uint32_t mem_win_size[3];
95 uint8_t irq_mapping_prop;
97 /* Variable state: */
98 uint32_t imap[3];
99 uint32_t smap[3];
100 uint32_t selfid;
101 uint32_t flags;
102 uint8_t irq_mapping;
103 } PCIVPBState;
105 static void pci_vpb_update_window(PCIVPBState *s, int i)
107 /* Adjust the offset of the alias region we use for
108 * the memory window i to account for a change in the
109 * value of the corresponding IMAP register.
110 * Note that the semantics of the IMAP register differ
111 * for realview and versatile variants of the controller.
113 hwaddr offset;
114 if (s->realview) {
115 /* Top bits of register (masked according to window size) provide
116 * top bits of PCI address.
118 offset = s->imap[i] & ~(s->mem_win_size[i] - 1);
119 } else {
120 /* Bottom 4 bits of register provide top 4 bits of PCI address */
121 offset = s->imap[i] << 28;
123 memory_region_set_alias_offset(&s->pci_mem_window[i], offset);
126 static void pci_vpb_update_all_windows(PCIVPBState *s)
128 /* Update all alias windows based on the current register state */
129 int i;
131 for (i = 0; i < 3; i++) {
132 pci_vpb_update_window(s, i);
136 static int pci_vpb_post_load(void *opaque, int version_id)
138 PCIVPBState *s = opaque;
139 pci_vpb_update_all_windows(s);
140 return 0;
143 static const VMStateDescription pci_vpb_vmstate = {
144 .name = "versatile-pci",
145 .version_id = 1,
146 .minimum_version_id = 1,
147 .post_load = pci_vpb_post_load,
148 .fields = (VMStateField[]) {
149 VMSTATE_UINT32_ARRAY(imap, PCIVPBState, 3),
150 VMSTATE_UINT32_ARRAY(smap, PCIVPBState, 3),
151 VMSTATE_UINT32(selfid, PCIVPBState),
152 VMSTATE_UINT32(flags, PCIVPBState),
153 VMSTATE_UINT8(irq_mapping, PCIVPBState),
154 VMSTATE_END_OF_LIST()
158 #define TYPE_VERSATILE_PCI "versatile_pci"
159 #define PCI_VPB(obj) \
160 OBJECT_CHECK(PCIVPBState, (obj), TYPE_VERSATILE_PCI)
162 #define TYPE_VERSATILE_PCI_HOST "versatile_pci_host"
163 #define PCI_VPB_HOST(obj) \
164 OBJECT_CHECK(PCIDevice, (obj), TYPE_VERSATILE_PCIHOST)
166 typedef enum {
167 PCI_IMAP0 = 0x0,
168 PCI_IMAP1 = 0x4,
169 PCI_IMAP2 = 0x8,
170 PCI_SELFID = 0xc,
171 PCI_FLAGS = 0x10,
172 PCI_SMAP0 = 0x14,
173 PCI_SMAP1 = 0x18,
174 PCI_SMAP2 = 0x1c,
175 } PCIVPBControlRegs;
177 static void pci_vpb_reg_write(void *opaque, hwaddr addr,
178 uint64_t val, unsigned size)
180 PCIVPBState *s = opaque;
182 switch (addr) {
183 case PCI_IMAP0:
184 case PCI_IMAP1:
185 case PCI_IMAP2:
187 int win = (addr - PCI_IMAP0) >> 2;
188 s->imap[win] = val;
189 pci_vpb_update_window(s, win);
190 break;
192 case PCI_SELFID:
193 s->selfid = val;
194 break;
195 case PCI_FLAGS:
196 s->flags = val;
197 break;
198 case PCI_SMAP0:
199 case PCI_SMAP1:
200 case PCI_SMAP2:
202 int win = (addr - PCI_SMAP0) >> 2;
203 s->smap[win] = val;
204 break;
206 default:
207 qemu_log_mask(LOG_GUEST_ERROR,
208 "pci_vpb_reg_write: Bad offset %x\n", (int)addr);
209 break;
213 static uint64_t pci_vpb_reg_read(void *opaque, hwaddr addr,
214 unsigned size)
216 PCIVPBState *s = opaque;
218 switch (addr) {
219 case PCI_IMAP0:
220 case PCI_IMAP1:
221 case PCI_IMAP2:
223 int win = (addr - PCI_IMAP0) >> 2;
224 return s->imap[win];
226 case PCI_SELFID:
227 return s->selfid;
228 case PCI_FLAGS:
229 return s->flags;
230 case PCI_SMAP0:
231 case PCI_SMAP1:
232 case PCI_SMAP2:
234 int win = (addr - PCI_SMAP0) >> 2;
235 return s->smap[win];
237 default:
238 qemu_log_mask(LOG_GUEST_ERROR,
239 "pci_vpb_reg_read: Bad offset %x\n", (int)addr);
240 return 0;
244 static const MemoryRegionOps pci_vpb_reg_ops = {
245 .read = pci_vpb_reg_read,
246 .write = pci_vpb_reg_write,
247 .endianness = DEVICE_NATIVE_ENDIAN,
248 .valid = {
249 .min_access_size = 4,
250 .max_access_size = 4,
254 static int pci_vpb_broken_irq(int slot, int irq)
256 /* Determine whether this IRQ value for this slot represents a
257 * known broken Linux kernel behaviour for this slot.
258 * Return one of the PCI_VPB_IRQMAP_ constants:
259 * BROKEN : if this definitely looks like a broken kernel
260 * FORCE_OK : if this definitely looks good
261 * ASSUME_OK : if we can't tell
263 slot %= PCI_NUM_PINS;
265 if (irq == 27) {
266 if (slot == 2) {
267 /* Might be a Phase I kernel, or might be a fixed kernel,
268 * since slot 2 is where we expect this IRQ.
270 return PCI_VPB_IRQMAP_ASSUME_OK;
272 /* Phase I kernel */
273 return PCI_VPB_IRQMAP_BROKEN;
275 if (irq == slot + 27) {
276 /* Phase II kernel */
277 return PCI_VPB_IRQMAP_BROKEN;
279 if (irq == slot + 27 + 64) {
280 /* Phase III kernel */
281 return PCI_VPB_IRQMAP_BROKEN;
283 /* Anything else must be a fixed kernel, possibly using an
284 * arbitrary irq map.
286 return PCI_VPB_IRQMAP_FORCE_OK;
289 static void pci_vpb_config_write(void *opaque, hwaddr addr,
290 uint64_t val, unsigned size)
292 PCIVPBState *s = opaque;
293 if (!s->realview && (addr & 0xff) == PCI_INTERRUPT_LINE
294 && s->irq_mapping == PCI_VPB_IRQMAP_ASSUME_OK) {
295 uint8_t devfn = addr >> 8;
296 s->irq_mapping = pci_vpb_broken_irq(PCI_SLOT(devfn), val);
298 pci_data_write(&s->pci_bus, addr, val, size);
301 static uint64_t pci_vpb_config_read(void *opaque, hwaddr addr,
302 unsigned size)
304 PCIVPBState *s = opaque;
305 uint32_t val;
306 val = pci_data_read(&s->pci_bus, addr, size);
307 return val;
310 static const MemoryRegionOps pci_vpb_config_ops = {
311 .read = pci_vpb_config_read,
312 .write = pci_vpb_config_write,
313 .endianness = DEVICE_NATIVE_ENDIAN,
316 static int pci_vpb_map_irq(PCIDevice *d, int irq_num)
318 PCIVPBState *s = container_of(pci_get_bus(d), PCIVPBState, pci_bus);
320 if (s->irq_mapping == PCI_VPB_IRQMAP_BROKEN) {
321 /* Legacy broken IRQ mapping for compatibility with old and
322 * buggy Linux guests
324 return irq_num;
327 /* Slot to IRQ mapping for RealView Platform Baseboard 926 backplane
328 * name slot IntA IntB IntC IntD
329 * A 31 IRQ28 IRQ29 IRQ30 IRQ27
330 * B 30 IRQ27 IRQ28 IRQ29 IRQ30
331 * C 29 IRQ30 IRQ27 IRQ28 IRQ29
332 * Slot C is for the host bridge; A and B the peripherals.
333 * Our output irqs 0..3 correspond to the baseboard's 27..30.
335 * This mapping function takes account of an oddity in the PB926
336 * board wiring, where the FPGA's P_nINTA input is connected to
337 * the INTB connection on the board PCI edge connector, P_nINTB
338 * is connected to INTC, and so on, so everything is one number
339 * further round from where you might expect.
341 return pci_swizzle_map_irq_fn(d, irq_num + 2);
344 static int pci_vpb_rv_map_irq(PCIDevice *d, int irq_num)
346 /* Slot to IRQ mapping for RealView EB and PB1176 backplane
347 * name slot IntA IntB IntC IntD
348 * A 31 IRQ50 IRQ51 IRQ48 IRQ49
349 * B 30 IRQ49 IRQ50 IRQ51 IRQ48
350 * C 29 IRQ48 IRQ49 IRQ50 IRQ51
351 * Slot C is for the host bridge; A and B the peripherals.
352 * Our output irqs 0..3 correspond to the baseboard's 48..51.
354 * The PB1176 and EB boards don't have the PB926 wiring oddity
355 * described above; P_nINTA connects to INTA, P_nINTB to INTB
356 * and so on, which is why this mapping function is different.
358 return pci_swizzle_map_irq_fn(d, irq_num + 3);
361 static void pci_vpb_set_irq(void *opaque, int irq_num, int level)
363 qemu_irq *pic = opaque;
365 qemu_set_irq(pic[irq_num], level);
368 static void pci_vpb_reset(DeviceState *d)
370 PCIVPBState *s = PCI_VPB(d);
372 s->imap[0] = 0;
373 s->imap[1] = 0;
374 s->imap[2] = 0;
375 s->smap[0] = 0;
376 s->smap[1] = 0;
377 s->smap[2] = 0;
378 s->selfid = 0;
379 s->flags = 0;
380 s->irq_mapping = s->irq_mapping_prop;
382 pci_vpb_update_all_windows(s);
385 static void pci_vpb_init(Object *obj)
387 PCIVPBState *s = PCI_VPB(obj);
389 /* Window sizes for VersatilePB; realview_pci's init will override */
390 s->mem_win_size[0] = 0x0c000000;
391 s->mem_win_size[1] = 0x10000000;
392 s->mem_win_size[2] = 0x10000000;
395 static void pci_vpb_realize(DeviceState *dev, Error **errp)
397 PCIVPBState *s = PCI_VPB(dev);
398 PCIHostState *h = PCI_HOST_BRIDGE(dev);
399 SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
400 pci_map_irq_fn mapfn;
401 int i;
403 memory_region_init(&s->pci_io_space, OBJECT(s), "pci_io", 4 * GiB);
404 memory_region_init(&s->pci_mem_space, OBJECT(s), "pci_mem", 4 * GiB);
406 pci_root_bus_new_inplace(&s->pci_bus, sizeof(s->pci_bus), dev, "pci",
407 &s->pci_mem_space, &s->pci_io_space,
408 PCI_DEVFN(11, 0), TYPE_PCI_BUS);
409 h->bus = &s->pci_bus;
411 object_initialize(&s->pci_dev, sizeof(s->pci_dev), TYPE_VERSATILE_PCI_HOST);
412 qdev_set_parent_bus(DEVICE(&s->pci_dev), BUS(&s->pci_bus));
414 for (i = 0; i < 4; i++) {
415 sysbus_init_irq(sbd, &s->irq[i]);
418 if (s->realview) {
419 mapfn = pci_vpb_rv_map_irq;
420 } else {
421 mapfn = pci_vpb_map_irq;
424 pci_bus_irqs(&s->pci_bus, pci_vpb_set_irq, mapfn, s->irq, 4);
426 /* Our memory regions are:
427 * 0 : our control registers
428 * 1 : PCI self config window
429 * 2 : PCI config window
430 * 3 : PCI IO window
431 * 4..6 : PCI memory windows
433 memory_region_init_io(&s->controlregs, OBJECT(s), &pci_vpb_reg_ops, s,
434 "pci-vpb-regs", 0x1000);
435 sysbus_init_mmio(sbd, &s->controlregs);
436 memory_region_init_io(&s->mem_config, OBJECT(s), &pci_vpb_config_ops, s,
437 "pci-vpb-selfconfig", 0x1000000);
438 sysbus_init_mmio(sbd, &s->mem_config);
439 memory_region_init_io(&s->mem_config2, OBJECT(s), &pci_vpb_config_ops, s,
440 "pci-vpb-config", 0x1000000);
441 sysbus_init_mmio(sbd, &s->mem_config2);
443 /* The window into I/O space is always into a fixed base address;
444 * its size is the same for both realview and versatile.
446 memory_region_init_alias(&s->pci_io_window, OBJECT(s), "pci-vbp-io-window",
447 &s->pci_io_space, 0, 0x100000);
449 sysbus_init_mmio(sbd, &s->pci_io_space);
451 /* Create the alias regions corresponding to our three windows onto
452 * PCI memory space. The sizes vary from board to board; the base
453 * offsets are guest controllable via the IMAP registers.
455 for (i = 0; i < 3; i++) {
456 memory_region_init_alias(&s->pci_mem_window[i], OBJECT(s), "pci-vbp-window",
457 &s->pci_mem_space, 0, s->mem_win_size[i]);
458 sysbus_init_mmio(sbd, &s->pci_mem_window[i]);
461 /* TODO Remove once realize propagates to child devices. */
462 object_property_set_bool(OBJECT(&s->pci_bus), true, "realized", errp);
463 object_property_set_bool(OBJECT(&s->pci_dev), true, "realized", errp);
466 static void versatile_pci_host_realize(PCIDevice *d, Error **errp)
468 pci_set_word(d->config + PCI_STATUS,
469 PCI_STATUS_66MHZ | PCI_STATUS_DEVSEL_MEDIUM);
470 pci_set_byte(d->config + PCI_LATENCY_TIMER, 0x10);
473 static void versatile_pci_host_class_init(ObjectClass *klass, void *data)
475 PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
476 DeviceClass *dc = DEVICE_CLASS(klass);
478 k->realize = versatile_pci_host_realize;
479 k->vendor_id = PCI_VENDOR_ID_XILINX;
480 k->device_id = PCI_DEVICE_ID_XILINX_XC2VP30;
481 k->class_id = PCI_CLASS_PROCESSOR_CO;
483 * PCI-facing part of the host bridge, not usable without the
484 * host-facing part, which can't be device_add'ed, yet.
486 dc->user_creatable = false;
489 static const TypeInfo versatile_pci_host_info = {
490 .name = TYPE_VERSATILE_PCI_HOST,
491 .parent = TYPE_PCI_DEVICE,
492 .instance_size = sizeof(PCIDevice),
493 .class_init = versatile_pci_host_class_init,
494 .interfaces = (InterfaceInfo[]) {
495 { INTERFACE_CONVENTIONAL_PCI_DEVICE },
496 { },
500 static Property pci_vpb_properties[] = {
501 DEFINE_PROP_UINT8("broken-irq-mapping", PCIVPBState, irq_mapping_prop,
502 PCI_VPB_IRQMAP_ASSUME_OK),
503 DEFINE_PROP_END_OF_LIST()
506 static void pci_vpb_class_init(ObjectClass *klass, void *data)
508 DeviceClass *dc = DEVICE_CLASS(klass);
510 dc->realize = pci_vpb_realize;
511 dc->reset = pci_vpb_reset;
512 dc->vmsd = &pci_vpb_vmstate;
513 device_class_set_props(dc, pci_vpb_properties);
516 static const TypeInfo pci_vpb_info = {
517 .name = TYPE_VERSATILE_PCI,
518 .parent = TYPE_PCI_HOST_BRIDGE,
519 .instance_size = sizeof(PCIVPBState),
520 .instance_init = pci_vpb_init,
521 .class_init = pci_vpb_class_init,
524 static void pci_realview_init(Object *obj)
526 PCIVPBState *s = PCI_VPB(obj);
528 s->realview = 1;
529 /* The PCI window sizes are different on Realview boards */
530 s->mem_win_size[0] = 0x01000000;
531 s->mem_win_size[1] = 0x04000000;
532 s->mem_win_size[2] = 0x08000000;
535 static const TypeInfo pci_realview_info = {
536 .name = "realview_pci",
537 .parent = TYPE_VERSATILE_PCI,
538 .instance_init = pci_realview_init,
541 static void versatile_pci_register_types(void)
543 type_register_static(&pci_vpb_info);
544 type_register_static(&pci_realview_info);
545 type_register_static(&versatile_pci_host_info);
548 type_init(versatile_pci_register_types)