2 * Softmmu related functions
4 * Copyright (C) 2010-2012 Guan Xuetao
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation, or any later version.
9 * See the COPYING file in the top-level directory.
11 #ifdef CONFIG_USER_ONLY
12 #error This file only exist under softmmu circumstance
20 #define DPRINTF(fmt, ...) printf("%s: " fmt , __func__, ## __VA_ARGS__)
22 #define DPRINTF(fmt, ...) do {} while (0)
25 #define SUPERPAGE_SIZE (1 << 22)
26 #define UC32_PAGETABLE_READ (1 << 8)
27 #define UC32_PAGETABLE_WRITE (1 << 7)
28 #define UC32_PAGETABLE_EXEC (1 << 6)
29 #define UC32_PAGETABLE_EXIST (1 << 2)
30 #define PAGETABLE_TYPE(x) ((x) & 3)
33 /* Map CPU modes onto saved register banks. */
34 static inline int bank_number(CPUUniCore32State
*env
, int mode
)
36 UniCore32CPU
*cpu
= uc32_env_get_cpu(env
);
51 cpu_abort(CPU(cpu
), "Bad mode %x\n", mode
);
55 void switch_mode(CPUUniCore32State
*env
, int mode
)
60 old_mode
= env
->uncached_asr
& ASR_M
;
61 if (mode
== old_mode
) {
65 i
= bank_number(env
, old_mode
);
66 env
->banked_r29
[i
] = env
->regs
[29];
67 env
->banked_r30
[i
] = env
->regs
[30];
68 env
->banked_bsr
[i
] = env
->bsr
;
70 i
= bank_number(env
, mode
);
71 env
->regs
[29] = env
->banked_r29
[i
];
72 env
->regs
[30] = env
->banked_r30
[i
];
73 env
->bsr
= env
->banked_bsr
[i
];
76 /* Handle a CPU exception. */
77 void uc32_cpu_do_interrupt(CPUState
*cs
)
79 UniCore32CPU
*cpu
= UNICORE32_CPU(cs
);
80 CPUUniCore32State
*env
= &cpu
->env
;
84 switch (cs
->exception_index
) {
86 new_mode
= ASR_MODE_PRIV
;
90 DPRINTF("itrap happened at %x\n", env
->regs
[31]);
91 new_mode
= ASR_MODE_TRAP
;
95 DPRINTF("dtrap happened at %x\n", env
->regs
[31]);
96 new_mode
= ASR_MODE_TRAP
;
100 new_mode
= ASR_MODE_INTR
;
104 cpu_abort(cs
, "Unhandled exception 0x%x\n", cs
->exception_index
);
108 if (env
->cp0
.c1_sys
& (1 << 13)) {
112 switch_mode(env
, new_mode
);
113 env
->bsr
= cpu_asr_read(env
);
114 env
->uncached_asr
= (env
->uncached_asr
& ~ASR_M
) | new_mode
;
115 env
->uncached_asr
|= ASR_I
;
116 /* The PC already points to the proper instruction. */
117 env
->regs
[30] = env
->regs
[31];
118 env
->regs
[31] = addr
;
119 cs
->interrupt_request
|= CPU_INTERRUPT_EXITTB
;
122 static int get_phys_addr_ucv2(CPUUniCore32State
*env
, uint32_t address
,
123 int access_type
, int is_user
, uint32_t *phys_ptr
, int *prot
,
124 target_ulong
*page_size
)
126 UniCore32CPU
*cpu
= uc32_env_get_cpu(env
);
127 CPUState
*cs
= CPU(cpu
);
133 /* Pagetable walk. */
134 /* Lookup l1 descriptor. */
135 table
= env
->cp0
.c2_base
& 0xfffff000;
136 table
|= (address
>> 20) & 0xffc;
137 desc
= ldl_phys(cs
->as
, table
);
139 switch (PAGETABLE_TYPE(desc
)) {
142 if (!(desc
& UC32_PAGETABLE_EXIST
)) {
143 code
= 0x0b; /* superpage miss */
146 phys_addr
= (desc
& 0xffc00000) | (address
& 0x003fffff);
147 *page_size
= SUPERPAGE_SIZE
;
150 /* Lookup l2 entry. */
152 DPRINTF("PGD address %x, desc %x\n", table
, desc
);
154 if (!(desc
& UC32_PAGETABLE_EXIST
)) {
155 code
= 0x05; /* second pagetable miss */
158 table
= (desc
& 0xfffff000) | ((address
>> 10) & 0xffc);
159 desc
= ldl_phys(cs
->as
, table
);
162 DPRINTF("PTE address %x, desc %x\n", table
, desc
);
164 if (!(desc
& UC32_PAGETABLE_EXIST
)) {
165 code
= 0x08; /* page miss */
168 switch (PAGETABLE_TYPE(desc
)) {
170 phys_addr
= (desc
& 0xfffff000) | (address
& 0xfff);
171 *page_size
= TARGET_PAGE_SIZE
;
174 cpu_abort(CPU(cpu
), "wrong page type!");
178 cpu_abort(CPU(cpu
), "wrong page type!");
181 *phys_ptr
= phys_addr
;
183 /* Check access permissions. */
184 if (desc
& UC32_PAGETABLE_READ
) {
187 if (is_user
&& (access_type
== 0)) {
188 code
= 0x11; /* access unreadable area */
193 if (desc
& UC32_PAGETABLE_WRITE
) {
196 if (is_user
&& (access_type
== 1)) {
197 code
= 0x12; /* access unwritable area */
202 if (desc
& UC32_PAGETABLE_EXEC
) {
205 if (is_user
&& (access_type
== 2)) {
206 code
= 0x13; /* access unexecutable area */
215 int uc32_cpu_handle_mmu_fault(CPUState
*cs
, vaddr address
,
216 int access_type
, int mmu_idx
)
218 UniCore32CPU
*cpu
= UNICORE32_CPU(cs
);
219 CPUUniCore32State
*env
= &cpu
->env
;
221 target_ulong page_size
;
226 is_user
= mmu_idx
== MMU_USER_IDX
;
228 if ((env
->cp0
.c1_sys
& 1) == 0) {
231 prot
= PAGE_READ
| PAGE_WRITE
| PAGE_EXEC
;
232 page_size
= TARGET_PAGE_SIZE
;
235 if ((address
& (1 << 31)) || (is_user
)) {
236 ret
= get_phys_addr_ucv2(env
, address
, access_type
, is_user
,
237 &phys_addr
, &prot
, &page_size
);
239 DPRINTF("user space access: ret %x, address %" VADDR_PRIx
", "
240 "access_type %x, phys_addr %x, prot %x\n",
241 ret
, address
, access_type
, phys_addr
, prot
);
245 phys_addr
= address
| (1 << 31);
246 prot
= PAGE_READ
| PAGE_WRITE
| PAGE_EXEC
;
247 page_size
= TARGET_PAGE_SIZE
;
253 /* Map a single page. */
254 phys_addr
&= TARGET_PAGE_MASK
;
255 address
&= TARGET_PAGE_MASK
;
256 tlb_set_page(cs
, address
, phys_addr
, prot
, mmu_idx
, page_size
);
260 env
->cp0
.c3_faultstatus
= ret
;
261 env
->cp0
.c4_faultaddr
= address
;
262 if (access_type
== 2) {
263 cs
->exception_index
= UC32_EXCP_ITRAP
;
265 cs
->exception_index
= UC32_EXCP_DTRAP
;
270 hwaddr
uc32_cpu_get_phys_page_debug(CPUState
*cs
, vaddr addr
)
272 UniCore32CPU
*cpu
= UNICORE32_CPU(cs
);
274 cpu_abort(CPU(cpu
), "%s not supported yet\n", __func__
);