libqos/ahci: Force all NCQ commands to be LBA48
[qemu/ar7.git] / target-ppc / machine.c
blobf4ac7611dde2b0b4e2d598841c2bb26e737eb95f
1 #include "hw/hw.h"
2 #include "hw/boards.h"
3 #include "sysemu/kvm.h"
4 #include "helper_regs.h"
6 static int cpu_load_old(QEMUFile *f, void *opaque, int version_id)
8 PowerPCCPU *cpu = opaque;
9 CPUPPCState *env = &cpu->env;
10 unsigned int i, j;
11 target_ulong sdr1;
12 uint32_t fpscr;
13 target_ulong xer;
15 for (i = 0; i < 32; i++)
16 qemu_get_betls(f, &env->gpr[i]);
17 #if !defined(TARGET_PPC64)
18 for (i = 0; i < 32; i++)
19 qemu_get_betls(f, &env->gprh[i]);
20 #endif
21 qemu_get_betls(f, &env->lr);
22 qemu_get_betls(f, &env->ctr);
23 for (i = 0; i < 8; i++)
24 qemu_get_be32s(f, &env->crf[i]);
25 qemu_get_betls(f, &xer);
26 cpu_write_xer(env, xer);
27 qemu_get_betls(f, &env->reserve_addr);
28 qemu_get_betls(f, &env->msr);
29 for (i = 0; i < 4; i++)
30 qemu_get_betls(f, &env->tgpr[i]);
31 for (i = 0; i < 32; i++) {
32 union {
33 float64 d;
34 uint64_t l;
35 } u;
36 u.l = qemu_get_be64(f);
37 env->fpr[i] = u.d;
39 qemu_get_be32s(f, &fpscr);
40 env->fpscr = fpscr;
41 qemu_get_sbe32s(f, &env->access_type);
42 #if defined(TARGET_PPC64)
43 qemu_get_betls(f, &env->spr[SPR_ASR]);
44 qemu_get_sbe32s(f, &env->slb_nr);
45 #endif
46 qemu_get_betls(f, &sdr1);
47 for (i = 0; i < 32; i++)
48 qemu_get_betls(f, &env->sr[i]);
49 for (i = 0; i < 2; i++)
50 for (j = 0; j < 8; j++)
51 qemu_get_betls(f, &env->DBAT[i][j]);
52 for (i = 0; i < 2; i++)
53 for (j = 0; j < 8; j++)
54 qemu_get_betls(f, &env->IBAT[i][j]);
55 qemu_get_sbe32s(f, &env->nb_tlb);
56 qemu_get_sbe32s(f, &env->tlb_per_way);
57 qemu_get_sbe32s(f, &env->nb_ways);
58 qemu_get_sbe32s(f, &env->last_way);
59 qemu_get_sbe32s(f, &env->id_tlbs);
60 qemu_get_sbe32s(f, &env->nb_pids);
61 if (env->tlb.tlb6) {
62 // XXX assumes 6xx
63 for (i = 0; i < env->nb_tlb; i++) {
64 qemu_get_betls(f, &env->tlb.tlb6[i].pte0);
65 qemu_get_betls(f, &env->tlb.tlb6[i].pte1);
66 qemu_get_betls(f, &env->tlb.tlb6[i].EPN);
69 for (i = 0; i < 4; i++)
70 qemu_get_betls(f, &env->pb[i]);
71 for (i = 0; i < 1024; i++)
72 qemu_get_betls(f, &env->spr[i]);
73 if (!env->external_htab) {
74 ppc_store_sdr1(env, sdr1);
76 qemu_get_be32s(f, &env->vscr);
77 qemu_get_be64s(f, &env->spe_acc);
78 qemu_get_be32s(f, &env->spe_fscr);
79 qemu_get_betls(f, &env->msr_mask);
80 qemu_get_be32s(f, &env->flags);
81 qemu_get_sbe32s(f, &env->error_code);
82 qemu_get_be32s(f, &env->pending_interrupts);
83 qemu_get_be32s(f, &env->irq_input_state);
84 for (i = 0; i < POWERPC_EXCP_NB; i++)
85 qemu_get_betls(f, &env->excp_vectors[i]);
86 qemu_get_betls(f, &env->excp_prefix);
87 qemu_get_betls(f, &env->ivor_mask);
88 qemu_get_betls(f, &env->ivpr_mask);
89 qemu_get_betls(f, &env->hreset_vector);
90 qemu_get_betls(f, &env->nip);
91 qemu_get_betls(f, &env->hflags);
92 qemu_get_betls(f, &env->hflags_nmsr);
93 qemu_get_sbe32s(f, &env->mmu_idx);
94 qemu_get_sbe32(f); /* Discard unused power_mode */
96 return 0;
99 static int get_avr(QEMUFile *f, void *pv, size_t size)
101 ppc_avr_t *v = pv;
103 v->u64[0] = qemu_get_be64(f);
104 v->u64[1] = qemu_get_be64(f);
106 return 0;
109 static void put_avr(QEMUFile *f, void *pv, size_t size)
111 ppc_avr_t *v = pv;
113 qemu_put_be64(f, v->u64[0]);
114 qemu_put_be64(f, v->u64[1]);
117 static const VMStateInfo vmstate_info_avr = {
118 .name = "avr",
119 .get = get_avr,
120 .put = put_avr,
123 #define VMSTATE_AVR_ARRAY_V(_f, _s, _n, _v) \
124 VMSTATE_ARRAY(_f, _s, _n, _v, vmstate_info_avr, ppc_avr_t)
126 #define VMSTATE_AVR_ARRAY(_f, _s, _n) \
127 VMSTATE_AVR_ARRAY_V(_f, _s, _n, 0)
129 static void cpu_pre_save(void *opaque)
131 PowerPCCPU *cpu = opaque;
132 CPUPPCState *env = &cpu->env;
133 int i;
135 env->spr[SPR_LR] = env->lr;
136 env->spr[SPR_CTR] = env->ctr;
137 env->spr[SPR_XER] = env->xer;
138 #if defined(TARGET_PPC64)
139 env->spr[SPR_CFAR] = env->cfar;
140 #endif
141 env->spr[SPR_BOOKE_SPEFSCR] = env->spe_fscr;
143 for (i = 0; (i < 4) && (i < env->nb_BATs); i++) {
144 env->spr[SPR_DBAT0U + 2*i] = env->DBAT[0][i];
145 env->spr[SPR_DBAT0U + 2*i + 1] = env->DBAT[1][i];
146 env->spr[SPR_IBAT0U + 2*i] = env->IBAT[0][i];
147 env->spr[SPR_IBAT0U + 2*i + 1] = env->IBAT[1][i];
149 for (i = 0; (i < 4) && ((i+4) < env->nb_BATs); i++) {
150 env->spr[SPR_DBAT4U + 2*i] = env->DBAT[0][i+4];
151 env->spr[SPR_DBAT4U + 2*i + 1] = env->DBAT[1][i+4];
152 env->spr[SPR_IBAT4U + 2*i] = env->IBAT[0][i+4];
153 env->spr[SPR_IBAT4U + 2*i + 1] = env->IBAT[1][i+4];
157 static int cpu_post_load(void *opaque, int version_id)
159 PowerPCCPU *cpu = opaque;
160 CPUPPCState *env = &cpu->env;
161 int i;
162 target_ulong msr;
165 * We always ignore the source PVR. The user or management
166 * software has to take care of running QEMU in a compatible mode.
168 env->spr[SPR_PVR] = env->spr_cb[SPR_PVR].default_value;
169 env->lr = env->spr[SPR_LR];
170 env->ctr = env->spr[SPR_CTR];
171 env->xer = env->spr[SPR_XER];
172 #if defined(TARGET_PPC64)
173 env->cfar = env->spr[SPR_CFAR];
174 #endif
175 env->spe_fscr = env->spr[SPR_BOOKE_SPEFSCR];
177 for (i = 0; (i < 4) && (i < env->nb_BATs); i++) {
178 env->DBAT[0][i] = env->spr[SPR_DBAT0U + 2*i];
179 env->DBAT[1][i] = env->spr[SPR_DBAT0U + 2*i + 1];
180 env->IBAT[0][i] = env->spr[SPR_IBAT0U + 2*i];
181 env->IBAT[1][i] = env->spr[SPR_IBAT0U + 2*i + 1];
183 for (i = 0; (i < 4) && ((i+4) < env->nb_BATs); i++) {
184 env->DBAT[0][i+4] = env->spr[SPR_DBAT4U + 2*i];
185 env->DBAT[1][i+4] = env->spr[SPR_DBAT4U + 2*i + 1];
186 env->IBAT[0][i+4] = env->spr[SPR_IBAT4U + 2*i];
187 env->IBAT[1][i+4] = env->spr[SPR_IBAT4U + 2*i + 1];
190 if (!env->external_htab) {
191 /* Restore htab_base and htab_mask variables */
192 ppc_store_sdr1(env, env->spr[SPR_SDR1]);
195 /* Invalidate all msr bits except MSR_TGPR/MSR_HVB before restoring */
196 msr = env->msr;
197 env->msr ^= ~((1ULL << MSR_TGPR) | MSR_HVB);
198 ppc_store_msr(env, msr);
200 hreg_compute_mem_idx(env);
202 return 0;
205 static bool fpu_needed(void *opaque)
207 PowerPCCPU *cpu = opaque;
209 return (cpu->env.insns_flags & PPC_FLOAT);
212 static const VMStateDescription vmstate_fpu = {
213 .name = "cpu/fpu",
214 .version_id = 1,
215 .minimum_version_id = 1,
216 .needed = fpu_needed,
217 .fields = (VMStateField[]) {
218 VMSTATE_FLOAT64_ARRAY(env.fpr, PowerPCCPU, 32),
219 VMSTATE_UINTTL(env.fpscr, PowerPCCPU),
220 VMSTATE_END_OF_LIST()
224 static bool altivec_needed(void *opaque)
226 PowerPCCPU *cpu = opaque;
228 return (cpu->env.insns_flags & PPC_ALTIVEC);
231 static const VMStateDescription vmstate_altivec = {
232 .name = "cpu/altivec",
233 .version_id = 1,
234 .minimum_version_id = 1,
235 .needed = altivec_needed,
236 .fields = (VMStateField[]) {
237 VMSTATE_AVR_ARRAY(env.avr, PowerPCCPU, 32),
238 VMSTATE_UINT32(env.vscr, PowerPCCPU),
239 VMSTATE_END_OF_LIST()
243 static bool vsx_needed(void *opaque)
245 PowerPCCPU *cpu = opaque;
247 return (cpu->env.insns_flags2 & PPC2_VSX);
250 static const VMStateDescription vmstate_vsx = {
251 .name = "cpu/vsx",
252 .version_id = 1,
253 .minimum_version_id = 1,
254 .needed = vsx_needed,
255 .fields = (VMStateField[]) {
256 VMSTATE_UINT64_ARRAY(env.vsr, PowerPCCPU, 32),
257 VMSTATE_END_OF_LIST()
261 #ifdef TARGET_PPC64
262 /* Transactional memory state */
263 static bool tm_needed(void *opaque)
265 PowerPCCPU *cpu = opaque;
266 CPUPPCState *env = &cpu->env;
267 return msr_ts;
270 static const VMStateDescription vmstate_tm = {
271 .name = "cpu/tm",
272 .version_id = 1,
273 .minimum_version_id = 1,
274 .minimum_version_id_old = 1,
275 .needed = tm_needed,
276 .fields = (VMStateField []) {
277 VMSTATE_UINTTL_ARRAY(env.tm_gpr, PowerPCCPU, 32),
278 VMSTATE_AVR_ARRAY(env.tm_vsr, PowerPCCPU, 64),
279 VMSTATE_UINT64(env.tm_cr, PowerPCCPU),
280 VMSTATE_UINT64(env.tm_lr, PowerPCCPU),
281 VMSTATE_UINT64(env.tm_ctr, PowerPCCPU),
282 VMSTATE_UINT64(env.tm_fpscr, PowerPCCPU),
283 VMSTATE_UINT64(env.tm_amr, PowerPCCPU),
284 VMSTATE_UINT64(env.tm_ppr, PowerPCCPU),
285 VMSTATE_UINT64(env.tm_vrsave, PowerPCCPU),
286 VMSTATE_UINT32(env.tm_vscr, PowerPCCPU),
287 VMSTATE_UINT64(env.tm_dscr, PowerPCCPU),
288 VMSTATE_UINT64(env.tm_tar, PowerPCCPU),
289 VMSTATE_END_OF_LIST()
292 #endif
294 static bool sr_needed(void *opaque)
296 #ifdef TARGET_PPC64
297 PowerPCCPU *cpu = opaque;
299 return !(cpu->env.mmu_model & POWERPC_MMU_64);
300 #else
301 return true;
302 #endif
305 static const VMStateDescription vmstate_sr = {
306 .name = "cpu/sr",
307 .version_id = 1,
308 .minimum_version_id = 1,
309 .needed = sr_needed,
310 .fields = (VMStateField[]) {
311 VMSTATE_UINTTL_ARRAY(env.sr, PowerPCCPU, 32),
312 VMSTATE_END_OF_LIST()
316 #ifdef TARGET_PPC64
317 static int get_slbe(QEMUFile *f, void *pv, size_t size)
319 ppc_slb_t *v = pv;
321 v->esid = qemu_get_be64(f);
322 v->vsid = qemu_get_be64(f);
324 return 0;
327 static void put_slbe(QEMUFile *f, void *pv, size_t size)
329 ppc_slb_t *v = pv;
331 qemu_put_be64(f, v->esid);
332 qemu_put_be64(f, v->vsid);
335 static const VMStateInfo vmstate_info_slbe = {
336 .name = "slbe",
337 .get = get_slbe,
338 .put = put_slbe,
341 #define VMSTATE_SLB_ARRAY_V(_f, _s, _n, _v) \
342 VMSTATE_ARRAY(_f, _s, _n, _v, vmstate_info_slbe, ppc_slb_t)
344 #define VMSTATE_SLB_ARRAY(_f, _s, _n) \
345 VMSTATE_SLB_ARRAY_V(_f, _s, _n, 0)
347 static bool slb_needed(void *opaque)
349 PowerPCCPU *cpu = opaque;
351 /* We don't support any of the old segment table based 64-bit CPUs */
352 return (cpu->env.mmu_model & POWERPC_MMU_64);
355 static const VMStateDescription vmstate_slb = {
356 .name = "cpu/slb",
357 .version_id = 1,
358 .minimum_version_id = 1,
359 .needed = slb_needed,
360 .fields = (VMStateField[]) {
361 VMSTATE_INT32_EQUAL(env.slb_nr, PowerPCCPU),
362 VMSTATE_SLB_ARRAY(env.slb, PowerPCCPU, MAX_SLB_ENTRIES),
363 VMSTATE_END_OF_LIST()
366 #endif /* TARGET_PPC64 */
368 static const VMStateDescription vmstate_tlb6xx_entry = {
369 .name = "cpu/tlb6xx_entry",
370 .version_id = 1,
371 .minimum_version_id = 1,
372 .fields = (VMStateField[]) {
373 VMSTATE_UINTTL(pte0, ppc6xx_tlb_t),
374 VMSTATE_UINTTL(pte1, ppc6xx_tlb_t),
375 VMSTATE_UINTTL(EPN, ppc6xx_tlb_t),
376 VMSTATE_END_OF_LIST()
380 static bool tlb6xx_needed(void *opaque)
382 PowerPCCPU *cpu = opaque;
383 CPUPPCState *env = &cpu->env;
385 return env->nb_tlb && (env->tlb_type == TLB_6XX);
388 static const VMStateDescription vmstate_tlb6xx = {
389 .name = "cpu/tlb6xx",
390 .version_id = 1,
391 .minimum_version_id = 1,
392 .needed = tlb6xx_needed,
393 .fields = (VMStateField[]) {
394 VMSTATE_INT32_EQUAL(env.nb_tlb, PowerPCCPU),
395 VMSTATE_STRUCT_VARRAY_POINTER_INT32(env.tlb.tlb6, PowerPCCPU,
396 env.nb_tlb,
397 vmstate_tlb6xx_entry,
398 ppc6xx_tlb_t),
399 VMSTATE_UINTTL_ARRAY(env.tgpr, PowerPCCPU, 4),
400 VMSTATE_END_OF_LIST()
404 static const VMStateDescription vmstate_tlbemb_entry = {
405 .name = "cpu/tlbemb_entry",
406 .version_id = 1,
407 .minimum_version_id = 1,
408 .fields = (VMStateField[]) {
409 VMSTATE_UINT64(RPN, ppcemb_tlb_t),
410 VMSTATE_UINTTL(EPN, ppcemb_tlb_t),
411 VMSTATE_UINTTL(PID, ppcemb_tlb_t),
412 VMSTATE_UINTTL(size, ppcemb_tlb_t),
413 VMSTATE_UINT32(prot, ppcemb_tlb_t),
414 VMSTATE_UINT32(attr, ppcemb_tlb_t),
415 VMSTATE_END_OF_LIST()
419 static bool tlbemb_needed(void *opaque)
421 PowerPCCPU *cpu = opaque;
422 CPUPPCState *env = &cpu->env;
424 return env->nb_tlb && (env->tlb_type == TLB_EMB);
427 static bool pbr403_needed(void *opaque)
429 PowerPCCPU *cpu = opaque;
430 uint32_t pvr = cpu->env.spr[SPR_PVR];
432 return (pvr & 0xffff0000) == 0x00200000;
435 static const VMStateDescription vmstate_pbr403 = {
436 .name = "cpu/pbr403",
437 .version_id = 1,
438 .minimum_version_id = 1,
439 .needed = pbr403_needed,
440 .fields = (VMStateField[]) {
441 VMSTATE_UINTTL_ARRAY(env.pb, PowerPCCPU, 4),
442 VMSTATE_END_OF_LIST()
446 static const VMStateDescription vmstate_tlbemb = {
447 .name = "cpu/tlb6xx",
448 .version_id = 1,
449 .minimum_version_id = 1,
450 .needed = tlbemb_needed,
451 .fields = (VMStateField[]) {
452 VMSTATE_INT32_EQUAL(env.nb_tlb, PowerPCCPU),
453 VMSTATE_STRUCT_VARRAY_POINTER_INT32(env.tlb.tlbe, PowerPCCPU,
454 env.nb_tlb,
455 vmstate_tlbemb_entry,
456 ppcemb_tlb_t),
457 /* 403 protection registers */
458 VMSTATE_END_OF_LIST()
460 .subsections = (const VMStateDescription*[]) {
461 &vmstate_pbr403,
462 NULL
466 static const VMStateDescription vmstate_tlbmas_entry = {
467 .name = "cpu/tlbmas_entry",
468 .version_id = 1,
469 .minimum_version_id = 1,
470 .fields = (VMStateField[]) {
471 VMSTATE_UINT32(mas8, ppcmas_tlb_t),
472 VMSTATE_UINT32(mas1, ppcmas_tlb_t),
473 VMSTATE_UINT64(mas2, ppcmas_tlb_t),
474 VMSTATE_UINT64(mas7_3, ppcmas_tlb_t),
475 VMSTATE_END_OF_LIST()
479 static bool tlbmas_needed(void *opaque)
481 PowerPCCPU *cpu = opaque;
482 CPUPPCState *env = &cpu->env;
484 return env->nb_tlb && (env->tlb_type == TLB_MAS);
487 static const VMStateDescription vmstate_tlbmas = {
488 .name = "cpu/tlbmas",
489 .version_id = 1,
490 .minimum_version_id = 1,
491 .needed = tlbmas_needed,
492 .fields = (VMStateField[]) {
493 VMSTATE_INT32_EQUAL(env.nb_tlb, PowerPCCPU),
494 VMSTATE_STRUCT_VARRAY_POINTER_INT32(env.tlb.tlbm, PowerPCCPU,
495 env.nb_tlb,
496 vmstate_tlbmas_entry,
497 ppcmas_tlb_t),
498 VMSTATE_END_OF_LIST()
502 const VMStateDescription vmstate_ppc_cpu = {
503 .name = "cpu",
504 .version_id = 5,
505 .minimum_version_id = 5,
506 .minimum_version_id_old = 4,
507 .load_state_old = cpu_load_old,
508 .pre_save = cpu_pre_save,
509 .post_load = cpu_post_load,
510 .fields = (VMStateField[]) {
511 VMSTATE_UNUSED(sizeof(target_ulong)), /* was _EQUAL(env.spr[SPR_PVR]) */
513 /* User mode architected state */
514 VMSTATE_UINTTL_ARRAY(env.gpr, PowerPCCPU, 32),
515 #if !defined(TARGET_PPC64)
516 VMSTATE_UINTTL_ARRAY(env.gprh, PowerPCCPU, 32),
517 #endif
518 VMSTATE_UINT32_ARRAY(env.crf, PowerPCCPU, 8),
519 VMSTATE_UINTTL(env.nip, PowerPCCPU),
521 /* SPRs */
522 VMSTATE_UINTTL_ARRAY(env.spr, PowerPCCPU, 1024),
523 VMSTATE_UINT64(env.spe_acc, PowerPCCPU),
525 /* Reservation */
526 VMSTATE_UINTTL(env.reserve_addr, PowerPCCPU),
528 /* Supervisor mode architected state */
529 VMSTATE_UINTTL(env.msr, PowerPCCPU),
531 /* Internal state */
532 VMSTATE_UINTTL(env.hflags_nmsr, PowerPCCPU),
533 /* FIXME: access_type? */
535 /* Sanity checking */
536 VMSTATE_UINTTL_EQUAL(env.msr_mask, PowerPCCPU),
537 VMSTATE_UINT64_EQUAL(env.insns_flags, PowerPCCPU),
538 VMSTATE_UINT64_EQUAL(env.insns_flags2, PowerPCCPU),
539 VMSTATE_UINT32_EQUAL(env.nb_BATs, PowerPCCPU),
540 VMSTATE_END_OF_LIST()
542 .subsections = (const VMStateDescription*[]) {
543 &vmstate_fpu,
544 &vmstate_altivec,
545 &vmstate_vsx,
546 &vmstate_sr,
547 #ifdef TARGET_PPC64
548 &vmstate_tm,
549 &vmstate_slb,
550 #endif /* TARGET_PPC64 */
551 &vmstate_tlb6xx,
552 &vmstate_tlbemb,
553 &vmstate_tlbmas,
554 NULL