kvm: add stub for kvm_irqchip_update_msi_route
[qemu/ar7.git] / hw / omap.h
blob188cda8771ee89a7387e32e177ec9e1aab6795fa
1 /*
2 * Texas Instruments OMAP processors.
4 * Copyright (C) 2006-2008 Andrzej Zaborowski <balrog@zabor.org>
6 * This program is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU General Public License as
8 * published by the Free Software Foundation; either version 2 or
9 * (at your option) version 3 of the License.
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
16 * You should have received a copy of the GNU General Public License along
17 * with this program; if not, see <http://www.gnu.org/licenses/>.
19 #ifndef hw_omap_h
20 #include "exec/memory.h"
21 # define hw_omap_h "omap.h"
22 #include "hw/irq.h"
24 # define OMAP_EMIFS_BASE 0x00000000
25 # define OMAP2_Q0_BASE 0x00000000
26 # define OMAP_CS0_BASE 0x00000000
27 # define OMAP_CS1_BASE 0x04000000
28 # define OMAP_CS2_BASE 0x08000000
29 # define OMAP_CS3_BASE 0x0c000000
30 # define OMAP_EMIFF_BASE 0x10000000
31 # define OMAP_IMIF_BASE 0x20000000
32 # define OMAP_LOCALBUS_BASE 0x30000000
33 # define OMAP2_Q1_BASE 0x40000000
34 # define OMAP2_L4_BASE 0x48000000
35 # define OMAP2_SRAM_BASE 0x40200000
36 # define OMAP2_L3_BASE 0x68000000
37 # define OMAP2_Q2_BASE 0x80000000
38 # define OMAP2_Q3_BASE 0xc0000000
39 # define OMAP_MPUI_BASE 0xe1000000
41 # define OMAP730_SRAM_SIZE 0x00032000
42 # define OMAP15XX_SRAM_SIZE 0x00030000
43 # define OMAP16XX_SRAM_SIZE 0x00004000
44 # define OMAP1611_SRAM_SIZE 0x0003e800
45 # define OMAP242X_SRAM_SIZE 0x000a0000
46 # define OMAP243X_SRAM_SIZE 0x00010000
47 # define OMAP_CS0_SIZE 0x04000000
48 # define OMAP_CS1_SIZE 0x04000000
49 # define OMAP_CS2_SIZE 0x04000000
50 # define OMAP_CS3_SIZE 0x04000000
52 /* omap_clk.c */
53 struct omap_mpu_state_s;
54 typedef struct clk *omap_clk;
55 omap_clk omap_findclk(struct omap_mpu_state_s *mpu, const char *name);
56 void omap_clk_init(struct omap_mpu_state_s *mpu);
57 void omap_clk_adduser(struct clk *clk, qemu_irq user);
58 void omap_clk_get(omap_clk clk);
59 void omap_clk_put(omap_clk clk);
60 void omap_clk_onoff(omap_clk clk, int on);
61 void omap_clk_canidle(omap_clk clk, int can);
62 void omap_clk_setrate(omap_clk clk, int divide, int multiply);
63 int64_t omap_clk_getrate(omap_clk clk);
64 void omap_clk_reparent(omap_clk clk, omap_clk parent);
66 /* OMAP2 l4 Interconnect */
67 struct omap_l4_s;
68 struct omap_l4_region_s {
69 hwaddr offset;
70 size_t size;
71 int access;
73 struct omap_l4_agent_info_s {
74 int ta;
75 int region;
76 int regions;
77 int ta_region;
79 struct omap_target_agent_s {
80 MemoryRegion iomem;
81 struct omap_l4_s *bus;
82 int regions;
83 const struct omap_l4_region_s *start;
84 hwaddr base;
85 uint32_t component;
86 uint32_t control;
87 uint32_t status;
89 struct omap_l4_s *omap_l4_init(MemoryRegion *address_space,
90 hwaddr base, int ta_num);
92 struct omap_target_agent_s;
93 struct omap_target_agent_s *omap_l4ta_get(
94 struct omap_l4_s *bus,
95 const struct omap_l4_region_s *regions,
96 const struct omap_l4_agent_info_s *agents,
97 int cs);
98 hwaddr omap_l4_attach(struct omap_target_agent_s *ta,
99 int region, MemoryRegion *mr);
100 hwaddr omap_l4_region_base(struct omap_target_agent_s *ta,
101 int region);
102 hwaddr omap_l4_region_size(struct omap_target_agent_s *ta,
103 int region);
105 /* OMAP2 SDRAM controller */
106 struct omap_sdrc_s;
107 struct omap_sdrc_s *omap_sdrc_init(MemoryRegion *sysmem,
108 hwaddr base);
109 void omap_sdrc_reset(struct omap_sdrc_s *s);
111 /* OMAP2 general purpose memory controller */
112 struct omap_gpmc_s;
113 struct omap_gpmc_s *omap_gpmc_init(struct omap_mpu_state_s *mpu,
114 hwaddr base,
115 qemu_irq irq, qemu_irq drq);
116 void omap_gpmc_reset(struct omap_gpmc_s *s);
117 void omap_gpmc_attach(struct omap_gpmc_s *s, int cs, MemoryRegion *iomem);
118 void omap_gpmc_attach_nand(struct omap_gpmc_s *s, int cs, DeviceState *nand);
121 * Common IRQ numbers for level 1 interrupt handler
122 * See /usr/include/asm-arm/arch-omap/irqs.h in Linux.
124 # define OMAP_INT_CAMERA 1
125 # define OMAP_INT_FIQ 3
126 # define OMAP_INT_RTDX 6
127 # define OMAP_INT_DSP_MMU_ABORT 7
128 # define OMAP_INT_HOST 8
129 # define OMAP_INT_ABORT 9
130 # define OMAP_INT_BRIDGE_PRIV 13
131 # define OMAP_INT_GPIO_BANK1 14
132 # define OMAP_INT_UART3 15
133 # define OMAP_INT_TIMER3 16
134 # define OMAP_INT_DMA_CH0_6 19
135 # define OMAP_INT_DMA_CH1_7 20
136 # define OMAP_INT_DMA_CH2_8 21
137 # define OMAP_INT_DMA_CH3 22
138 # define OMAP_INT_DMA_CH4 23
139 # define OMAP_INT_DMA_CH5 24
140 # define OMAP_INT_DMA_LCD 25
141 # define OMAP_INT_TIMER1 26
142 # define OMAP_INT_WD_TIMER 27
143 # define OMAP_INT_BRIDGE_PUB 28
144 # define OMAP_INT_TIMER2 30
145 # define OMAP_INT_LCD_CTRL 31
148 * Common OMAP-15xx IRQ numbers for level 1 interrupt handler
150 # define OMAP_INT_15XX_IH2_IRQ 0
151 # define OMAP_INT_15XX_LB_MMU 17
152 # define OMAP_INT_15XX_LOCAL_BUS 29
155 * OMAP-1510 specific IRQ numbers for level 1 interrupt handler
157 # define OMAP_INT_1510_SPI_TX 4
158 # define OMAP_INT_1510_SPI_RX 5
159 # define OMAP_INT_1510_DSP_MAILBOX1 10
160 # define OMAP_INT_1510_DSP_MAILBOX2 11
163 * OMAP-310 specific IRQ numbers for level 1 interrupt handler
165 # define OMAP_INT_310_McBSP2_TX 4
166 # define OMAP_INT_310_McBSP2_RX 5
167 # define OMAP_INT_310_HSB_MAILBOX1 12
168 # define OMAP_INT_310_HSAB_MMU 18
171 * OMAP-1610 specific IRQ numbers for level 1 interrupt handler
173 # define OMAP_INT_1610_IH2_IRQ 0
174 # define OMAP_INT_1610_IH2_FIQ 2
175 # define OMAP_INT_1610_McBSP2_TX 4
176 # define OMAP_INT_1610_McBSP2_RX 5
177 # define OMAP_INT_1610_DSP_MAILBOX1 10
178 # define OMAP_INT_1610_DSP_MAILBOX2 11
179 # define OMAP_INT_1610_LCD_LINE 12
180 # define OMAP_INT_1610_GPTIMER1 17
181 # define OMAP_INT_1610_GPTIMER2 18
182 # define OMAP_INT_1610_SSR_FIFO_0 29
185 * OMAP-730 specific IRQ numbers for level 1 interrupt handler
187 # define OMAP_INT_730_IH2_FIQ 0
188 # define OMAP_INT_730_IH2_IRQ 1
189 # define OMAP_INT_730_USB_NON_ISO 2
190 # define OMAP_INT_730_USB_ISO 3
191 # define OMAP_INT_730_ICR 4
192 # define OMAP_INT_730_EAC 5
193 # define OMAP_INT_730_GPIO_BANK1 6
194 # define OMAP_INT_730_GPIO_BANK2 7
195 # define OMAP_INT_730_GPIO_BANK3 8
196 # define OMAP_INT_730_McBSP2TX 10
197 # define OMAP_INT_730_McBSP2RX 11
198 # define OMAP_INT_730_McBSP2RX_OVF 12
199 # define OMAP_INT_730_LCD_LINE 14
200 # define OMAP_INT_730_GSM_PROTECT 15
201 # define OMAP_INT_730_TIMER3 16
202 # define OMAP_INT_730_GPIO_BANK5 17
203 # define OMAP_INT_730_GPIO_BANK6 18
204 # define OMAP_INT_730_SPGIO_WR 29
207 * Common IRQ numbers for level 2 interrupt handler
209 # define OMAP_INT_KEYBOARD 1
210 # define OMAP_INT_uWireTX 2
211 # define OMAP_INT_uWireRX 3
212 # define OMAP_INT_I2C 4
213 # define OMAP_INT_MPUIO 5
214 # define OMAP_INT_USB_HHC_1 6
215 # define OMAP_INT_McBSP3TX 10
216 # define OMAP_INT_McBSP3RX 11
217 # define OMAP_INT_McBSP1TX 12
218 # define OMAP_INT_McBSP1RX 13
219 # define OMAP_INT_UART1 14
220 # define OMAP_INT_UART2 15
221 # define OMAP_INT_USB_W2FC 20
222 # define OMAP_INT_1WIRE 21
223 # define OMAP_INT_OS_TIMER 22
224 # define OMAP_INT_OQN 23
225 # define OMAP_INT_GAUGE_32K 24
226 # define OMAP_INT_RTC_TIMER 25
227 # define OMAP_INT_RTC_ALARM 26
228 # define OMAP_INT_DSP_MMU 28
231 * OMAP-1510 specific IRQ numbers for level 2 interrupt handler
233 # define OMAP_INT_1510_BT_MCSI1TX 16
234 # define OMAP_INT_1510_BT_MCSI1RX 17
235 # define OMAP_INT_1510_SoSSI_MATCH 19
236 # define OMAP_INT_1510_MEM_STICK 27
237 # define OMAP_INT_1510_COM_SPI_RO 31
240 * OMAP-310 specific IRQ numbers for level 2 interrupt handler
242 # define OMAP_INT_310_FAC 0
243 # define OMAP_INT_310_USB_HHC_2 7
244 # define OMAP_INT_310_MCSI1_FE 16
245 # define OMAP_INT_310_MCSI2_FE 17
246 # define OMAP_INT_310_USB_W2FC_ISO 29
247 # define OMAP_INT_310_USB_W2FC_NON_ISO 30
248 # define OMAP_INT_310_McBSP2RX_OF 31
251 * OMAP-1610 specific IRQ numbers for level 2 interrupt handler
253 # define OMAP_INT_1610_FAC 0
254 # define OMAP_INT_1610_USB_HHC_2 7
255 # define OMAP_INT_1610_USB_OTG 8
256 # define OMAP_INT_1610_SoSSI 9
257 # define OMAP_INT_1610_BT_MCSI1TX 16
258 # define OMAP_INT_1610_BT_MCSI1RX 17
259 # define OMAP_INT_1610_SoSSI_MATCH 19
260 # define OMAP_INT_1610_MEM_STICK 27
261 # define OMAP_INT_1610_McBSP2RX_OF 31
262 # define OMAP_INT_1610_STI 32
263 # define OMAP_INT_1610_STI_WAKEUP 33
264 # define OMAP_INT_1610_GPTIMER3 34
265 # define OMAP_INT_1610_GPTIMER4 35
266 # define OMAP_INT_1610_GPTIMER5 36
267 # define OMAP_INT_1610_GPTIMER6 37
268 # define OMAP_INT_1610_GPTIMER7 38
269 # define OMAP_INT_1610_GPTIMER8 39
270 # define OMAP_INT_1610_GPIO_BANK2 40
271 # define OMAP_INT_1610_GPIO_BANK3 41
272 # define OMAP_INT_1610_MMC2 42
273 # define OMAP_INT_1610_CF 43
274 # define OMAP_INT_1610_WAKE_UP_REQ 46
275 # define OMAP_INT_1610_GPIO_BANK4 48
276 # define OMAP_INT_1610_SPI 49
277 # define OMAP_INT_1610_DMA_CH6 53
278 # define OMAP_INT_1610_DMA_CH7 54
279 # define OMAP_INT_1610_DMA_CH8 55
280 # define OMAP_INT_1610_DMA_CH9 56
281 # define OMAP_INT_1610_DMA_CH10 57
282 # define OMAP_INT_1610_DMA_CH11 58
283 # define OMAP_INT_1610_DMA_CH12 59
284 # define OMAP_INT_1610_DMA_CH13 60
285 # define OMAP_INT_1610_DMA_CH14 61
286 # define OMAP_INT_1610_DMA_CH15 62
287 # define OMAP_INT_1610_NAND 63
290 * OMAP-730 specific IRQ numbers for level 2 interrupt handler
292 # define OMAP_INT_730_HW_ERRORS 0
293 # define OMAP_INT_730_NFIQ_PWR_FAIL 1
294 # define OMAP_INT_730_CFCD 2
295 # define OMAP_INT_730_CFIREQ 3
296 # define OMAP_INT_730_I2C 4
297 # define OMAP_INT_730_PCC 5
298 # define OMAP_INT_730_MPU_EXT_NIRQ 6
299 # define OMAP_INT_730_SPI_100K_1 7
300 # define OMAP_INT_730_SYREN_SPI 8
301 # define OMAP_INT_730_VLYNQ 9
302 # define OMAP_INT_730_GPIO_BANK4 10
303 # define OMAP_INT_730_McBSP1TX 11
304 # define OMAP_INT_730_McBSP1RX 12
305 # define OMAP_INT_730_McBSP1RX_OF 13
306 # define OMAP_INT_730_UART_MODEM_IRDA_2 14
307 # define OMAP_INT_730_UART_MODEM_1 15
308 # define OMAP_INT_730_MCSI 16
309 # define OMAP_INT_730_uWireTX 17
310 # define OMAP_INT_730_uWireRX 18
311 # define OMAP_INT_730_SMC_CD 19
312 # define OMAP_INT_730_SMC_IREQ 20
313 # define OMAP_INT_730_HDQ_1WIRE 21
314 # define OMAP_INT_730_TIMER32K 22
315 # define OMAP_INT_730_MMC_SDIO 23
316 # define OMAP_INT_730_UPLD 24
317 # define OMAP_INT_730_USB_HHC_1 27
318 # define OMAP_INT_730_USB_HHC_2 28
319 # define OMAP_INT_730_USB_GENI 29
320 # define OMAP_INT_730_USB_OTG 30
321 # define OMAP_INT_730_CAMERA_IF 31
322 # define OMAP_INT_730_RNG 32
323 # define OMAP_INT_730_DUAL_MODE_TIMER 33
324 # define OMAP_INT_730_DBB_RF_EN 34
325 # define OMAP_INT_730_MPUIO_KEYPAD 35
326 # define OMAP_INT_730_SHA1_MD5 36
327 # define OMAP_INT_730_SPI_100K_2 37
328 # define OMAP_INT_730_RNG_IDLE 38
329 # define OMAP_INT_730_MPUIO 39
330 # define OMAP_INT_730_LLPC_LCD_CTRL_OFF 40
331 # define OMAP_INT_730_LLPC_OE_FALLING 41
332 # define OMAP_INT_730_LLPC_OE_RISING 42
333 # define OMAP_INT_730_LLPC_VSYNC 43
334 # define OMAP_INT_730_WAKE_UP_REQ 46
335 # define OMAP_INT_730_DMA_CH6 53
336 # define OMAP_INT_730_DMA_CH7 54
337 # define OMAP_INT_730_DMA_CH8 55
338 # define OMAP_INT_730_DMA_CH9 56
339 # define OMAP_INT_730_DMA_CH10 57
340 # define OMAP_INT_730_DMA_CH11 58
341 # define OMAP_INT_730_DMA_CH12 59
342 # define OMAP_INT_730_DMA_CH13 60
343 # define OMAP_INT_730_DMA_CH14 61
344 # define OMAP_INT_730_DMA_CH15 62
345 # define OMAP_INT_730_NAND 63
348 * OMAP-24xx common IRQ numbers
350 # define OMAP_INT_24XX_STI 4
351 # define OMAP_INT_24XX_SYS_NIRQ 7
352 # define OMAP_INT_24XX_L3_IRQ 10
353 # define OMAP_INT_24XX_PRCM_MPU_IRQ 11
354 # define OMAP_INT_24XX_SDMA_IRQ0 12
355 # define OMAP_INT_24XX_SDMA_IRQ1 13
356 # define OMAP_INT_24XX_SDMA_IRQ2 14
357 # define OMAP_INT_24XX_SDMA_IRQ3 15
358 # define OMAP_INT_243X_MCBSP2_IRQ 16
359 # define OMAP_INT_243X_MCBSP3_IRQ 17
360 # define OMAP_INT_243X_MCBSP4_IRQ 18
361 # define OMAP_INT_243X_MCBSP5_IRQ 19
362 # define OMAP_INT_24XX_GPMC_IRQ 20
363 # define OMAP_INT_24XX_GUFFAW_IRQ 21
364 # define OMAP_INT_24XX_IVA_IRQ 22
365 # define OMAP_INT_24XX_EAC_IRQ 23
366 # define OMAP_INT_24XX_CAM_IRQ 24
367 # define OMAP_INT_24XX_DSS_IRQ 25
368 # define OMAP_INT_24XX_MAIL_U0_MPU 26
369 # define OMAP_INT_24XX_DSP_UMA 27
370 # define OMAP_INT_24XX_DSP_MMU 28
371 # define OMAP_INT_24XX_GPIO_BANK1 29
372 # define OMAP_INT_24XX_GPIO_BANK2 30
373 # define OMAP_INT_24XX_GPIO_BANK3 31
374 # define OMAP_INT_24XX_GPIO_BANK4 32
375 # define OMAP_INT_243X_GPIO_BANK5 33
376 # define OMAP_INT_24XX_MAIL_U3_MPU 34
377 # define OMAP_INT_24XX_WDT3 35
378 # define OMAP_INT_24XX_WDT4 36
379 # define OMAP_INT_24XX_GPTIMER1 37
380 # define OMAP_INT_24XX_GPTIMER2 38
381 # define OMAP_INT_24XX_GPTIMER3 39
382 # define OMAP_INT_24XX_GPTIMER4 40
383 # define OMAP_INT_24XX_GPTIMER5 41
384 # define OMAP_INT_24XX_GPTIMER6 42
385 # define OMAP_INT_24XX_GPTIMER7 43
386 # define OMAP_INT_24XX_GPTIMER8 44
387 # define OMAP_INT_24XX_GPTIMER9 45
388 # define OMAP_INT_24XX_GPTIMER10 46
389 # define OMAP_INT_24XX_GPTIMER11 47
390 # define OMAP_INT_24XX_GPTIMER12 48
391 # define OMAP_INT_24XX_PKA_IRQ 50
392 # define OMAP_INT_24XX_SHA1MD5_IRQ 51
393 # define OMAP_INT_24XX_RNG_IRQ 52
394 # define OMAP_INT_24XX_MG_IRQ 53
395 # define OMAP_INT_24XX_I2C1_IRQ 56
396 # define OMAP_INT_24XX_I2C2_IRQ 57
397 # define OMAP_INT_24XX_MCBSP1_IRQ_TX 59
398 # define OMAP_INT_24XX_MCBSP1_IRQ_RX 60
399 # define OMAP_INT_24XX_MCBSP2_IRQ_TX 62
400 # define OMAP_INT_24XX_MCBSP2_IRQ_RX 63
401 # define OMAP_INT_243X_MCBSP1_IRQ 64
402 # define OMAP_INT_24XX_MCSPI1_IRQ 65
403 # define OMAP_INT_24XX_MCSPI2_IRQ 66
404 # define OMAP_INT_24XX_SSI1_IRQ0 67
405 # define OMAP_INT_24XX_SSI1_IRQ1 68
406 # define OMAP_INT_24XX_SSI2_IRQ0 69
407 # define OMAP_INT_24XX_SSI2_IRQ1 70
408 # define OMAP_INT_24XX_SSI_GDD_IRQ 71
409 # define OMAP_INT_24XX_UART1_IRQ 72
410 # define OMAP_INT_24XX_UART2_IRQ 73
411 # define OMAP_INT_24XX_UART3_IRQ 74
412 # define OMAP_INT_24XX_USB_IRQ_GEN 75
413 # define OMAP_INT_24XX_USB_IRQ_NISO 76
414 # define OMAP_INT_24XX_USB_IRQ_ISO 77
415 # define OMAP_INT_24XX_USB_IRQ_HGEN 78
416 # define OMAP_INT_24XX_USB_IRQ_HSOF 79
417 # define OMAP_INT_24XX_USB_IRQ_OTG 80
418 # define OMAP_INT_24XX_VLYNQ_IRQ 81
419 # define OMAP_INT_24XX_MMC_IRQ 83
420 # define OMAP_INT_24XX_MS_IRQ 84
421 # define OMAP_INT_24XX_FAC_IRQ 85
422 # define OMAP_INT_24XX_MCSPI3_IRQ 91
423 # define OMAP_INT_243X_HS_USB_MC 92
424 # define OMAP_INT_243X_HS_USB_DMA 93
425 # define OMAP_INT_243X_CARKIT 94
426 # define OMAP_INT_34XX_GPTIMER12 95
428 /* omap_dma.c */
429 enum omap_dma_model {
430 omap_dma_3_0,
431 omap_dma_3_1,
432 omap_dma_3_2,
433 omap_dma_4,
436 struct soc_dma_s;
437 struct soc_dma_s *omap_dma_init(hwaddr base, qemu_irq *irqs,
438 MemoryRegion *sysmem,
439 qemu_irq lcd_irq, struct omap_mpu_state_s *mpu, omap_clk clk,
440 enum omap_dma_model model);
441 struct soc_dma_s *omap_dma4_init(hwaddr base, qemu_irq *irqs,
442 MemoryRegion *sysmem,
443 struct omap_mpu_state_s *mpu, int fifo,
444 int chans, omap_clk iclk, omap_clk fclk);
445 void omap_dma_reset(struct soc_dma_s *s);
447 struct dma_irq_map {
448 int ih;
449 int intr;
452 /* Only used in OMAP DMA 3.x gigacells */
453 enum omap_dma_port {
454 emiff = 0,
455 emifs,
456 imif, /* omap16xx: ocp_t1 */
457 tipb,
458 local, /* omap16xx: ocp_t2 */
459 tipb_mpui,
460 __omap_dma_port_last,
463 typedef enum {
464 constant = 0,
465 post_incremented,
466 single_index,
467 double_index,
468 } omap_dma_addressing_t;
470 /* Only used in OMAP DMA 3.x gigacells */
471 struct omap_dma_lcd_channel_s {
472 enum omap_dma_port src;
473 hwaddr src_f1_top;
474 hwaddr src_f1_bottom;
475 hwaddr src_f2_top;
476 hwaddr src_f2_bottom;
478 /* Used in OMAP DMA 3.2 gigacell */
479 unsigned char brust_f1;
480 unsigned char pack_f1;
481 unsigned char data_type_f1;
482 unsigned char brust_f2;
483 unsigned char pack_f2;
484 unsigned char data_type_f2;
485 unsigned char end_prog;
486 unsigned char repeat;
487 unsigned char auto_init;
488 unsigned char priority;
489 unsigned char fs;
490 unsigned char running;
491 unsigned char bs;
492 unsigned char omap_3_1_compatible_disable;
493 unsigned char dst;
494 unsigned char lch_type;
495 int16_t element_index_f1;
496 int16_t element_index_f2;
497 int32_t frame_index_f1;
498 int32_t frame_index_f2;
499 uint16_t elements_f1;
500 uint16_t frames_f1;
501 uint16_t elements_f2;
502 uint16_t frames_f2;
503 omap_dma_addressing_t mode_f1;
504 omap_dma_addressing_t mode_f2;
506 /* Destination port is fixed. */
507 int interrupts;
508 int condition;
509 int dual;
511 int current_frame;
512 hwaddr phys_framebuffer[2];
513 qemu_irq irq;
514 struct omap_mpu_state_s *mpu;
515 } *omap_dma_get_lcdch(struct soc_dma_s *s);
518 * DMA request numbers for OMAP1
519 * See /usr/include/asm-arm/arch-omap/dma.h in Linux.
521 # define OMAP_DMA_NO_DEVICE 0
522 # define OMAP_DMA_MCSI1_TX 1
523 # define OMAP_DMA_MCSI1_RX 2
524 # define OMAP_DMA_I2C_RX 3
525 # define OMAP_DMA_I2C_TX 4
526 # define OMAP_DMA_EXT_NDMA_REQ0 5
527 # define OMAP_DMA_EXT_NDMA_REQ1 6
528 # define OMAP_DMA_UWIRE_TX 7
529 # define OMAP_DMA_MCBSP1_TX 8
530 # define OMAP_DMA_MCBSP1_RX 9
531 # define OMAP_DMA_MCBSP3_TX 10
532 # define OMAP_DMA_MCBSP3_RX 11
533 # define OMAP_DMA_UART1_TX 12
534 # define OMAP_DMA_UART1_RX 13
535 # define OMAP_DMA_UART2_TX 14
536 # define OMAP_DMA_UART2_RX 15
537 # define OMAP_DMA_MCBSP2_TX 16
538 # define OMAP_DMA_MCBSP2_RX 17
539 # define OMAP_DMA_UART3_TX 18
540 # define OMAP_DMA_UART3_RX 19
541 # define OMAP_DMA_CAMERA_IF_RX 20
542 # define OMAP_DMA_MMC_TX 21
543 # define OMAP_DMA_MMC_RX 22
544 # define OMAP_DMA_NAND 23 /* Not in OMAP310 */
545 # define OMAP_DMA_IRQ_LCD_LINE 24 /* Not in OMAP310 */
546 # define OMAP_DMA_MEMORY_STICK 25 /* Not in OMAP310 */
547 # define OMAP_DMA_USB_W2FC_RX0 26
548 # define OMAP_DMA_USB_W2FC_RX1 27
549 # define OMAP_DMA_USB_W2FC_RX2 28
550 # define OMAP_DMA_USB_W2FC_TX0 29
551 # define OMAP_DMA_USB_W2FC_TX1 30
552 # define OMAP_DMA_USB_W2FC_TX2 31
554 /* These are only for 1610 */
555 # define OMAP_DMA_CRYPTO_DES_IN 32
556 # define OMAP_DMA_SPI_TX 33
557 # define OMAP_DMA_SPI_RX 34
558 # define OMAP_DMA_CRYPTO_HASH 35
559 # define OMAP_DMA_CCP_ATTN 36
560 # define OMAP_DMA_CCP_FIFO_NOT_EMPTY 37
561 # define OMAP_DMA_CMT_APE_TX_CHAN_0 38
562 # define OMAP_DMA_CMT_APE_RV_CHAN_0 39
563 # define OMAP_DMA_CMT_APE_TX_CHAN_1 40
564 # define OMAP_DMA_CMT_APE_RV_CHAN_1 41
565 # define OMAP_DMA_CMT_APE_TX_CHAN_2 42
566 # define OMAP_DMA_CMT_APE_RV_CHAN_2 43
567 # define OMAP_DMA_CMT_APE_TX_CHAN_3 44
568 # define OMAP_DMA_CMT_APE_RV_CHAN_3 45
569 # define OMAP_DMA_CMT_APE_TX_CHAN_4 46
570 # define OMAP_DMA_CMT_APE_RV_CHAN_4 47
571 # define OMAP_DMA_CMT_APE_TX_CHAN_5 48
572 # define OMAP_DMA_CMT_APE_RV_CHAN_5 49
573 # define OMAP_DMA_CMT_APE_TX_CHAN_6 50
574 # define OMAP_DMA_CMT_APE_RV_CHAN_6 51
575 # define OMAP_DMA_CMT_APE_TX_CHAN_7 52
576 # define OMAP_DMA_CMT_APE_RV_CHAN_7 53
577 # define OMAP_DMA_MMC2_TX 54
578 # define OMAP_DMA_MMC2_RX 55
579 # define OMAP_DMA_CRYPTO_DES_OUT 56
582 * DMA request numbers for the OMAP2
584 # define OMAP24XX_DMA_NO_DEVICE 0
585 # define OMAP24XX_DMA_XTI_DMA 1 /* Not in OMAP2420 */
586 # define OMAP24XX_DMA_EXT_DMAREQ0 2
587 # define OMAP24XX_DMA_EXT_DMAREQ1 3
588 # define OMAP24XX_DMA_GPMC 4
589 # define OMAP24XX_DMA_GFX 5 /* Not in OMAP2420 */
590 # define OMAP24XX_DMA_DSS 6
591 # define OMAP24XX_DMA_VLYNQ_TX 7 /* Not in OMAP2420 */
592 # define OMAP24XX_DMA_CWT 8 /* Not in OMAP2420 */
593 # define OMAP24XX_DMA_AES_TX 9 /* Not in OMAP2420 */
594 # define OMAP24XX_DMA_AES_RX 10 /* Not in OMAP2420 */
595 # define OMAP24XX_DMA_DES_TX 11 /* Not in OMAP2420 */
596 # define OMAP24XX_DMA_DES_RX 12 /* Not in OMAP2420 */
597 # define OMAP24XX_DMA_SHA1MD5_RX 13 /* Not in OMAP2420 */
598 # define OMAP24XX_DMA_EXT_DMAREQ2 14
599 # define OMAP24XX_DMA_EXT_DMAREQ3 15
600 # define OMAP24XX_DMA_EXT_DMAREQ4 16
601 # define OMAP24XX_DMA_EAC_AC_RD 17
602 # define OMAP24XX_DMA_EAC_AC_WR 18
603 # define OMAP24XX_DMA_EAC_MD_UL_RD 19
604 # define OMAP24XX_DMA_EAC_MD_UL_WR 20
605 # define OMAP24XX_DMA_EAC_MD_DL_RD 21
606 # define OMAP24XX_DMA_EAC_MD_DL_WR 22
607 # define OMAP24XX_DMA_EAC_BT_UL_RD 23
608 # define OMAP24XX_DMA_EAC_BT_UL_WR 24
609 # define OMAP24XX_DMA_EAC_BT_DL_RD 25
610 # define OMAP24XX_DMA_EAC_BT_DL_WR 26
611 # define OMAP24XX_DMA_I2C1_TX 27
612 # define OMAP24XX_DMA_I2C1_RX 28
613 # define OMAP24XX_DMA_I2C2_TX 29
614 # define OMAP24XX_DMA_I2C2_RX 30
615 # define OMAP24XX_DMA_MCBSP1_TX 31
616 # define OMAP24XX_DMA_MCBSP1_RX 32
617 # define OMAP24XX_DMA_MCBSP2_TX 33
618 # define OMAP24XX_DMA_MCBSP2_RX 34
619 # define OMAP24XX_DMA_SPI1_TX0 35
620 # define OMAP24XX_DMA_SPI1_RX0 36
621 # define OMAP24XX_DMA_SPI1_TX1 37
622 # define OMAP24XX_DMA_SPI1_RX1 38
623 # define OMAP24XX_DMA_SPI1_TX2 39
624 # define OMAP24XX_DMA_SPI1_RX2 40
625 # define OMAP24XX_DMA_SPI1_TX3 41
626 # define OMAP24XX_DMA_SPI1_RX3 42
627 # define OMAP24XX_DMA_SPI2_TX0 43
628 # define OMAP24XX_DMA_SPI2_RX0 44
629 # define OMAP24XX_DMA_SPI2_TX1 45
630 # define OMAP24XX_DMA_SPI2_RX1 46
632 # define OMAP24XX_DMA_UART1_TX 49
633 # define OMAP24XX_DMA_UART1_RX 50
634 # define OMAP24XX_DMA_UART2_TX 51
635 # define OMAP24XX_DMA_UART2_RX 52
636 # define OMAP24XX_DMA_UART3_TX 53
637 # define OMAP24XX_DMA_UART3_RX 54
638 # define OMAP24XX_DMA_USB_W2FC_TX0 55
639 # define OMAP24XX_DMA_USB_W2FC_RX0 56
640 # define OMAP24XX_DMA_USB_W2FC_TX1 57
641 # define OMAP24XX_DMA_USB_W2FC_RX1 58
642 # define OMAP24XX_DMA_USB_W2FC_TX2 59
643 # define OMAP24XX_DMA_USB_W2FC_RX2 60
644 # define OMAP24XX_DMA_MMC1_TX 61
645 # define OMAP24XX_DMA_MMC1_RX 62
646 # define OMAP24XX_DMA_MS 63 /* Not in OMAP2420 */
647 # define OMAP24XX_DMA_EXT_DMAREQ5 64
649 /* omap[123].c */
650 /* OMAP2 gp timer */
651 struct omap_gp_timer_s;
652 struct omap_gp_timer_s *omap_gp_timer_init(struct omap_target_agent_s *ta,
653 qemu_irq irq, omap_clk fclk, omap_clk iclk);
654 void omap_gp_timer_reset(struct omap_gp_timer_s *s);
656 /* OMAP2 sysctimer */
657 struct omap_synctimer_s;
658 struct omap_synctimer_s *omap_synctimer_init(struct omap_target_agent_s *ta,
659 struct omap_mpu_state_s *mpu, omap_clk fclk, omap_clk iclk);
660 void omap_synctimer_reset(struct omap_synctimer_s *s);
662 struct omap_uart_s;
663 struct omap_uart_s *omap_uart_init(hwaddr base,
664 qemu_irq irq, omap_clk fclk, omap_clk iclk,
665 qemu_irq txdma, qemu_irq rxdma,
666 const char *label, CharDriverState *chr);
667 struct omap_uart_s *omap2_uart_init(MemoryRegion *sysmem,
668 struct omap_target_agent_s *ta,
669 qemu_irq irq, omap_clk fclk, omap_clk iclk,
670 qemu_irq txdma, qemu_irq rxdma,
671 const char *label, CharDriverState *chr);
672 void omap_uart_reset(struct omap_uart_s *s);
673 void omap_uart_attach(struct omap_uart_s *s, CharDriverState *chr);
675 struct omap_mpuio_s;
676 qemu_irq *omap_mpuio_in_get(struct omap_mpuio_s *s);
677 void omap_mpuio_out_set(struct omap_mpuio_s *s, int line, qemu_irq handler);
678 void omap_mpuio_key(struct omap_mpuio_s *s, int row, int col, int down);
680 struct uWireSlave {
681 uint16_t (*receive)(void *opaque);
682 void (*send)(void *opaque, uint16_t data);
683 void *opaque;
685 struct omap_uwire_s;
686 void omap_uwire_attach(struct omap_uwire_s *s,
687 uWireSlave *slave, int chipselect);
689 /* OMAP2 spi */
690 struct omap_mcspi_s;
691 struct omap_mcspi_s *omap_mcspi_init(struct omap_target_agent_s *ta, int chnum,
692 qemu_irq irq, qemu_irq *drq, omap_clk fclk, omap_clk iclk);
693 void omap_mcspi_attach(struct omap_mcspi_s *s,
694 uint32_t (*txrx)(void *opaque, uint32_t, int), void *opaque,
695 int chipselect);
696 void omap_mcspi_reset(struct omap_mcspi_s *s);
698 struct I2SCodec {
699 void *opaque;
701 /* The CPU can call this if it is generating the clock signal on the
702 * i2s port. The CODEC can ignore it if it is set up as a clock
703 * master and generates its own clock. */
704 void (*set_rate)(void *opaque, int in, int out);
706 void (*tx_swallow)(void *opaque);
707 qemu_irq rx_swallow;
708 qemu_irq tx_start;
710 int tx_rate;
711 int cts;
712 int rx_rate;
713 int rts;
715 struct i2s_fifo_s {
716 uint8_t *fifo;
717 int len;
718 int start;
719 int size;
720 } in, out;
722 struct omap_mcbsp_s;
723 void omap_mcbsp_i2s_attach(struct omap_mcbsp_s *s, I2SCodec *slave);
725 void omap_tap_init(struct omap_target_agent_s *ta,
726 struct omap_mpu_state_s *mpu);
728 /* omap_lcdc.c */
729 struct omap_lcd_panel_s;
730 void omap_lcdc_reset(struct omap_lcd_panel_s *s);
731 struct omap_lcd_panel_s *omap_lcdc_init(MemoryRegion *sysmem,
732 hwaddr base,
733 qemu_irq irq,
734 struct omap_dma_lcd_channel_s *dma,
735 omap_clk clk);
737 /* omap_dss.c */
738 struct rfbi_chip_s {
739 void *opaque;
740 void (*write)(void *opaque, int dc, uint16_t value);
741 void (*block)(void *opaque, int dc, void *buf, size_t len, int pitch);
742 uint16_t (*read)(void *opaque, int dc);
744 struct omap_dss_s;
745 void omap_dss_reset(struct omap_dss_s *s);
746 struct omap_dss_s *omap_dss_init(struct omap_target_agent_s *ta,
747 MemoryRegion *sysmem,
748 hwaddr l3_base,
749 qemu_irq irq, qemu_irq drq,
750 omap_clk fck1, omap_clk fck2, omap_clk ck54m,
751 omap_clk ick1, omap_clk ick2);
752 void omap_rfbi_attach(struct omap_dss_s *s, int cs, struct rfbi_chip_s *chip);
754 /* omap_mmc.c */
755 struct omap_mmc_s;
756 struct omap_mmc_s *omap_mmc_init(hwaddr base,
757 MemoryRegion *sysmem,
758 BlockDriverState *bd,
759 qemu_irq irq, qemu_irq dma[], omap_clk clk);
760 struct omap_mmc_s *omap2_mmc_init(struct omap_target_agent_s *ta,
761 BlockDriverState *bd, qemu_irq irq, qemu_irq dma[],
762 omap_clk fclk, omap_clk iclk);
763 void omap_mmc_reset(struct omap_mmc_s *s);
764 void omap_mmc_handlers(struct omap_mmc_s *s, qemu_irq ro, qemu_irq cover);
765 void omap_mmc_enable(struct omap_mmc_s *s, int enable);
767 /* omap_i2c.c */
768 i2c_bus *omap_i2c_bus(DeviceState *omap_i2c);
770 # define cpu_is_omap310(cpu) (cpu->mpu_model == omap310)
771 # define cpu_is_omap1510(cpu) (cpu->mpu_model == omap1510)
772 # define cpu_is_omap1610(cpu) (cpu->mpu_model == omap1610)
773 # define cpu_is_omap1710(cpu) (cpu->mpu_model == omap1710)
774 # define cpu_is_omap2410(cpu) (cpu->mpu_model == omap2410)
775 # define cpu_is_omap2420(cpu) (cpu->mpu_model == omap2420)
776 # define cpu_is_omap2430(cpu) (cpu->mpu_model == omap2430)
777 # define cpu_is_omap3430(cpu) (cpu->mpu_model == omap3430)
778 # define cpu_is_omap3630(cpu) (cpu->mpu_model == omap3630)
780 # define cpu_is_omap15xx(cpu) \
781 (cpu_is_omap310(cpu) || cpu_is_omap1510(cpu))
782 # define cpu_is_omap16xx(cpu) \
783 (cpu_is_omap1610(cpu) || cpu_is_omap1710(cpu))
784 # define cpu_is_omap24xx(cpu) \
785 (cpu_is_omap2410(cpu) || cpu_is_omap2420(cpu) || cpu_is_omap2430(cpu))
787 # define cpu_class_omap1(cpu) \
788 (cpu_is_omap15xx(cpu) || cpu_is_omap16xx(cpu))
789 # define cpu_class_omap2(cpu) cpu_is_omap24xx(cpu)
790 # define cpu_class_omap3(cpu) \
791 (cpu_is_omap3430(cpu) || cpu_is_omap3630(cpu))
793 struct omap_mpu_state_s {
794 enum omap_mpu_model {
795 omap310,
796 omap1510,
797 omap1610,
798 omap1710,
799 omap2410,
800 omap2420,
801 omap2422,
802 omap2423,
803 omap2430,
804 omap3430,
805 omap3630,
806 } mpu_model;
808 ARMCPU *cpu;
810 qemu_irq *drq;
812 qemu_irq wakeup;
814 MemoryRegion ulpd_pm_iomem;
815 MemoryRegion pin_cfg_iomem;
816 MemoryRegion id_iomem;
817 MemoryRegion id_iomem_e18;
818 MemoryRegion id_iomem_ed4;
819 MemoryRegion id_iomem_e20;
820 MemoryRegion mpui_iomem;
821 MemoryRegion tcmi_iomem;
822 MemoryRegion clkm_iomem;
823 MemoryRegion clkdsp_iomem;
824 MemoryRegion mpui_io_iomem;
825 MemoryRegion tap_iomem;
826 MemoryRegion imif_ram;
827 MemoryRegion emiff_ram;
828 MemoryRegion sdram;
829 MemoryRegion sram;
831 struct omap_dma_port_if_s {
832 uint32_t (*read[3])(struct omap_mpu_state_s *s,
833 hwaddr offset);
834 void (*write[3])(struct omap_mpu_state_s *s,
835 hwaddr offset, uint32_t value);
836 int (*addr_valid)(struct omap_mpu_state_s *s,
837 hwaddr addr);
838 } port[__omap_dma_port_last];
840 unsigned long sdram_size;
841 unsigned long sram_size;
843 /* MPUI-TIPB peripherals */
844 struct omap_uart_s *uart[3];
846 DeviceState *gpio;
848 struct omap_mcbsp_s *mcbsp1;
849 struct omap_mcbsp_s *mcbsp3;
851 /* MPU public TIPB peripherals */
852 struct omap_32khz_timer_s *os_timer;
854 struct omap_mmc_s *mmc;
856 struct omap_mpuio_s *mpuio;
858 struct omap_uwire_s *microwire;
860 struct omap_pwl_s *pwl;
861 struct omap_pwt_s *pwt;
862 DeviceState *i2c[2];
864 struct omap_rtc_s *rtc;
866 struct omap_mcbsp_s *mcbsp2;
868 struct omap_lpg_s *led[2];
870 /* MPU private TIPB peripherals */
871 DeviceState *ih[2];
873 struct soc_dma_s *dma;
875 struct omap_mpu_timer_s *timer[3];
876 struct omap_watchdog_timer_s *wdt;
878 struct omap_lcd_panel_s *lcd;
880 uint32_t ulpd_pm_regs[21];
881 int64_t ulpd_gauge_start;
883 uint32_t func_mux_ctrl[14];
884 uint32_t comp_mode_ctrl[1];
885 uint32_t pull_dwn_ctrl[4];
886 uint32_t gate_inh_ctrl[1];
887 uint32_t voltage_ctrl[1];
888 uint32_t test_dbg_ctrl[1];
889 uint32_t mod_conf_ctrl[1];
890 int compat1509;
892 uint32_t mpui_ctrl;
894 struct omap_tipb_bridge_s *private_tipb;
895 struct omap_tipb_bridge_s *public_tipb;
897 uint32_t tcmi_regs[17];
899 struct dpll_ctl_s *dpll[3];
901 omap_clk clks;
902 struct {
903 int cold_start;
904 int clocking_scheme;
905 uint16_t arm_ckctl;
906 uint16_t arm_idlect1;
907 uint16_t arm_idlect2;
908 uint16_t arm_ewupct;
909 uint16_t arm_rstct1;
910 uint16_t arm_rstct2;
911 uint16_t arm_ckout1;
912 int dpll1_mode;
913 uint16_t dsp_idlect1;
914 uint16_t dsp_idlect2;
915 uint16_t dsp_rstct2;
916 } clkm;
918 /* OMAP2-only peripherals */
919 struct omap_l4_s *l4;
921 struct omap_gp_timer_s *gptimer[12];
922 struct omap_synctimer_s *synctimer;
924 struct omap_prcm_s *prcm;
925 struct omap_sdrc_s *sdrc;
926 struct omap_gpmc_s *gpmc;
927 struct omap_sysctl_s *sysc;
929 struct omap_mcspi_s *mcspi[2];
931 struct omap_dss_s *dss;
933 struct omap_eac_s *eac;
936 /* omap1.c */
937 struct omap_mpu_state_s *omap310_mpu_init(MemoryRegion *system_memory,
938 unsigned long sdram_size,
939 const char *core);
941 /* omap2.c */
942 struct omap_mpu_state_s *omap2420_mpu_init(MemoryRegion *sysmem,
943 unsigned long sdram_size,
944 const char *core);
946 #define OMAP_FMT_plx "%#08" HWADDR_PRIx
948 uint32_t omap_badwidth_read8(void *opaque, hwaddr addr);
949 void omap_badwidth_write8(void *opaque, hwaddr addr,
950 uint32_t value);
951 uint32_t omap_badwidth_read16(void *opaque, hwaddr addr);
952 void omap_badwidth_write16(void *opaque, hwaddr addr,
953 uint32_t value);
954 uint32_t omap_badwidth_read32(void *opaque, hwaddr addr);
955 void omap_badwidth_write32(void *opaque, hwaddr addr,
956 uint32_t value);
958 void omap_mpu_wakeup(void *opaque, int irq, int req);
960 # define OMAP_BAD_REG(paddr) \
961 fprintf(stderr, "%s: Bad register " OMAP_FMT_plx "\n", \
962 __FUNCTION__, paddr)
963 # define OMAP_RO_REG(paddr) \
964 fprintf(stderr, "%s: Read-only register " OMAP_FMT_plx "\n", \
965 __FUNCTION__, paddr)
967 /* OMAP-specific Linux bootloader tags for the ATAG_BOARD area
968 (Board-specifc tags are not here) */
969 #define OMAP_TAG_CLOCK 0x4f01
970 #define OMAP_TAG_MMC 0x4f02
971 #define OMAP_TAG_SERIAL_CONSOLE 0x4f03
972 #define OMAP_TAG_USB 0x4f04
973 #define OMAP_TAG_LCD 0x4f05
974 #define OMAP_TAG_GPIO_SWITCH 0x4f06
975 #define OMAP_TAG_UART 0x4f07
976 #define OMAP_TAG_FBMEM 0x4f08
977 #define OMAP_TAG_STI_CONSOLE 0x4f09
978 #define OMAP_TAG_CAMERA_SENSOR 0x4f0a
979 #define OMAP_TAG_PARTITION 0x4f0b
980 #define OMAP_TAG_TEA5761 0x4f10
981 #define OMAP_TAG_TMP105 0x4f11
982 #define OMAP_TAG_BOOT_REASON 0x4f80
983 #define OMAP_TAG_FLASH_PART_STR 0x4f81
984 #define OMAP_TAG_VERSION_STR 0x4f82
986 enum {
987 OMAP_GPIOSW_TYPE_COVER = 0 << 4,
988 OMAP_GPIOSW_TYPE_CONNECTION = 1 << 4,
989 OMAP_GPIOSW_TYPE_ACTIVITY = 2 << 4,
992 #define OMAP_GPIOSW_INVERTED 0x0001
993 #define OMAP_GPIOSW_OUTPUT 0x0002
995 # define TCMI_VERBOSE 1
997 # ifdef TCMI_VERBOSE
998 # define OMAP_8B_REG(paddr) \
999 fprintf(stderr, "%s: 8-bit register " OMAP_FMT_plx "\n", \
1000 __FUNCTION__, paddr)
1001 # define OMAP_16B_REG(paddr) \
1002 fprintf(stderr, "%s: 16-bit register " OMAP_FMT_plx "\n", \
1003 __FUNCTION__, paddr)
1004 # define OMAP_32B_REG(paddr) \
1005 fprintf(stderr, "%s: 32-bit register " OMAP_FMT_plx "\n", \
1006 __FUNCTION__, paddr)
1007 # else
1008 # define OMAP_8B_REG(paddr)
1009 # define OMAP_16B_REG(paddr)
1010 # define OMAP_32B_REG(paddr)
1011 # endif
1013 # define OMAP_MPUI_REG_MASK 0x000007ff
1015 #endif /* hw_omap_h */