2 * Faraday FTGMAC100 Gigabit Ethernet
4 * Copyright (C) 2016-2017, IBM Corporation.
6 * Based on Coldfire Fast Ethernet Controller emulation.
8 * Copyright (c) 2007 CodeSourcery.
10 * This code is licensed under the GPL version 2 or later. See the
11 * COPYING file in the top-level directory.
14 #include "qemu/osdep.h"
16 #include "hw/net/ftgmac100.h"
17 #include "sysemu/dma.h"
18 #include "qapi/error.h"
20 #include "qemu/module.h"
21 #include "net/checksum.h"
23 #include "hw/net/mii.h"
24 #include "hw/qdev-properties.h"
25 #include "migration/vmstate.h"
33 #define FTGMAC100_ISR 0x00
34 #define FTGMAC100_IER 0x04
35 #define FTGMAC100_MAC_MADR 0x08
36 #define FTGMAC100_MAC_LADR 0x0c
37 #define FTGMAC100_MATH0 0x10
38 #define FTGMAC100_MATH1 0x14
39 #define FTGMAC100_NPTXPD 0x18
40 #define FTGMAC100_RXPD 0x1C
41 #define FTGMAC100_NPTXR_BADR 0x20
42 #define FTGMAC100_RXR_BADR 0x24
43 #define FTGMAC100_HPTXPD 0x28
44 #define FTGMAC100_HPTXR_BADR 0x2c
45 #define FTGMAC100_ITC 0x30
46 #define FTGMAC100_APTC 0x34
47 #define FTGMAC100_DBLAC 0x38
48 #define FTGMAC100_REVR 0x40
49 #define FTGMAC100_FEAR1 0x44
50 #define FTGMAC100_RBSR 0x4c
51 #define FTGMAC100_TPAFCR 0x48
53 #define FTGMAC100_MACCR 0x50
54 #define FTGMAC100_MACSR 0x54
55 #define FTGMAC100_PHYCR 0x60
56 #define FTGMAC100_PHYDATA 0x64
57 #define FTGMAC100_FCR 0x68
60 * Interrupt status register & interrupt enable register
62 #define FTGMAC100_INT_RPKT_BUF (1 << 0)
63 #define FTGMAC100_INT_RPKT_FIFO (1 << 1)
64 #define FTGMAC100_INT_NO_RXBUF (1 << 2)
65 #define FTGMAC100_INT_RPKT_LOST (1 << 3)
66 #define FTGMAC100_INT_XPKT_ETH (1 << 4)
67 #define FTGMAC100_INT_XPKT_FIFO (1 << 5)
68 #define FTGMAC100_INT_NO_NPTXBUF (1 << 6)
69 #define FTGMAC100_INT_XPKT_LOST (1 << 7)
70 #define FTGMAC100_INT_AHB_ERR (1 << 8)
71 #define FTGMAC100_INT_PHYSTS_CHG (1 << 9)
72 #define FTGMAC100_INT_NO_HPTXBUF (1 << 10)
75 * Automatic polling timer control register
77 #define FTGMAC100_APTC_RXPOLL_CNT(x) ((x) & 0xf)
78 #define FTGMAC100_APTC_RXPOLL_TIME_SEL (1 << 4)
79 #define FTGMAC100_APTC_TXPOLL_CNT(x) (((x) >> 8) & 0xf)
80 #define FTGMAC100_APTC_TXPOLL_TIME_SEL (1 << 12)
83 * DMA burst length and arbitration control register
85 #define FTGMAC100_DBLAC_RXBURST_SIZE(x) (((x) >> 8) & 0x3)
86 #define FTGMAC100_DBLAC_TXBURST_SIZE(x) (((x) >> 10) & 0x3)
87 #define FTGMAC100_DBLAC_RXDES_SIZE(x) ((((x) >> 12) & 0xf) * 8)
88 #define FTGMAC100_DBLAC_TXDES_SIZE(x) ((((x) >> 16) & 0xf) * 8)
89 #define FTGMAC100_DBLAC_IFG_CNT(x) (((x) >> 20) & 0x7)
90 #define FTGMAC100_DBLAC_IFG_INC (1 << 23)
93 * PHY control register
95 #define FTGMAC100_PHYCR_MIIRD (1 << 26)
96 #define FTGMAC100_PHYCR_MIIWR (1 << 27)
98 #define FTGMAC100_PHYCR_DEV(x) (((x) >> 16) & 0x1f)
99 #define FTGMAC100_PHYCR_REG(x) (((x) >> 21) & 0x1f)
104 #define FTGMAC100_PHYDATA_MIIWDATA(x) ((x) & 0xffff)
105 #define FTGMAC100_PHYDATA_MIIRDATA(x) (((x) >> 16) & 0xffff)
108 * PHY control register - New MDC/MDIO interface
110 #define FTGMAC100_PHYCR_NEW_DATA(x) (((x) >> 16) & 0xffff)
111 #define FTGMAC100_PHYCR_NEW_FIRE (1 << 15)
112 #define FTGMAC100_PHYCR_NEW_ST_22 (1 << 12)
113 #define FTGMAC100_PHYCR_NEW_OP(x) (((x) >> 10) & 3)
114 #define FTGMAC100_PHYCR_NEW_OP_WRITE 0x1
115 #define FTGMAC100_PHYCR_NEW_OP_READ 0x2
116 #define FTGMAC100_PHYCR_NEW_DEV(x) (((x) >> 5) & 0x1f)
117 #define FTGMAC100_PHYCR_NEW_REG(x) ((x) & 0x1f)
122 #define FTGMAC100_REVR_NEW_MDIO_INTERFACE (1 << 31)
125 * MAC control register
127 #define FTGMAC100_MACCR_TXDMA_EN (1 << 0)
128 #define FTGMAC100_MACCR_RXDMA_EN (1 << 1)
129 #define FTGMAC100_MACCR_TXMAC_EN (1 << 2)
130 #define FTGMAC100_MACCR_RXMAC_EN (1 << 3)
131 #define FTGMAC100_MACCR_RM_VLAN (1 << 4)
132 #define FTGMAC100_MACCR_HPTXR_EN (1 << 5)
133 #define FTGMAC100_MACCR_LOOP_EN (1 << 6)
134 #define FTGMAC100_MACCR_ENRX_IN_HALFTX (1 << 7)
135 #define FTGMAC100_MACCR_FULLDUP (1 << 8)
136 #define FTGMAC100_MACCR_GIGA_MODE (1 << 9)
137 #define FTGMAC100_MACCR_CRC_APD (1 << 10) /* not needed */
138 #define FTGMAC100_MACCR_RX_RUNT (1 << 12)
139 #define FTGMAC100_MACCR_JUMBO_LF (1 << 13)
140 #define FTGMAC100_MACCR_RX_ALL (1 << 14)
141 #define FTGMAC100_MACCR_HT_MULTI_EN (1 << 15)
142 #define FTGMAC100_MACCR_RX_MULTIPKT (1 << 16)
143 #define FTGMAC100_MACCR_RX_BROADPKT (1 << 17)
144 #define FTGMAC100_MACCR_DISCARD_CRCERR (1 << 18)
145 #define FTGMAC100_MACCR_FAST_MODE (1 << 19)
146 #define FTGMAC100_MACCR_SW_RST (1 << 31)
149 * Transmit descriptor
151 #define FTGMAC100_TXDES0_TXBUF_SIZE(x) ((x) & 0x3fff)
152 #define FTGMAC100_TXDES0_EDOTR (1 << 15)
153 #define FTGMAC100_TXDES0_CRC_ERR (1 << 19)
154 #define FTGMAC100_TXDES0_LTS (1 << 28)
155 #define FTGMAC100_TXDES0_FTS (1 << 29)
156 #define FTGMAC100_TXDES0_EDOTR_ASPEED (1 << 30)
157 #define FTGMAC100_TXDES0_TXDMA_OWN (1 << 31)
159 #define FTGMAC100_TXDES1_VLANTAG_CI(x) ((x) & 0xffff)
160 #define FTGMAC100_TXDES1_INS_VLANTAG (1 << 16)
161 #define FTGMAC100_TXDES1_TCP_CHKSUM (1 << 17)
162 #define FTGMAC100_TXDES1_UDP_CHKSUM (1 << 18)
163 #define FTGMAC100_TXDES1_IP_CHKSUM (1 << 19)
164 #define FTGMAC100_TXDES1_LLC (1 << 22)
165 #define FTGMAC100_TXDES1_TX2FIC (1 << 30)
166 #define FTGMAC100_TXDES1_TXIC (1 << 31)
171 #define FTGMAC100_RXDES0_VDBC 0x3fff
172 #define FTGMAC100_RXDES0_EDORR (1 << 15)
173 #define FTGMAC100_RXDES0_MULTICAST (1 << 16)
174 #define FTGMAC100_RXDES0_BROADCAST (1 << 17)
175 #define FTGMAC100_RXDES0_RX_ERR (1 << 18)
176 #define FTGMAC100_RXDES0_CRC_ERR (1 << 19)
177 #define FTGMAC100_RXDES0_FTL (1 << 20)
178 #define FTGMAC100_RXDES0_RUNT (1 << 21)
179 #define FTGMAC100_RXDES0_RX_ODD_NB (1 << 22)
180 #define FTGMAC100_RXDES0_FIFO_FULL (1 << 23)
181 #define FTGMAC100_RXDES0_PAUSE_OPCODE (1 << 24)
182 #define FTGMAC100_RXDES0_PAUSE_FRAME (1 << 25)
183 #define FTGMAC100_RXDES0_LRS (1 << 28)
184 #define FTGMAC100_RXDES0_FRS (1 << 29)
185 #define FTGMAC100_RXDES0_EDORR_ASPEED (1 << 30)
186 #define FTGMAC100_RXDES0_RXPKT_RDY (1 << 31)
188 #define FTGMAC100_RXDES1_VLANTAG_CI 0xffff
189 #define FTGMAC100_RXDES1_PROT_MASK (0x3 << 20)
190 #define FTGMAC100_RXDES1_PROT_NONIP (0x0 << 20)
191 #define FTGMAC100_RXDES1_PROT_IP (0x1 << 20)
192 #define FTGMAC100_RXDES1_PROT_TCPIP (0x2 << 20)
193 #define FTGMAC100_RXDES1_PROT_UDPIP (0x3 << 20)
194 #define FTGMAC100_RXDES1_LLC (1 << 22)
195 #define FTGMAC100_RXDES1_DF (1 << 23)
196 #define FTGMAC100_RXDES1_VLANTAG_AVAIL (1 << 24)
197 #define FTGMAC100_RXDES1_TCP_CHKSUM_ERR (1 << 25)
198 #define FTGMAC100_RXDES1_UDP_CHKSUM_ERR (1 << 26)
199 #define FTGMAC100_RXDES1_IP_CHKSUM_ERR (1 << 27)
202 * Receive and transmit Buffer Descriptor
207 uint32_t des2
; /* not used by HW */
211 #define FTGMAC100_DESC_ALIGNMENT 16
214 * Specific RTL8211E MII Registers
216 #define RTL8211E_MII_PHYCR 16 /* PHY Specific Control */
217 #define RTL8211E_MII_PHYSR 17 /* PHY Specific Status */
218 #define RTL8211E_MII_INER 18 /* Interrupt Enable */
219 #define RTL8211E_MII_INSR 19 /* Interrupt Status */
220 #define RTL8211E_MII_RXERC 24 /* Receive Error Counter */
221 #define RTL8211E_MII_LDPSR 27 /* Link Down Power Saving */
222 #define RTL8211E_MII_EPAGSR 30 /* Extension Page Select */
223 #define RTL8211E_MII_PAGSEL 31 /* Page Select */
226 * RTL8211E Interrupt Status
228 #define PHY_INT_AUTONEG_ERROR (1 << 15)
229 #define PHY_INT_PAGE_RECV (1 << 12)
230 #define PHY_INT_AUTONEG_COMPLETE (1 << 11)
231 #define PHY_INT_LINK_STATUS (1 << 10)
232 #define PHY_INT_ERROR (1 << 9)
233 #define PHY_INT_DOWN (1 << 8)
234 #define PHY_INT_JABBER (1 << 0)
237 * Max frame size for the receiving buffer
239 #define FTGMAC100_MAX_FRAME_SIZE 9220
241 /* Limits depending on the type of the frame
243 * 9216 for Jumbo frames (+ 4 for VLAN)
244 * 1518 for other frames (+ 4 for VLAN)
246 static int ftgmac100_max_frame_size(FTGMAC100State
*s
, uint16_t proto
)
248 int max
= (s
->maccr
& FTGMAC100_MACCR_JUMBO_LF
? 9216 : 1518);
250 return max
+ (proto
== ETH_P_VLAN
? 4 : 0);
253 static void ftgmac100_update_irq(FTGMAC100State
*s
)
255 qemu_set_irq(s
->irq
, s
->isr
& s
->ier
);
259 * The MII phy could raise a GPIO to the processor which in turn
260 * could be handled as an interrpt by the OS.
261 * For now we don't handle any GPIO/interrupt line, so the OS will
262 * have to poll for the PHY status.
264 static void phy_update_irq(FTGMAC100State
*s
)
266 ftgmac100_update_irq(s
);
269 static void phy_update_link(FTGMAC100State
*s
)
271 /* Autonegotiation status mirrors link status. */
272 if (qemu_get_queue(s
->nic
)->link_down
) {
273 s
->phy_status
&= ~(MII_BMSR_LINK_ST
| MII_BMSR_AN_COMP
);
274 s
->phy_int
|= PHY_INT_DOWN
;
276 s
->phy_status
|= (MII_BMSR_LINK_ST
| MII_BMSR_AN_COMP
);
277 s
->phy_int
|= PHY_INT_AUTONEG_COMPLETE
;
282 static void ftgmac100_set_link(NetClientState
*nc
)
284 phy_update_link(FTGMAC100(qemu_get_nic_opaque(nc
)));
287 static void phy_reset(FTGMAC100State
*s
)
289 s
->phy_status
= (MII_BMSR_100TX_FD
| MII_BMSR_100TX_HD
| MII_BMSR_10T_FD
|
290 MII_BMSR_10T_HD
| MII_BMSR_EXTSTAT
| MII_BMSR_MFPS
|
291 MII_BMSR_AN_COMP
| MII_BMSR_AUTONEG
| MII_BMSR_LINK_ST
|
293 s
->phy_control
= (MII_BMCR_AUTOEN
| MII_BMCR_FD
| MII_BMCR_SPEED1000
);
294 s
->phy_advertise
= (MII_ANAR_PAUSE_ASYM
| MII_ANAR_PAUSE
| MII_ANAR_TXFD
|
295 MII_ANAR_TX
| MII_ANAR_10FD
| MII_ANAR_10
|
301 static uint16_t do_phy_read(FTGMAC100State
*s
, uint8_t reg
)
306 case MII_BMCR
: /* Basic Control */
307 val
= s
->phy_control
;
309 case MII_BMSR
: /* Basic Status */
312 case MII_PHYID1
: /* ID1 */
313 val
= RTL8211E_PHYID1
;
315 case MII_PHYID2
: /* ID2 */
316 val
= RTL8211E_PHYID2
;
318 case MII_ANAR
: /* Auto-neg advertisement */
319 val
= s
->phy_advertise
;
321 case MII_ANLPAR
: /* Auto-neg Link Partner Ability */
322 val
= (MII_ANLPAR_ACK
| MII_ANLPAR_PAUSE
| MII_ANLPAR_TXFD
|
323 MII_ANLPAR_TX
| MII_ANLPAR_10FD
| MII_ANLPAR_10
|
326 case MII_ANER
: /* Auto-neg Expansion */
329 case MII_CTRL1000
: /* 1000BASE-T control */
330 val
= (MII_CTRL1000_HALF
| MII_CTRL1000_FULL
);
332 case MII_STAT1000
: /* 1000BASE-T status */
333 val
= MII_STAT1000_FULL
;
335 case RTL8211E_MII_INSR
: /* Interrupt status. */
340 case RTL8211E_MII_INER
: /* Interrupt enable */
341 val
= s
->phy_int_mask
;
343 case RTL8211E_MII_PHYCR
:
344 case RTL8211E_MII_PHYSR
:
345 case RTL8211E_MII_RXERC
:
346 case RTL8211E_MII_LDPSR
:
347 case RTL8211E_MII_EPAGSR
:
348 case RTL8211E_MII_PAGSEL
:
349 qemu_log_mask(LOG_UNIMP
, "%s: reg %d not implemented\n",
354 qemu_log_mask(LOG_GUEST_ERROR
, "%s: Bad address at offset %d\n",
363 #define MII_BMCR_MASK (MII_BMCR_LOOPBACK | MII_BMCR_SPEED100 | \
364 MII_BMCR_SPEED | MII_BMCR_AUTOEN | MII_BMCR_PDOWN | \
365 MII_BMCR_FD | MII_BMCR_CTST)
366 #define MII_ANAR_MASK 0x2d7f
368 static void do_phy_write(FTGMAC100State
*s
, uint8_t reg
, uint16_t val
)
371 case MII_BMCR
: /* Basic Control */
372 if (val
& MII_BMCR_RESET
) {
375 s
->phy_control
= val
& MII_BMCR_MASK
;
376 /* Complete autonegotiation immediately. */
377 if (val
& MII_BMCR_AUTOEN
) {
378 s
->phy_status
|= MII_BMSR_AN_COMP
;
382 case MII_ANAR
: /* Auto-neg advertisement */
383 s
->phy_advertise
= (val
& MII_ANAR_MASK
) | MII_ANAR_TX
;
385 case RTL8211E_MII_INER
: /* Interrupt enable */
386 s
->phy_int_mask
= val
& 0xff;
389 case RTL8211E_MII_PHYCR
:
390 case RTL8211E_MII_PHYSR
:
391 case RTL8211E_MII_RXERC
:
392 case RTL8211E_MII_LDPSR
:
393 case RTL8211E_MII_EPAGSR
:
394 case RTL8211E_MII_PAGSEL
:
395 qemu_log_mask(LOG_UNIMP
, "%s: reg %d not implemented\n",
399 qemu_log_mask(LOG_GUEST_ERROR
, "%s: Bad address at offset %d\n",
405 static void do_phy_new_ctl(FTGMAC100State
*s
)
410 if (!(s
->phycr
& FTGMAC100_PHYCR_NEW_ST_22
)) {
411 qemu_log_mask(LOG_UNIMP
, "%s: unsupported ST code\n", __func__
);
416 if (!(s
->phycr
& FTGMAC100_PHYCR_NEW_FIRE
)) {
420 reg
= FTGMAC100_PHYCR_NEW_REG(s
->phycr
);
421 data
= FTGMAC100_PHYCR_NEW_DATA(s
->phycr
);
423 switch (FTGMAC100_PHYCR_NEW_OP(s
->phycr
)) {
424 case FTGMAC100_PHYCR_NEW_OP_WRITE
:
425 do_phy_write(s
, reg
, data
);
427 case FTGMAC100_PHYCR_NEW_OP_READ
:
428 s
->phydata
= do_phy_read(s
, reg
) & 0xffff;
431 qemu_log_mask(LOG_GUEST_ERROR
, "%s: invalid OP code %08x\n",
435 s
->phycr
&= ~FTGMAC100_PHYCR_NEW_FIRE
;
438 static void do_phy_ctl(FTGMAC100State
*s
)
440 uint8_t reg
= FTGMAC100_PHYCR_REG(s
->phycr
);
442 if (s
->phycr
& FTGMAC100_PHYCR_MIIWR
) {
443 do_phy_write(s
, reg
, s
->phydata
& 0xffff);
444 s
->phycr
&= ~FTGMAC100_PHYCR_MIIWR
;
445 } else if (s
->phycr
& FTGMAC100_PHYCR_MIIRD
) {
446 s
->phydata
= do_phy_read(s
, reg
) << 16;
447 s
->phycr
&= ~FTGMAC100_PHYCR_MIIRD
;
449 qemu_log_mask(LOG_GUEST_ERROR
, "%s: no OP code %08x\n",
454 static int ftgmac100_read_bd(FTGMAC100Desc
*bd
, dma_addr_t addr
)
456 if (dma_memory_read(&address_space_memory
, addr
, bd
, sizeof(*bd
))) {
457 qemu_log_mask(LOG_GUEST_ERROR
, "%s: failed to read descriptor @ 0x%"
458 HWADDR_PRIx
"\n", __func__
, addr
);
461 bd
->des0
= le32_to_cpu(bd
->des0
);
462 bd
->des1
= le32_to_cpu(bd
->des1
);
463 bd
->des2
= le32_to_cpu(bd
->des2
);
464 bd
->des3
= le32_to_cpu(bd
->des3
);
468 static int ftgmac100_write_bd(FTGMAC100Desc
*bd
, dma_addr_t addr
)
472 lebd
.des0
= cpu_to_le32(bd
->des0
);
473 lebd
.des1
= cpu_to_le32(bd
->des1
);
474 lebd
.des2
= cpu_to_le32(bd
->des2
);
475 lebd
.des3
= cpu_to_le32(bd
->des3
);
476 if (dma_memory_write(&address_space_memory
, addr
, &lebd
, sizeof(lebd
))) {
477 qemu_log_mask(LOG_GUEST_ERROR
, "%s: failed to write descriptor @ 0x%"
478 HWADDR_PRIx
"\n", __func__
, addr
);
484 static void ftgmac100_do_tx(FTGMAC100State
*s
, uint32_t tx_ring
,
485 uint32_t tx_descriptor
)
488 uint8_t *ptr
= s
->frame
;
489 uint32_t addr
= tx_descriptor
;
496 if (ftgmac100_read_bd(&bd
, addr
) ||
497 ((bd
.des0
& FTGMAC100_TXDES0_TXDMA_OWN
) == 0)) {
498 /* Run out of descriptors to transmit. */
499 s
->isr
|= FTGMAC100_INT_NO_NPTXBUF
;
503 /* record transmit flags as they are valid only on the first
505 if (bd
.des0
& FTGMAC100_TXDES0_FTS
) {
509 len
= FTGMAC100_TXDES0_TXBUF_SIZE(bd
.des0
);
510 if (frame_size
+ len
> sizeof(s
->frame
)) {
511 qemu_log_mask(LOG_GUEST_ERROR
, "%s: frame too big : %d bytes\n",
513 s
->isr
|= FTGMAC100_INT_XPKT_LOST
;
514 len
= sizeof(s
->frame
) - frame_size
;
517 if (dma_memory_read(&address_space_memory
, bd
.des3
, ptr
, len
)) {
518 qemu_log_mask(LOG_GUEST_ERROR
, "%s: failed to read packet @ 0x%x\n",
520 s
->isr
|= FTGMAC100_INT_NO_NPTXBUF
;
525 if (bd
.des0
& FTGMAC100_TXDES0_FTS
&&
526 bd
.des1
& FTGMAC100_TXDES1_INS_VLANTAG
&&
527 be16_to_cpu(PKT_GET_ETH_HDR(ptr
)->h_proto
) != ETH_P_VLAN
) {
528 if (frame_size
+ len
+ 4 > sizeof(s
->frame
)) {
529 qemu_log_mask(LOG_GUEST_ERROR
, "%s: frame too big : %d bytes\n",
531 s
->isr
|= FTGMAC100_INT_XPKT_LOST
;
532 len
= sizeof(s
->frame
) - frame_size
- 4;
534 memmove(ptr
+ 16, ptr
+ 12, len
- 12);
535 stw_be_p(ptr
+ 12, ETH_P_VLAN
);
536 stw_be_p(ptr
+ 14, bd
.des1
);
542 if (bd
.des0
& FTGMAC100_TXDES0_LTS
) {
543 if (flags
& FTGMAC100_TXDES1_IP_CHKSUM
) {
544 net_checksum_calculate(s
->frame
, frame_size
);
546 /* Last buffer in frame. */
547 qemu_send_packet(qemu_get_queue(s
->nic
), s
->frame
, frame_size
);
550 if (flags
& FTGMAC100_TXDES1_TXIC
) {
551 s
->isr
|= FTGMAC100_INT_XPKT_ETH
;
555 if (flags
& FTGMAC100_TXDES1_TX2FIC
) {
556 s
->isr
|= FTGMAC100_INT_XPKT_FIFO
;
558 bd
.des0
&= ~FTGMAC100_TXDES0_TXDMA_OWN
;
560 /* Write back the modified descriptor. */
561 ftgmac100_write_bd(&bd
, addr
);
562 /* Advance to the next descriptor. */
563 if (bd
.des0
& s
->txdes0_edotr
) {
566 addr
+= FTGMAC100_DBLAC_TXDES_SIZE(s
->dblac
);
570 s
->tx_descriptor
= addr
;
572 ftgmac100_update_irq(s
);
575 static bool ftgmac100_can_receive(NetClientState
*nc
)
577 FTGMAC100State
*s
= FTGMAC100(qemu_get_nic_opaque(nc
));
580 if ((s
->maccr
& (FTGMAC100_MACCR_RXDMA_EN
| FTGMAC100_MACCR_RXMAC_EN
))
581 != (FTGMAC100_MACCR_RXDMA_EN
| FTGMAC100_MACCR_RXMAC_EN
)) {
585 if (ftgmac100_read_bd(&bd
, s
->rx_descriptor
)) {
588 return !(bd
.des0
& FTGMAC100_RXDES0_RXPKT_RDY
);
592 * This is purely informative. The HW can poll the RW (and RX) ring
593 * buffers for available descriptors but we don't need to trigger a
594 * timer for that in qemu.
596 static uint32_t ftgmac100_rxpoll(FTGMAC100State
*s
)
600 * Speed TIME_SEL=0 TIME_SEL=1
602 * 10 51.2 ms 819.2 ms
603 * 100 5.12 ms 81.92 ms
604 * 1000 1.024 ms 16.384 ms
606 static const int div
[] = { 20, 200, 1000 };
608 uint32_t cnt
= 1024 * FTGMAC100_APTC_RXPOLL_CNT(s
->aptcr
);
609 uint32_t speed
= (s
->maccr
& FTGMAC100_MACCR_FAST_MODE
) ? 1 : 0;
611 if (s
->aptcr
& FTGMAC100_APTC_RXPOLL_TIME_SEL
) {
615 if (s
->maccr
& FTGMAC100_MACCR_GIGA_MODE
) {
619 return cnt
/ div
[speed
];
622 static void ftgmac100_reset(DeviceState
*d
)
624 FTGMAC100State
*s
= FTGMAC100(d
);
626 /* Reset the FTGMAC100 */
632 s
->rx_descriptor
= 0;
634 s
->tx_descriptor
= 0;
639 s
->dblac
= 0x00022f00;
653 static uint64_t ftgmac100_read(void *opaque
, hwaddr addr
, unsigned size
)
655 FTGMAC100State
*s
= FTGMAC100(opaque
);
657 switch (addr
& 0xff) {
662 case FTGMAC100_MAC_MADR
:
663 return (s
->conf
.macaddr
.a
[0] << 8) | s
->conf
.macaddr
.a
[1];
664 case FTGMAC100_MAC_LADR
:
665 return ((uint32_t) s
->conf
.macaddr
.a
[2] << 24) |
666 (s
->conf
.macaddr
.a
[3] << 16) | (s
->conf
.macaddr
.a
[4] << 8) |
667 s
->conf
.macaddr
.a
[5];
668 case FTGMAC100_MATH0
:
670 case FTGMAC100_MATH1
:
674 case FTGMAC100_DBLAC
:
678 case FTGMAC100_FEAR1
:
680 case FTGMAC100_TPAFCR
:
684 case FTGMAC100_MACCR
:
686 case FTGMAC100_PHYCR
:
688 case FTGMAC100_PHYDATA
:
691 /* We might want to support these one day */
692 case FTGMAC100_HPTXPD
: /* High Priority Transmit Poll Demand */
693 case FTGMAC100_HPTXR_BADR
: /* High Priority Transmit Ring Base Address */
694 case FTGMAC100_MACSR
: /* MAC Status Register (MACSR) */
695 qemu_log_mask(LOG_UNIMP
, "%s: read to unimplemented register 0x%"
696 HWADDR_PRIx
"\n", __func__
, addr
);
699 qemu_log_mask(LOG_GUEST_ERROR
, "%s: Bad address at offset 0x%"
700 HWADDR_PRIx
"\n", __func__
, addr
);
705 static void ftgmac100_write(void *opaque
, hwaddr addr
,
706 uint64_t value
, unsigned size
)
708 FTGMAC100State
*s
= FTGMAC100(opaque
);
710 switch (addr
& 0xff) {
711 case FTGMAC100_ISR
: /* Interrupt status */
714 case FTGMAC100_IER
: /* Interrupt control */
717 case FTGMAC100_MAC_MADR
: /* MAC */
718 s
->conf
.macaddr
.a
[0] = value
>> 8;
719 s
->conf
.macaddr
.a
[1] = value
;
721 case FTGMAC100_MAC_LADR
:
722 s
->conf
.macaddr
.a
[2] = value
>> 24;
723 s
->conf
.macaddr
.a
[3] = value
>> 16;
724 s
->conf
.macaddr
.a
[4] = value
>> 8;
725 s
->conf
.macaddr
.a
[5] = value
;
727 case FTGMAC100_MATH0
: /* Multicast Address Hash Table 0 */
730 case FTGMAC100_MATH1
: /* Multicast Address Hash Table 1 */
733 case FTGMAC100_ITC
: /* TODO: Interrupt Timer Control */
736 case FTGMAC100_RXR_BADR
: /* Ring buffer address */
737 if (!QEMU_IS_ALIGNED(value
, FTGMAC100_DESC_ALIGNMENT
)) {
738 qemu_log_mask(LOG_GUEST_ERROR
, "%s: Bad RX buffer alignment 0x%"
739 HWADDR_PRIx
"\n", __func__
, value
);
744 s
->rx_descriptor
= s
->rx_ring
;
747 case FTGMAC100_RBSR
: /* DMA buffer size */
751 case FTGMAC100_NPTXR_BADR
: /* Transmit buffer address */
752 if (!QEMU_IS_ALIGNED(value
, FTGMAC100_DESC_ALIGNMENT
)) {
753 qemu_log_mask(LOG_GUEST_ERROR
, "%s: Bad TX buffer alignment 0x%"
754 HWADDR_PRIx
"\n", __func__
, value
);
758 s
->tx_descriptor
= s
->tx_ring
;
761 case FTGMAC100_NPTXPD
: /* Trigger transmit */
762 if ((s
->maccr
& (FTGMAC100_MACCR_TXDMA_EN
| FTGMAC100_MACCR_TXMAC_EN
))
763 == (FTGMAC100_MACCR_TXDMA_EN
| FTGMAC100_MACCR_TXMAC_EN
)) {
764 /* TODO: high priority tx ring */
765 ftgmac100_do_tx(s
, s
->tx_ring
, s
->tx_descriptor
);
767 if (ftgmac100_can_receive(qemu_get_queue(s
->nic
))) {
768 qemu_flush_queued_packets(qemu_get_queue(s
->nic
));
772 case FTGMAC100_RXPD
: /* Receive Poll Demand Register */
773 if (ftgmac100_can_receive(qemu_get_queue(s
->nic
))) {
774 qemu_flush_queued_packets(qemu_get_queue(s
->nic
));
778 case FTGMAC100_APTC
: /* Automatic polling */
781 if (FTGMAC100_APTC_RXPOLL_CNT(s
->aptcr
)) {
785 if (FTGMAC100_APTC_TXPOLL_CNT(s
->aptcr
)) {
786 qemu_log_mask(LOG_UNIMP
, "%s: no transmit polling\n", __func__
);
790 case FTGMAC100_MACCR
: /* MAC Device control */
792 if (value
& FTGMAC100_MACCR_SW_RST
) {
793 ftgmac100_reset(DEVICE(s
));
796 if (ftgmac100_can_receive(qemu_get_queue(s
->nic
))) {
797 qemu_flush_queued_packets(qemu_get_queue(s
->nic
));
801 case FTGMAC100_PHYCR
: /* PHY Device control */
803 if (s
->revr
& FTGMAC100_REVR_NEW_MDIO_INTERFACE
) {
809 case FTGMAC100_PHYDATA
:
810 s
->phydata
= value
& 0xffff;
812 case FTGMAC100_DBLAC
: /* DMA Burst Length and Arbitration Control */
813 if (FTGMAC100_DBLAC_TXDES_SIZE(value
) < sizeof(FTGMAC100Desc
)) {
814 qemu_log_mask(LOG_GUEST_ERROR
,
815 "%s: transmit descriptor too small: %" PRIx64
816 " bytes\n", __func__
,
817 FTGMAC100_DBLAC_TXDES_SIZE(value
));
820 if (FTGMAC100_DBLAC_RXDES_SIZE(value
) < sizeof(FTGMAC100Desc
)) {
821 qemu_log_mask(LOG_GUEST_ERROR
,
822 "%s: receive descriptor too small : %" PRIx64
823 " bytes\n", __func__
,
824 FTGMAC100_DBLAC_RXDES_SIZE(value
));
829 case FTGMAC100_REVR
: /* Feature Register */
832 case FTGMAC100_FEAR1
: /* Feature Register 1 */
835 case FTGMAC100_TPAFCR
: /* Transmit Priority Arbitration and FIFO Control */
838 case FTGMAC100_FCR
: /* Flow Control */
842 case FTGMAC100_HPTXPD
: /* High Priority Transmit Poll Demand */
843 case FTGMAC100_HPTXR_BADR
: /* High Priority Transmit Ring Base Address */
844 case FTGMAC100_MACSR
: /* MAC Status Register (MACSR) */
845 qemu_log_mask(LOG_UNIMP
, "%s: write to unimplemented register 0x%"
846 HWADDR_PRIx
"\n", __func__
, addr
);
849 qemu_log_mask(LOG_GUEST_ERROR
, "%s: Bad address at offset 0x%"
850 HWADDR_PRIx
"\n", __func__
, addr
);
854 ftgmac100_update_irq(s
);
857 static int ftgmac100_filter(FTGMAC100State
*s
, const uint8_t *buf
, size_t len
)
861 if (s
->maccr
& FTGMAC100_MACCR_RX_ALL
) {
865 switch (get_eth_packet_type(PKT_GET_ETH_HDR(buf
))) {
867 if (!(s
->maccr
& FTGMAC100_MACCR_RX_BROADPKT
)) {
872 if (!(s
->maccr
& FTGMAC100_MACCR_RX_MULTIPKT
)) {
873 if (!(s
->maccr
& FTGMAC100_MACCR_HT_MULTI_EN
)) {
877 mcast_idx
= net_crc32_le(buf
, ETH_ALEN
);
878 mcast_idx
= (~(mcast_idx
>> 2)) & 0x3f;
879 if (!(s
->math
[mcast_idx
/ 32] & (1 << (mcast_idx
% 32)))) {
885 if (memcmp(s
->conf
.macaddr
.a
, buf
, 6)) {
894 static ssize_t
ftgmac100_receive(NetClientState
*nc
, const uint8_t *buf
,
897 FTGMAC100State
*s
= FTGMAC100(qemu_get_nic_opaque(nc
));
906 uint32_t first
= FTGMAC100_RXDES0_FRS
;
907 uint16_t proto
= be16_to_cpu(PKT_GET_ETH_HDR(buf
)->h_proto
);
908 int max_frame_size
= ftgmac100_max_frame_size(s
, proto
);
910 if ((s
->maccr
& (FTGMAC100_MACCR_RXDMA_EN
| FTGMAC100_MACCR_RXMAC_EN
))
911 != (FTGMAC100_MACCR_RXDMA_EN
| FTGMAC100_MACCR_RXMAC_EN
)) {
915 /* TODO : Pad to minimum Ethernet frame length */
916 /* handle small packets. */
918 qemu_log_mask(LOG_GUEST_ERROR
, "%s: dropped frame of %zd bytes\n",
923 if (!ftgmac100_filter(s
, buf
, size
)) {
927 /* 4 bytes for the CRC. */
929 crc
= cpu_to_be32(crc32(~0, buf
, size
));
930 crc_ptr
= (uint8_t *) &crc
;
932 /* Huge frames are truncated. */
933 if (size
> max_frame_size
) {
934 qemu_log_mask(LOG_GUEST_ERROR
, "%s: frame too big : %zd bytes\n",
936 size
= max_frame_size
;
937 flags
|= FTGMAC100_RXDES0_FTL
;
940 switch (get_eth_packet_type(PKT_GET_ETH_HDR(buf
))) {
942 flags
|= FTGMAC100_RXDES0_BROADCAST
;
945 flags
|= FTGMAC100_RXDES0_MULTICAST
;
951 addr
= s
->rx_descriptor
;
953 if (!ftgmac100_can_receive(nc
)) {
954 qemu_log_mask(LOG_GUEST_ERROR
, "%s: Unexpected packet\n", __func__
);
958 if (ftgmac100_read_bd(&bd
, addr
) ||
959 (bd
.des0
& FTGMAC100_RXDES0_RXPKT_RDY
)) {
960 /* No descriptors available. Bail out. */
961 qemu_log_mask(LOG_GUEST_ERROR
, "%s: Lost end of frame\n",
963 s
->isr
|= FTGMAC100_INT_NO_RXBUF
;
966 buf_len
= (size
<= s
->rbsr
) ? size
: s
->rbsr
;
967 bd
.des0
|= buf_len
& 0x3fff;
970 /* The last 4 bytes are the CRC. */
975 if (first
&& proto
== ETH_P_VLAN
&& buf_len
>= 18) {
976 bd
.des1
= lduw_be_p(buf
+ 14) | FTGMAC100_RXDES1_VLANTAG_AVAIL
;
978 if (s
->maccr
& FTGMAC100_MACCR_RM_VLAN
) {
979 dma_memory_write(&address_space_memory
, buf_addr
, buf
, 12);
980 dma_memory_write(&address_space_memory
, buf_addr
+ 12, buf
+ 16,
983 dma_memory_write(&address_space_memory
, buf_addr
, buf
, buf_len
);
987 dma_memory_write(&address_space_memory
, buf_addr
, buf
, buf_len
);
991 dma_memory_write(&address_space_memory
, buf_addr
+ buf_len
,
996 bd
.des0
|= first
| FTGMAC100_RXDES0_RXPKT_RDY
;
999 /* Last buffer in frame. */
1000 bd
.des0
|= flags
| FTGMAC100_RXDES0_LRS
;
1001 s
->isr
|= FTGMAC100_INT_RPKT_BUF
;
1003 s
->isr
|= FTGMAC100_INT_RPKT_FIFO
;
1005 ftgmac100_write_bd(&bd
, addr
);
1006 if (bd
.des0
& s
->rxdes0_edorr
) {
1009 addr
+= FTGMAC100_DBLAC_RXDES_SIZE(s
->dblac
);
1012 s
->rx_descriptor
= addr
;
1014 ftgmac100_update_irq(s
);
1018 static const MemoryRegionOps ftgmac100_ops
= {
1019 .read
= ftgmac100_read
,
1020 .write
= ftgmac100_write
,
1021 .valid
.min_access_size
= 4,
1022 .valid
.max_access_size
= 4,
1023 .endianness
= DEVICE_LITTLE_ENDIAN
,
1026 static void ftgmac100_cleanup(NetClientState
*nc
)
1028 FTGMAC100State
*s
= FTGMAC100(qemu_get_nic_opaque(nc
));
1033 static NetClientInfo net_ftgmac100_info
= {
1034 .type
= NET_CLIENT_DRIVER_NIC
,
1035 .size
= sizeof(NICState
),
1036 .can_receive
= ftgmac100_can_receive
,
1037 .receive
= ftgmac100_receive
,
1038 .cleanup
= ftgmac100_cleanup
,
1039 .link_status_changed
= ftgmac100_set_link
,
1042 static void ftgmac100_realize(DeviceState
*dev
, Error
**errp
)
1044 FTGMAC100State
*s
= FTGMAC100(dev
);
1045 SysBusDevice
*sbd
= SYS_BUS_DEVICE(dev
);
1048 s
->txdes0_edotr
= FTGMAC100_TXDES0_EDOTR_ASPEED
;
1049 s
->rxdes0_edorr
= FTGMAC100_RXDES0_EDORR_ASPEED
;
1051 s
->txdes0_edotr
= FTGMAC100_TXDES0_EDOTR
;
1052 s
->rxdes0_edorr
= FTGMAC100_RXDES0_EDORR
;
1055 memory_region_init_io(&s
->iomem
, OBJECT(dev
), &ftgmac100_ops
, s
,
1056 TYPE_FTGMAC100
, 0x2000);
1057 sysbus_init_mmio(sbd
, &s
->iomem
);
1058 sysbus_init_irq(sbd
, &s
->irq
);
1059 qemu_macaddr_default_if_unset(&s
->conf
.macaddr
);
1061 s
->nic
= qemu_new_nic(&net_ftgmac100_info
, &s
->conf
,
1062 object_get_typename(OBJECT(dev
)), dev
->id
, s
);
1063 qemu_format_nic_info_str(qemu_get_queue(s
->nic
), s
->conf
.macaddr
.a
);
1066 static const VMStateDescription vmstate_ftgmac100
= {
1067 .name
= TYPE_FTGMAC100
,
1069 .minimum_version_id
= 1,
1070 .fields
= (VMStateField
[]) {
1071 VMSTATE_UINT32(irq_state
, FTGMAC100State
),
1072 VMSTATE_UINT32(isr
, FTGMAC100State
),
1073 VMSTATE_UINT32(ier
, FTGMAC100State
),
1074 VMSTATE_UINT32(rx_enabled
, FTGMAC100State
),
1075 VMSTATE_UINT32(rx_ring
, FTGMAC100State
),
1076 VMSTATE_UINT32(rbsr
, FTGMAC100State
),
1077 VMSTATE_UINT32(tx_ring
, FTGMAC100State
),
1078 VMSTATE_UINT32(rx_descriptor
, FTGMAC100State
),
1079 VMSTATE_UINT32(tx_descriptor
, FTGMAC100State
),
1080 VMSTATE_UINT32_ARRAY(math
, FTGMAC100State
, 2),
1081 VMSTATE_UINT32(itc
, FTGMAC100State
),
1082 VMSTATE_UINT32(aptcr
, FTGMAC100State
),
1083 VMSTATE_UINT32(dblac
, FTGMAC100State
),
1084 VMSTATE_UINT32(revr
, FTGMAC100State
),
1085 VMSTATE_UINT32(fear1
, FTGMAC100State
),
1086 VMSTATE_UINT32(tpafcr
, FTGMAC100State
),
1087 VMSTATE_UINT32(maccr
, FTGMAC100State
),
1088 VMSTATE_UINT32(phycr
, FTGMAC100State
),
1089 VMSTATE_UINT32(phydata
, FTGMAC100State
),
1090 VMSTATE_UINT32(fcr
, FTGMAC100State
),
1091 VMSTATE_UINT32(phy_status
, FTGMAC100State
),
1092 VMSTATE_UINT32(phy_control
, FTGMAC100State
),
1093 VMSTATE_UINT32(phy_advertise
, FTGMAC100State
),
1094 VMSTATE_UINT32(phy_int
, FTGMAC100State
),
1095 VMSTATE_UINT32(phy_int_mask
, FTGMAC100State
),
1096 VMSTATE_UINT32(txdes0_edotr
, FTGMAC100State
),
1097 VMSTATE_UINT32(rxdes0_edorr
, FTGMAC100State
),
1098 VMSTATE_END_OF_LIST()
1102 static Property ftgmac100_properties
[] = {
1103 DEFINE_PROP_BOOL("aspeed", FTGMAC100State
, aspeed
, false),
1104 DEFINE_NIC_PROPERTIES(FTGMAC100State
, conf
),
1105 DEFINE_PROP_END_OF_LIST(),
1108 static void ftgmac100_class_init(ObjectClass
*klass
, void *data
)
1110 DeviceClass
*dc
= DEVICE_CLASS(klass
);
1112 dc
->vmsd
= &vmstate_ftgmac100
;
1113 dc
->reset
= ftgmac100_reset
;
1114 device_class_set_props(dc
, ftgmac100_properties
);
1115 set_bit(DEVICE_CATEGORY_NETWORK
, dc
->categories
);
1116 dc
->realize
= ftgmac100_realize
;
1117 dc
->desc
= "Faraday FTGMAC100 Gigabit Ethernet emulation";
1120 static const TypeInfo ftgmac100_info
= {
1121 .name
= TYPE_FTGMAC100
,
1122 .parent
= TYPE_SYS_BUS_DEVICE
,
1123 .instance_size
= sizeof(FTGMAC100State
),
1124 .class_init
= ftgmac100_class_init
,
1128 * AST2600 MII controller
1130 #define ASPEED_MII_PHYCR_FIRE BIT(31)
1131 #define ASPEED_MII_PHYCR_ST_22 BIT(28)
1132 #define ASPEED_MII_PHYCR_OP(x) ((x) & (ASPEED_MII_PHYCR_OP_WRITE | \
1133 ASPEED_MII_PHYCR_OP_READ))
1134 #define ASPEED_MII_PHYCR_OP_WRITE BIT(26)
1135 #define ASPEED_MII_PHYCR_OP_READ BIT(27)
1136 #define ASPEED_MII_PHYCR_DATA(x) (x & 0xffff)
1137 #define ASPEED_MII_PHYCR_PHY(x) (((x) >> 21) & 0x1f)
1138 #define ASPEED_MII_PHYCR_REG(x) (((x) >> 16) & 0x1f)
1140 #define ASPEED_MII_PHYDATA_IDLE BIT(16)
1142 static void aspeed_mii_transition(AspeedMiiState
*s
, bool fire
)
1145 s
->phycr
|= ASPEED_MII_PHYCR_FIRE
;
1146 s
->phydata
&= ~ASPEED_MII_PHYDATA_IDLE
;
1148 s
->phycr
&= ~ASPEED_MII_PHYCR_FIRE
;
1149 s
->phydata
|= ASPEED_MII_PHYDATA_IDLE
;
1153 static void aspeed_mii_do_phy_ctl(AspeedMiiState
*s
)
1158 if (!(s
->phycr
& ASPEED_MII_PHYCR_ST_22
)) {
1159 aspeed_mii_transition(s
, !ASPEED_MII_PHYCR_FIRE
);
1160 qemu_log_mask(LOG_UNIMP
, "%s: unsupported ST code\n", __func__
);
1165 if (!(s
->phycr
& ASPEED_MII_PHYCR_FIRE
)) {
1169 reg
= ASPEED_MII_PHYCR_REG(s
->phycr
);
1170 data
= ASPEED_MII_PHYCR_DATA(s
->phycr
);
1172 switch (ASPEED_MII_PHYCR_OP(s
->phycr
)) {
1173 case ASPEED_MII_PHYCR_OP_WRITE
:
1174 do_phy_write(s
->nic
, reg
, data
);
1176 case ASPEED_MII_PHYCR_OP_READ
:
1177 s
->phydata
= (s
->phydata
& ~0xffff) | do_phy_read(s
->nic
, reg
);
1180 qemu_log_mask(LOG_GUEST_ERROR
, "%s: invalid OP code %08x\n",
1181 __func__
, s
->phycr
);
1184 aspeed_mii_transition(s
, !ASPEED_MII_PHYCR_FIRE
);
1187 static uint64_t aspeed_mii_read(void *opaque
, hwaddr addr
, unsigned size
)
1189 AspeedMiiState
*s
= ASPEED_MII(opaque
);
1197 g_assert_not_reached();
1201 static void aspeed_mii_write(void *opaque
, hwaddr addr
,
1202 uint64_t value
, unsigned size
)
1204 AspeedMiiState
*s
= ASPEED_MII(opaque
);
1208 s
->phycr
= value
& ~(s
->phycr
& ASPEED_MII_PHYCR_FIRE
);
1211 s
->phydata
= value
& ~(0xffff | ASPEED_MII_PHYDATA_IDLE
);
1214 g_assert_not_reached();
1217 aspeed_mii_transition(s
, !!(s
->phycr
& ASPEED_MII_PHYCR_FIRE
));
1218 aspeed_mii_do_phy_ctl(s
);
1221 static const MemoryRegionOps aspeed_mii_ops
= {
1222 .read
= aspeed_mii_read
,
1223 .write
= aspeed_mii_write
,
1224 .valid
.min_access_size
= 4,
1225 .valid
.max_access_size
= 4,
1226 .endianness
= DEVICE_LITTLE_ENDIAN
,
1229 static void aspeed_mii_reset(DeviceState
*dev
)
1231 AspeedMiiState
*s
= ASPEED_MII(dev
);
1236 aspeed_mii_transition(s
, !!(s
->phycr
& ASPEED_MII_PHYCR_FIRE
));
1239 static void aspeed_mii_realize(DeviceState
*dev
, Error
**errp
)
1241 AspeedMiiState
*s
= ASPEED_MII(dev
);
1242 SysBusDevice
*sbd
= SYS_BUS_DEVICE(dev
);
1246 memory_region_init_io(&s
->iomem
, OBJECT(dev
), &aspeed_mii_ops
, s
,
1247 TYPE_ASPEED_MII
, 0x8);
1248 sysbus_init_mmio(sbd
, &s
->iomem
);
1251 static const VMStateDescription vmstate_aspeed_mii
= {
1252 .name
= TYPE_ASPEED_MII
,
1254 .minimum_version_id
= 1,
1255 .fields
= (VMStateField
[]) {
1256 VMSTATE_UINT32(phycr
, FTGMAC100State
),
1257 VMSTATE_UINT32(phydata
, FTGMAC100State
),
1258 VMSTATE_END_OF_LIST()
1262 static Property aspeed_mii_properties
[] = {
1263 DEFINE_PROP_LINK("nic", AspeedMiiState
, nic
, TYPE_FTGMAC100
,
1265 DEFINE_PROP_END_OF_LIST(),
1268 static void aspeed_mii_class_init(ObjectClass
*klass
, void *data
)
1270 DeviceClass
*dc
= DEVICE_CLASS(klass
);
1272 dc
->vmsd
= &vmstate_aspeed_mii
;
1273 dc
->reset
= aspeed_mii_reset
;
1274 dc
->realize
= aspeed_mii_realize
;
1275 dc
->desc
= "Aspeed MII controller";
1276 device_class_set_props(dc
, aspeed_mii_properties
);
1279 static const TypeInfo aspeed_mii_info
= {
1280 .name
= TYPE_ASPEED_MII
,
1281 .parent
= TYPE_SYS_BUS_DEVICE
,
1282 .instance_size
= sizeof(AspeedMiiState
),
1283 .class_init
= aspeed_mii_class_init
,
1286 static void ftgmac100_register_types(void)
1288 type_register_static(&ftgmac100_info
);
1289 type_register_static(&aspeed_mii_info
);
1292 type_init(ftgmac100_register_types
)