2 * QEMU PC System Emulator
4 * Copyright (c) 2003-2004 Fabrice Bellard
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
24 #include "qemu/osdep.h"
26 #include "hw/i386/pc.h"
27 #include "hw/char/serial.h"
28 #include "hw/i386/apic.h"
29 #include "hw/i386/topology.h"
30 #include "sysemu/cpus.h"
31 #include "hw/block/fdc.h"
33 #include "hw/pci/pci.h"
34 #include "hw/pci/pci_bus.h"
35 #include "hw/nvram/fw_cfg.h"
36 #include "hw/timer/hpet.h"
37 #include "hw/smbios/smbios.h"
38 #include "hw/loader.h"
40 #include "multiboot.h"
41 #include "hw/timer/mc146818rtc.h"
42 #include "hw/timer/i8254.h"
43 #include "hw/audio/pcspk.h"
44 #include "hw/pci/msi.h"
45 #include "hw/sysbus.h"
46 #include "sysemu/sysemu.h"
47 #include "sysemu/numa.h"
48 #include "sysemu/kvm.h"
49 #include "sysemu/qtest.h"
51 #include "hw/xen/xen.h"
52 #include "sysemu/block-backend.h"
53 #include "hw/block/block.h"
54 #include "ui/qemu-spice.h"
55 #include "exec/memory.h"
56 #include "exec/address-spaces.h"
57 #include "sysemu/arch_init.h"
58 #include "qemu/bitmap.h"
59 #include "qemu/config-file.h"
60 #include "qemu/error-report.h"
61 #include "hw/acpi/acpi.h"
62 #include "hw/acpi/cpu_hotplug.h"
63 #include "hw/boards.h"
64 #include "hw/pci/pci_host.h"
65 #include "acpi-build.h"
66 #include "hw/mem/pc-dimm.h"
67 #include "qapi/visitor.h"
68 #include "qapi-visit.h"
71 #include "hw/i386/intel_iommu.h"
73 /* debug PC/ISA interrupts */
77 #define DPRINTF(fmt, ...) \
78 do { printf("CPUIRQ: " fmt , ## __VA_ARGS__); } while (0)
80 #define DPRINTF(fmt, ...)
83 #define FW_CFG_ACPI_TABLES (FW_CFG_ARCH_LOCAL + 0)
84 #define FW_CFG_SMBIOS_ENTRIES (FW_CFG_ARCH_LOCAL + 1)
85 #define FW_CFG_IRQ0_OVERRIDE (FW_CFG_ARCH_LOCAL + 2)
86 #define FW_CFG_E820_TABLE (FW_CFG_ARCH_LOCAL + 3)
87 #define FW_CFG_HPET (FW_CFG_ARCH_LOCAL + 4)
89 #define E820_NR_ENTRIES 16
95 } QEMU_PACKED
__attribute((__aligned__(4)));
99 struct e820_entry entry
[E820_NR_ENTRIES
];
100 } QEMU_PACKED
__attribute((__aligned__(4)));
102 static struct e820_table e820_reserve
;
103 static struct e820_entry
*e820_table
;
104 static unsigned e820_entries
;
105 struct hpet_fw_config hpet_cfg
= {.count
= UINT8_MAX
};
107 void gsi_handler(void *opaque
, int n
, int level
)
109 GSIState
*s
= opaque
;
111 DPRINTF("pc: %s GSI %d\n", level
? "raising" : "lowering", n
);
112 if (n
< ISA_NUM_IRQS
) {
113 qemu_set_irq(s
->i8259_irq
[n
], level
);
115 qemu_set_irq(s
->ioapic_irq
[n
], level
);
118 static void ioport80_write(void *opaque
, hwaddr addr
, uint64_t data
,
123 static uint64_t ioport80_read(void *opaque
, hwaddr addr
, unsigned size
)
125 return 0xffffffffffffffffULL
;
128 /* MSDOS compatibility mode FPU exception support */
129 static qemu_irq ferr_irq
;
131 void pc_register_ferr_irq(qemu_irq irq
)
136 /* XXX: add IGNNE support */
137 void cpu_set_ferr(CPUX86State
*s
)
139 qemu_irq_raise(ferr_irq
);
142 static void ioportF0_write(void *opaque
, hwaddr addr
, uint64_t data
,
145 qemu_irq_lower(ferr_irq
);
148 static uint64_t ioportF0_read(void *opaque
, hwaddr addr
, unsigned size
)
150 return 0xffffffffffffffffULL
;
154 uint64_t cpu_get_tsc(CPUX86State
*env
)
156 return cpu_get_ticks();
160 int cpu_get_pic_interrupt(CPUX86State
*env
)
162 X86CPU
*cpu
= x86_env_get_cpu(env
);
165 if (!kvm_irqchip_in_kernel()) {
166 intno
= apic_get_interrupt(cpu
->apic_state
);
170 /* read the irq from the PIC */
171 if (!apic_accept_pic_intr(cpu
->apic_state
)) {
176 intno
= pic_read_irq(isa_pic
);
180 static void pic_irq_request(void *opaque
, int irq
, int level
)
182 CPUState
*cs
= first_cpu
;
183 X86CPU
*cpu
= X86_CPU(cs
);
185 DPRINTF("pic_irqs: %s irq %d\n", level
? "raise" : "lower", irq
);
186 if (cpu
->apic_state
&& !kvm_irqchip_in_kernel()) {
189 if (apic_accept_pic_intr(cpu
->apic_state
)) {
190 apic_deliver_pic_intr(cpu
->apic_state
, level
);
195 cpu_interrupt(cs
, CPU_INTERRUPT_HARD
);
197 cpu_reset_interrupt(cs
, CPU_INTERRUPT_HARD
);
202 /* PC cmos mappings */
204 #define REG_EQUIPMENT_BYTE 0x14
206 int cmos_get_fd_drive_type(FloppyDriveType fd0
)
211 case FLOPPY_DRIVE_TYPE_144
:
212 /* 1.44 Mb 3"5 drive */
215 case FLOPPY_DRIVE_TYPE_288
:
216 /* 2.88 Mb 3"5 drive */
219 case FLOPPY_DRIVE_TYPE_120
:
220 /* 1.2 Mb 5"5 drive */
223 case FLOPPY_DRIVE_TYPE_NONE
:
231 static void cmos_init_hd(ISADevice
*s
, int type_ofs
, int info_ofs
,
232 int16_t cylinders
, int8_t heads
, int8_t sectors
)
234 rtc_set_memory(s
, type_ofs
, 47);
235 rtc_set_memory(s
, info_ofs
, cylinders
);
236 rtc_set_memory(s
, info_ofs
+ 1, cylinders
>> 8);
237 rtc_set_memory(s
, info_ofs
+ 2, heads
);
238 rtc_set_memory(s
, info_ofs
+ 3, 0xff);
239 rtc_set_memory(s
, info_ofs
+ 4, 0xff);
240 rtc_set_memory(s
, info_ofs
+ 5, 0xc0 | ((heads
> 8) << 3));
241 rtc_set_memory(s
, info_ofs
+ 6, cylinders
);
242 rtc_set_memory(s
, info_ofs
+ 7, cylinders
>> 8);
243 rtc_set_memory(s
, info_ofs
+ 8, sectors
);
246 /* convert boot_device letter to something recognizable by the bios */
247 static int boot_device2nibble(char boot_device
)
249 switch(boot_device
) {
252 return 0x01; /* floppy boot */
254 return 0x02; /* hard drive boot */
256 return 0x03; /* CD-ROM boot */
258 return 0x04; /* Network boot */
263 static void set_boot_dev(ISADevice
*s
, const char *boot_device
, Error
**errp
)
265 #define PC_MAX_BOOT_DEVICES 3
266 int nbds
, bds
[3] = { 0, };
269 nbds
= strlen(boot_device
);
270 if (nbds
> PC_MAX_BOOT_DEVICES
) {
271 error_setg(errp
, "Too many boot devices for PC");
274 for (i
= 0; i
< nbds
; i
++) {
275 bds
[i
] = boot_device2nibble(boot_device
[i
]);
277 error_setg(errp
, "Invalid boot device for PC: '%c'",
282 rtc_set_memory(s
, 0x3d, (bds
[1] << 4) | bds
[0]);
283 rtc_set_memory(s
, 0x38, (bds
[2] << 4) | (fd_bootchk
? 0x0 : 0x1));
286 static void pc_boot_set(void *opaque
, const char *boot_device
, Error
**errp
)
288 set_boot_dev(opaque
, boot_device
, errp
);
291 static void pc_cmos_init_floppy(ISADevice
*rtc_state
, ISADevice
*floppy
)
294 FloppyDriveType fd_type
[2] = { FLOPPY_DRIVE_TYPE_NONE
,
295 FLOPPY_DRIVE_TYPE_NONE
};
299 for (i
= 0; i
< 2; i
++) {
300 fd_type
[i
] = isa_fdc_get_drive_type(floppy
, i
);
303 val
= (cmos_get_fd_drive_type(fd_type
[0]) << 4) |
304 cmos_get_fd_drive_type(fd_type
[1]);
305 rtc_set_memory(rtc_state
, 0x10, val
);
307 val
= rtc_get_memory(rtc_state
, REG_EQUIPMENT_BYTE
);
309 if (fd_type
[0] != FLOPPY_DRIVE_TYPE_NONE
) {
312 if (fd_type
[1] != FLOPPY_DRIVE_TYPE_NONE
) {
319 val
|= 0x01; /* 1 drive, ready for boot */
322 val
|= 0x41; /* 2 drives, ready for boot */
325 rtc_set_memory(rtc_state
, REG_EQUIPMENT_BYTE
, val
);
328 typedef struct pc_cmos_init_late_arg
{
329 ISADevice
*rtc_state
;
331 } pc_cmos_init_late_arg
;
333 typedef struct check_fdc_state
{
338 static int check_fdc(Object
*obj
, void *opaque
)
340 CheckFdcState
*state
= opaque
;
343 Error
*local_err
= NULL
;
345 fdc
= object_dynamic_cast(obj
, TYPE_ISA_FDC
);
350 iobase
= object_property_get_uint(obj
, "iobase", &local_err
);
351 if (local_err
|| iobase
!= 0x3f0) {
352 error_free(local_err
);
357 state
->multiple
= true;
359 state
->floppy
= ISA_DEVICE(obj
);
364 static const char * const fdc_container_path
[] = {
365 "/unattached", "/peripheral", "/peripheral-anon"
369 * Locate the FDC at IO address 0x3f0, in order to configure the CMOS registers
372 ISADevice
*pc_find_fdc0(void)
376 CheckFdcState state
= { 0 };
378 for (i
= 0; i
< ARRAY_SIZE(fdc_container_path
); i
++) {
379 container
= container_get(qdev_get_machine(), fdc_container_path
[i
]);
380 object_child_foreach(container
, check_fdc
, &state
);
383 if (state
.multiple
) {
384 warn_report("multiple floppy disk controllers with "
385 "iobase=0x3f0 have been found");
386 error_printf("the one being picked for CMOS setup might not reflect "
393 static void pc_cmos_init_late(void *opaque
)
395 pc_cmos_init_late_arg
*arg
= opaque
;
396 ISADevice
*s
= arg
->rtc_state
;
398 int8_t heads
, sectors
;
403 if (arg
->idebus
[0] && ide_get_geometry(arg
->idebus
[0], 0,
404 &cylinders
, &heads
, §ors
) >= 0) {
405 cmos_init_hd(s
, 0x19, 0x1b, cylinders
, heads
, sectors
);
408 if (arg
->idebus
[0] && ide_get_geometry(arg
->idebus
[0], 1,
409 &cylinders
, &heads
, §ors
) >= 0) {
410 cmos_init_hd(s
, 0x1a, 0x24, cylinders
, heads
, sectors
);
413 rtc_set_memory(s
, 0x12, val
);
416 for (i
= 0; i
< 4; i
++) {
417 /* NOTE: ide_get_geometry() returns the physical
418 geometry. It is always such that: 1 <= sects <= 63, 1
419 <= heads <= 16, 1 <= cylinders <= 16383. The BIOS
420 geometry can be different if a translation is done. */
421 if (arg
->idebus
[i
/ 2] &&
422 ide_get_geometry(arg
->idebus
[i
/ 2], i
% 2,
423 &cylinders
, &heads
, §ors
) >= 0) {
424 trans
= ide_get_bios_chs_trans(arg
->idebus
[i
/ 2], i
% 2) - 1;
425 assert((trans
& ~3) == 0);
426 val
|= trans
<< (i
* 2);
429 rtc_set_memory(s
, 0x39, val
);
431 pc_cmos_init_floppy(s
, pc_find_fdc0());
433 qemu_unregister_reset(pc_cmos_init_late
, opaque
);
436 void pc_cmos_init(PCMachineState
*pcms
,
437 BusState
*idebus0
, BusState
*idebus1
,
441 static pc_cmos_init_late_arg arg
;
443 /* various important CMOS locations needed by PC/Bochs bios */
446 /* base memory (first MiB) */
447 val
= MIN(pcms
->below_4g_mem_size
/ 1024, 640);
448 rtc_set_memory(s
, 0x15, val
);
449 rtc_set_memory(s
, 0x16, val
>> 8);
450 /* extended memory (next 64MiB) */
451 if (pcms
->below_4g_mem_size
> 1024 * 1024) {
452 val
= (pcms
->below_4g_mem_size
- 1024 * 1024) / 1024;
458 rtc_set_memory(s
, 0x17, val
);
459 rtc_set_memory(s
, 0x18, val
>> 8);
460 rtc_set_memory(s
, 0x30, val
);
461 rtc_set_memory(s
, 0x31, val
>> 8);
462 /* memory between 16MiB and 4GiB */
463 if (pcms
->below_4g_mem_size
> 16 * 1024 * 1024) {
464 val
= (pcms
->below_4g_mem_size
- 16 * 1024 * 1024) / 65536;
470 rtc_set_memory(s
, 0x34, val
);
471 rtc_set_memory(s
, 0x35, val
>> 8);
472 /* memory above 4GiB */
473 val
= pcms
->above_4g_mem_size
/ 65536;
474 rtc_set_memory(s
, 0x5b, val
);
475 rtc_set_memory(s
, 0x5c, val
>> 8);
476 rtc_set_memory(s
, 0x5d, val
>> 16);
478 object_property_add_link(OBJECT(pcms
), "rtc_state",
480 (Object
**)&pcms
->rtc
,
481 object_property_allow_set_link
,
482 OBJ_PROP_LINK_UNREF_ON_RELEASE
, &error_abort
);
483 object_property_set_link(OBJECT(pcms
), OBJECT(s
),
484 "rtc_state", &error_abort
);
486 set_boot_dev(s
, MACHINE(pcms
)->boot_order
, &error_fatal
);
489 val
|= 0x02; /* FPU is there */
490 val
|= 0x04; /* PS/2 mouse installed */
491 rtc_set_memory(s
, REG_EQUIPMENT_BYTE
, val
);
493 /* hard drives and FDC */
495 arg
.idebus
[0] = idebus0
;
496 arg
.idebus
[1] = idebus1
;
497 qemu_register_reset(pc_cmos_init_late
, &arg
);
500 #define TYPE_PORT92 "port92"
501 #define PORT92(obj) OBJECT_CHECK(Port92State, (obj), TYPE_PORT92)
503 /* port 92 stuff: could be split off */
504 typedef struct Port92State
{
505 ISADevice parent_obj
;
512 static void port92_write(void *opaque
, hwaddr addr
, uint64_t val
,
515 Port92State
*s
= opaque
;
516 int oldval
= s
->outport
;
518 DPRINTF("port92: write 0x%02" PRIx64
"\n", val
);
520 qemu_set_irq(s
->a20_out
, (val
>> 1) & 1);
521 if ((val
& 1) && !(oldval
& 1)) {
522 qemu_system_reset_request(SHUTDOWN_CAUSE_GUEST_RESET
);
526 static uint64_t port92_read(void *opaque
, hwaddr addr
,
529 Port92State
*s
= opaque
;
533 DPRINTF("port92: read 0x%02x\n", ret
);
537 static void port92_init(ISADevice
*dev
, qemu_irq a20_out
)
539 qdev_connect_gpio_out_named(DEVICE(dev
), PORT92_A20_LINE
, 0, a20_out
);
542 static const VMStateDescription vmstate_port92_isa
= {
545 .minimum_version_id
= 1,
546 .fields
= (VMStateField
[]) {
547 VMSTATE_UINT8(outport
, Port92State
),
548 VMSTATE_END_OF_LIST()
552 static void port92_reset(DeviceState
*d
)
554 Port92State
*s
= PORT92(d
);
559 static const MemoryRegionOps port92_ops
= {
561 .write
= port92_write
,
563 .min_access_size
= 1,
564 .max_access_size
= 1,
566 .endianness
= DEVICE_LITTLE_ENDIAN
,
569 static void port92_initfn(Object
*obj
)
571 Port92State
*s
= PORT92(obj
);
573 memory_region_init_io(&s
->io
, OBJECT(s
), &port92_ops
, s
, "port92", 1);
577 qdev_init_gpio_out_named(DEVICE(obj
), &s
->a20_out
, PORT92_A20_LINE
, 1);
580 static void port92_realizefn(DeviceState
*dev
, Error
**errp
)
582 ISADevice
*isadev
= ISA_DEVICE(dev
);
583 Port92State
*s
= PORT92(dev
);
585 isa_register_ioport(isadev
, &s
->io
, 0x92);
588 static void port92_class_initfn(ObjectClass
*klass
, void *data
)
590 DeviceClass
*dc
= DEVICE_CLASS(klass
);
592 dc
->realize
= port92_realizefn
;
593 dc
->reset
= port92_reset
;
594 dc
->vmsd
= &vmstate_port92_isa
;
596 * Reason: unlike ordinary ISA devices, this one needs additional
597 * wiring: its A20 output line needs to be wired up by
600 dc
->user_creatable
= false;
603 static const TypeInfo port92_info
= {
605 .parent
= TYPE_ISA_DEVICE
,
606 .instance_size
= sizeof(Port92State
),
607 .instance_init
= port92_initfn
,
608 .class_init
= port92_class_initfn
,
611 static void port92_register_types(void)
613 type_register_static(&port92_info
);
616 type_init(port92_register_types
)
618 static void handle_a20_line_change(void *opaque
, int irq
, int level
)
620 X86CPU
*cpu
= opaque
;
622 /* XXX: send to all CPUs ? */
623 /* XXX: add logic to handle multiple A20 line sources */
624 x86_cpu_set_a20(cpu
, level
);
627 int e820_add_entry(uint64_t address
, uint64_t length
, uint32_t type
)
629 int index
= le32_to_cpu(e820_reserve
.count
);
630 struct e820_entry
*entry
;
632 if (type
!= E820_RAM
) {
633 /* old FW_CFG_E820_TABLE entry -- reservations only */
634 if (index
>= E820_NR_ENTRIES
) {
637 entry
= &e820_reserve
.entry
[index
++];
639 entry
->address
= cpu_to_le64(address
);
640 entry
->length
= cpu_to_le64(length
);
641 entry
->type
= cpu_to_le32(type
);
643 e820_reserve
.count
= cpu_to_le32(index
);
646 /* new "etc/e820" file -- include ram too */
647 e820_table
= g_renew(struct e820_entry
, e820_table
, e820_entries
+ 1);
648 e820_table
[e820_entries
].address
= cpu_to_le64(address
);
649 e820_table
[e820_entries
].length
= cpu_to_le64(length
);
650 e820_table
[e820_entries
].type
= cpu_to_le32(type
);
656 int e820_get_num_entries(void)
661 bool e820_get_entry(int idx
, uint32_t type
, uint64_t *address
, uint64_t *length
)
663 if (idx
< e820_entries
&& e820_table
[idx
].type
== cpu_to_le32(type
)) {
664 *address
= le64_to_cpu(e820_table
[idx
].address
);
665 *length
= le64_to_cpu(e820_table
[idx
].length
);
671 /* Enables contiguous-apic-ID mode, for compatibility */
672 static bool compat_apic_id_mode
;
674 void enable_compat_apic_id_mode(void)
676 compat_apic_id_mode
= true;
679 /* Calculates initial APIC ID for a specific CPU index
681 * Currently we need to be able to calculate the APIC ID from the CPU index
682 * alone (without requiring a CPU object), as the QEMU<->Seabios interfaces have
683 * no concept of "CPU index", and the NUMA tables on fw_cfg need the APIC ID of
684 * all CPUs up to max_cpus.
686 static uint32_t x86_cpu_apic_id_from_index(unsigned int cpu_index
)
691 correct_id
= x86_apicid_from_cpu_idx(smp_cores
, smp_threads
, cpu_index
);
692 if (compat_apic_id_mode
) {
693 if (cpu_index
!= correct_id
&& !warned
&& !qtest_enabled()) {
694 error_report("APIC IDs set in compatibility mode, "
695 "CPU topology won't match the configuration");
704 static void pc_build_smbios(PCMachineState
*pcms
)
706 uint8_t *smbios_tables
, *smbios_anchor
;
707 size_t smbios_tables_len
, smbios_anchor_len
;
708 struct smbios_phys_mem_area
*mem_array
;
709 unsigned i
, array_count
;
710 MachineState
*ms
= MACHINE(pcms
);
711 X86CPU
*cpu
= X86_CPU(ms
->possible_cpus
->cpus
[0].cpu
);
713 /* tell smbios about cpuid version and features */
714 smbios_set_cpuid(cpu
->env
.cpuid_version
, cpu
->env
.features
[FEAT_1_EDX
]);
716 smbios_tables
= smbios_get_table_legacy(&smbios_tables_len
);
718 fw_cfg_add_bytes(pcms
->fw_cfg
, FW_CFG_SMBIOS_ENTRIES
,
719 smbios_tables
, smbios_tables_len
);
722 /* build the array of physical mem area from e820 table */
723 mem_array
= g_malloc0(sizeof(*mem_array
) * e820_get_num_entries());
724 for (i
= 0, array_count
= 0; i
< e820_get_num_entries(); i
++) {
727 if (e820_get_entry(i
, E820_RAM
, &addr
, &len
)) {
728 mem_array
[array_count
].address
= addr
;
729 mem_array
[array_count
].length
= len
;
733 smbios_get_tables(mem_array
, array_count
,
734 &smbios_tables
, &smbios_tables_len
,
735 &smbios_anchor
, &smbios_anchor_len
);
739 fw_cfg_add_file(pcms
->fw_cfg
, "etc/smbios/smbios-tables",
740 smbios_tables
, smbios_tables_len
);
741 fw_cfg_add_file(pcms
->fw_cfg
, "etc/smbios/smbios-anchor",
742 smbios_anchor
, smbios_anchor_len
);
746 static FWCfgState
*bochs_bios_init(AddressSpace
*as
, PCMachineState
*pcms
)
749 uint64_t *numa_fw_cfg
;
751 const CPUArchIdList
*cpus
;
752 MachineClass
*mc
= MACHINE_GET_CLASS(pcms
);
754 fw_cfg
= fw_cfg_init_io_dma(FW_CFG_IO_BASE
, FW_CFG_IO_BASE
+ 4, as
);
755 fw_cfg_add_i16(fw_cfg
, FW_CFG_NB_CPUS
, pcms
->boot_cpus
);
757 /* FW_CFG_MAX_CPUS is a bit confusing/problematic on x86:
759 * For machine types prior to 1.8, SeaBIOS needs FW_CFG_MAX_CPUS for
760 * building MPTable, ACPI MADT, ACPI CPU hotplug and ACPI SRAT table,
761 * that tables are based on xAPIC ID and QEMU<->SeaBIOS interface
762 * for CPU hotplug also uses APIC ID and not "CPU index".
763 * This means that FW_CFG_MAX_CPUS is not the "maximum number of CPUs",
764 * but the "limit to the APIC ID values SeaBIOS may see".
766 * So for compatibility reasons with old BIOSes we are stuck with
767 * "etc/max-cpus" actually being apic_id_limit
769 fw_cfg_add_i16(fw_cfg
, FW_CFG_MAX_CPUS
, (uint16_t)pcms
->apic_id_limit
);
770 fw_cfg_add_i64(fw_cfg
, FW_CFG_RAM_SIZE
, (uint64_t)ram_size
);
771 fw_cfg_add_bytes(fw_cfg
, FW_CFG_ACPI_TABLES
,
772 acpi_tables
, acpi_tables_len
);
773 fw_cfg_add_i32(fw_cfg
, FW_CFG_IRQ0_OVERRIDE
, kvm_allows_irq0_override());
775 fw_cfg_add_bytes(fw_cfg
, FW_CFG_E820_TABLE
,
776 &e820_reserve
, sizeof(e820_reserve
));
777 fw_cfg_add_file(fw_cfg
, "etc/e820", e820_table
,
778 sizeof(struct e820_entry
) * e820_entries
);
780 fw_cfg_add_bytes(fw_cfg
, FW_CFG_HPET
, &hpet_cfg
, sizeof(hpet_cfg
));
781 /* allocate memory for the NUMA channel: one (64bit) word for the number
782 * of nodes, one word for each VCPU->node and one word for each node to
783 * hold the amount of memory.
785 numa_fw_cfg
= g_new0(uint64_t, 1 + pcms
->apic_id_limit
+ nb_numa_nodes
);
786 numa_fw_cfg
[0] = cpu_to_le64(nb_numa_nodes
);
787 cpus
= mc
->possible_cpu_arch_ids(MACHINE(pcms
));
788 for (i
= 0; i
< cpus
->len
; i
++) {
789 unsigned int apic_id
= cpus
->cpus
[i
].arch_id
;
790 assert(apic_id
< pcms
->apic_id_limit
);
791 numa_fw_cfg
[apic_id
+ 1] = cpu_to_le64(cpus
->cpus
[i
].props
.node_id
);
793 for (i
= 0; i
< nb_numa_nodes
; i
++) {
794 numa_fw_cfg
[pcms
->apic_id_limit
+ 1 + i
] =
795 cpu_to_le64(numa_info
[i
].node_mem
);
797 fw_cfg_add_bytes(fw_cfg
, FW_CFG_NUMA
, numa_fw_cfg
,
798 (1 + pcms
->apic_id_limit
+ nb_numa_nodes
) *
799 sizeof(*numa_fw_cfg
));
804 static long get_file_size(FILE *f
)
808 /* XXX: on Unix systems, using fstat() probably makes more sense */
811 fseek(f
, 0, SEEK_END
);
813 fseek(f
, where
, SEEK_SET
);
818 /* setup_data types */
820 #define SETUP_E820_EXT 1
830 } __attribute__((packed
));
832 static void load_linux(PCMachineState
*pcms
,
836 int setup_size
, kernel_size
, initrd_size
= 0, cmdline_size
;
837 int dtb_size
, setup_data_offset
;
839 uint8_t header
[8192], *setup
, *kernel
, *initrd_data
;
840 hwaddr real_addr
, prot_addr
, cmdline_addr
, initrd_addr
= 0;
843 MachineState
*machine
= MACHINE(pcms
);
844 PCMachineClass
*pcmc
= PC_MACHINE_GET_CLASS(pcms
);
845 struct setup_data
*setup_data
;
846 const char *kernel_filename
= machine
->kernel_filename
;
847 const char *initrd_filename
= machine
->initrd_filename
;
848 const char *dtb_filename
= machine
->dtb
;
849 const char *kernel_cmdline
= machine
->kernel_cmdline
;
851 /* Align to 16 bytes as a paranoia measure */
852 cmdline_size
= (strlen(kernel_cmdline
)+16) & ~15;
854 /* load the kernel header */
855 f
= fopen(kernel_filename
, "rb");
856 if (!f
|| !(kernel_size
= get_file_size(f
)) ||
857 fread(header
, 1, MIN(ARRAY_SIZE(header
), kernel_size
), f
) !=
858 MIN(ARRAY_SIZE(header
), kernel_size
)) {
859 fprintf(stderr
, "qemu: could not load kernel '%s': %s\n",
860 kernel_filename
, strerror(errno
));
864 /* kernel protocol version */
866 fprintf(stderr
, "header magic: %#x\n", ldl_p(header
+0x202));
868 if (ldl_p(header
+0x202) == 0x53726448) {
869 protocol
= lduw_p(header
+0x206);
871 /* This looks like a multiboot kernel. If it is, let's stop
872 treating it like a Linux kernel. */
873 if (load_multiboot(fw_cfg
, f
, kernel_filename
, initrd_filename
,
874 kernel_cmdline
, kernel_size
, header
)) {
880 if (protocol
< 0x200 || !(header
[0x211] & 0x01)) {
883 cmdline_addr
= 0x9a000 - cmdline_size
;
885 } else if (protocol
< 0x202) {
886 /* High but ancient kernel */
888 cmdline_addr
= 0x9a000 - cmdline_size
;
889 prot_addr
= 0x100000;
891 /* High and recent kernel */
893 cmdline_addr
= 0x20000;
894 prot_addr
= 0x100000;
899 "qemu: real_addr = 0x" TARGET_FMT_plx
"\n"
900 "qemu: cmdline_addr = 0x" TARGET_FMT_plx
"\n"
901 "qemu: prot_addr = 0x" TARGET_FMT_plx
"\n",
907 /* highest address for loading the initrd */
908 if (protocol
>= 0x203) {
909 initrd_max
= ldl_p(header
+0x22c);
911 initrd_max
= 0x37ffffff;
914 if (initrd_max
>= pcms
->below_4g_mem_size
- pcmc
->acpi_data_size
) {
915 initrd_max
= pcms
->below_4g_mem_size
- pcmc
->acpi_data_size
- 1;
918 fw_cfg_add_i32(fw_cfg
, FW_CFG_CMDLINE_ADDR
, cmdline_addr
);
919 fw_cfg_add_i32(fw_cfg
, FW_CFG_CMDLINE_SIZE
, strlen(kernel_cmdline
)+1);
920 fw_cfg_add_string(fw_cfg
, FW_CFG_CMDLINE_DATA
, kernel_cmdline
);
922 if (protocol
>= 0x202) {
923 stl_p(header
+0x228, cmdline_addr
);
925 stw_p(header
+0x20, 0xA33F);
926 stw_p(header
+0x22, cmdline_addr
-real_addr
);
929 /* handle vga= parameter */
930 vmode
= strstr(kernel_cmdline
, "vga=");
932 unsigned int video_mode
;
935 if (!strncmp(vmode
, "normal", 6)) {
937 } else if (!strncmp(vmode
, "ext", 3)) {
939 } else if (!strncmp(vmode
, "ask", 3)) {
942 video_mode
= strtol(vmode
, NULL
, 0);
944 stw_p(header
+0x1fa, video_mode
);
948 /* High nybble = B reserved for QEMU; low nybble is revision number.
949 If this code is substantially changed, you may want to consider
950 incrementing the revision. */
951 if (protocol
>= 0x200) {
952 header
[0x210] = 0xB0;
955 if (protocol
>= 0x201) {
956 header
[0x211] |= 0x80; /* CAN_USE_HEAP */
957 stw_p(header
+0x224, cmdline_addr
-real_addr
-0x200);
961 if (initrd_filename
) {
962 if (protocol
< 0x200) {
963 fprintf(stderr
, "qemu: linux kernel too old to load a ram disk\n");
967 initrd_size
= get_image_size(initrd_filename
);
968 if (initrd_size
< 0) {
969 fprintf(stderr
, "qemu: error reading initrd %s: %s\n",
970 initrd_filename
, strerror(errno
));
974 initrd_addr
= (initrd_max
-initrd_size
) & ~4095;
976 initrd_data
= g_malloc(initrd_size
);
977 load_image(initrd_filename
, initrd_data
);
979 fw_cfg_add_i32(fw_cfg
, FW_CFG_INITRD_ADDR
, initrd_addr
);
980 fw_cfg_add_i32(fw_cfg
, FW_CFG_INITRD_SIZE
, initrd_size
);
981 fw_cfg_add_bytes(fw_cfg
, FW_CFG_INITRD_DATA
, initrd_data
, initrd_size
);
983 stl_p(header
+0x218, initrd_addr
);
984 stl_p(header
+0x21c, initrd_size
);
987 /* load kernel and setup */
988 setup_size
= header
[0x1f1];
989 if (setup_size
== 0) {
992 setup_size
= (setup_size
+1)*512;
993 if (setup_size
> kernel_size
) {
994 fprintf(stderr
, "qemu: invalid kernel header\n");
997 kernel_size
-= setup_size
;
999 setup
= g_malloc(setup_size
);
1000 kernel
= g_malloc(kernel_size
);
1001 fseek(f
, 0, SEEK_SET
);
1002 if (fread(setup
, 1, setup_size
, f
) != setup_size
) {
1003 fprintf(stderr
, "fread() failed\n");
1006 if (fread(kernel
, 1, kernel_size
, f
) != kernel_size
) {
1007 fprintf(stderr
, "fread() failed\n");
1012 /* append dtb to kernel */
1014 if (protocol
< 0x209) {
1015 fprintf(stderr
, "qemu: Linux kernel too old to load a dtb\n");
1019 dtb_size
= get_image_size(dtb_filename
);
1020 if (dtb_size
<= 0) {
1021 fprintf(stderr
, "qemu: error reading dtb %s: %s\n",
1022 dtb_filename
, strerror(errno
));
1026 setup_data_offset
= QEMU_ALIGN_UP(kernel_size
, 16);
1027 kernel_size
= setup_data_offset
+ sizeof(struct setup_data
) + dtb_size
;
1028 kernel
= g_realloc(kernel
, kernel_size
);
1030 stq_p(header
+0x250, prot_addr
+ setup_data_offset
);
1032 setup_data
= (struct setup_data
*)(kernel
+ setup_data_offset
);
1033 setup_data
->next
= 0;
1034 setup_data
->type
= cpu_to_le32(SETUP_DTB
);
1035 setup_data
->len
= cpu_to_le32(dtb_size
);
1037 load_image_size(dtb_filename
, setup_data
->data
, dtb_size
);
1040 memcpy(setup
, header
, MIN(sizeof(header
), setup_size
));
1042 fw_cfg_add_i32(fw_cfg
, FW_CFG_KERNEL_ADDR
, prot_addr
);
1043 fw_cfg_add_i32(fw_cfg
, FW_CFG_KERNEL_SIZE
, kernel_size
);
1044 fw_cfg_add_bytes(fw_cfg
, FW_CFG_KERNEL_DATA
, kernel
, kernel_size
);
1046 fw_cfg_add_i32(fw_cfg
, FW_CFG_SETUP_ADDR
, real_addr
);
1047 fw_cfg_add_i32(fw_cfg
, FW_CFG_SETUP_SIZE
, setup_size
);
1048 fw_cfg_add_bytes(fw_cfg
, FW_CFG_SETUP_DATA
, setup
, setup_size
);
1050 option_rom
[nb_option_roms
].bootindex
= 0;
1051 option_rom
[nb_option_roms
].name
= "linuxboot.bin";
1052 if (pcmc
->linuxboot_dma_enabled
&& fw_cfg_dma_enabled(fw_cfg
)) {
1053 option_rom
[nb_option_roms
].name
= "linuxboot_dma.bin";
1058 #define NE2000_NB_MAX 6
1060 static const int ne2000_io
[NE2000_NB_MAX
] = { 0x300, 0x320, 0x340, 0x360,
1062 static const int ne2000_irq
[NE2000_NB_MAX
] = { 9, 10, 11, 3, 4, 5 };
1064 void pc_init_ne2k_isa(ISABus
*bus
, NICInfo
*nd
)
1066 static int nb_ne2k
= 0;
1068 if (nb_ne2k
== NE2000_NB_MAX
)
1070 isa_ne2000_init(bus
, ne2000_io
[nb_ne2k
],
1071 ne2000_irq
[nb_ne2k
], nd
);
1075 DeviceState
*cpu_get_current_apic(void)
1078 X86CPU
*cpu
= X86_CPU(current_cpu
);
1079 return cpu
->apic_state
;
1085 void pc_acpi_smi_interrupt(void *opaque
, int irq
, int level
)
1087 X86CPU
*cpu
= opaque
;
1090 cpu_interrupt(CPU(cpu
), CPU_INTERRUPT_SMI
);
1094 static void pc_new_cpu(const char *typename
, int64_t apic_id
, Error
**errp
)
1097 Error
*local_err
= NULL
;
1099 cpu
= object_new(typename
);
1101 object_property_set_uint(cpu
, apic_id
, "apic-id", &local_err
);
1102 object_property_set_bool(cpu
, true, "realized", &local_err
);
1105 error_propagate(errp
, local_err
);
1108 void pc_hot_add_cpu(const int64_t id
, Error
**errp
)
1111 MachineState
*ms
= MACHINE(qdev_get_machine());
1112 int64_t apic_id
= x86_cpu_apic_id_from_index(id
);
1113 Error
*local_err
= NULL
;
1116 error_setg(errp
, "Invalid CPU id: %" PRIi64
, id
);
1120 if (apic_id
>= ACPI_CPU_HOTPLUG_ID_LIMIT
) {
1121 error_setg(errp
, "Unable to add CPU: %" PRIi64
1122 ", resulting APIC ID (%" PRIi64
") is too large",
1127 assert(ms
->possible_cpus
->cpus
[0].cpu
); /* BSP is always present */
1128 oc
= OBJECT_CLASS(CPU_GET_CLASS(ms
->possible_cpus
->cpus
[0].cpu
));
1129 pc_new_cpu(object_class_get_name(oc
), apic_id
, &local_err
);
1131 error_propagate(errp
, local_err
);
1136 void pc_cpus_init(PCMachineState
*pcms
)
1141 const char *typename
;
1142 gchar
**model_pieces
;
1143 const CPUArchIdList
*possible_cpus
;
1144 MachineState
*machine
= MACHINE(pcms
);
1145 MachineClass
*mc
= MACHINE_GET_CLASS(pcms
);
1148 if (machine
->cpu_model
== NULL
) {
1149 #ifdef TARGET_X86_64
1150 machine
->cpu_model
= "qemu64";
1152 machine
->cpu_model
= "qemu32";
1156 model_pieces
= g_strsplit(machine
->cpu_model
, ",", 2);
1157 if (!model_pieces
[0]) {
1158 error_report("Invalid/empty CPU model name");
1162 oc
= cpu_class_by_name(TYPE_X86_CPU
, model_pieces
[0]);
1164 error_report("Unable to find CPU definition: %s", model_pieces
[0]);
1167 typename
= object_class_get_name(oc
);
1169 cc
->parse_features(typename
, model_pieces
[1], &error_fatal
);
1170 g_strfreev(model_pieces
);
1172 /* Calculates the limit to CPU APIC ID values
1174 * Limit for the APIC ID value, so that all
1175 * CPU APIC IDs are < pcms->apic_id_limit.
1177 * This is used for FW_CFG_MAX_CPUS. See comments on bochs_bios_init().
1179 pcms
->apic_id_limit
= x86_cpu_apic_id_from_index(max_cpus
- 1) + 1;
1180 possible_cpus
= mc
->possible_cpu_arch_ids(machine
);
1181 for (i
= 0; i
< smp_cpus
; i
++) {
1182 pc_new_cpu(typename
, possible_cpus
->cpus
[i
].arch_id
, &error_fatal
);
1186 static void pc_build_feature_control_file(PCMachineState
*pcms
)
1188 MachineState
*ms
= MACHINE(pcms
);
1189 X86CPU
*cpu
= X86_CPU(ms
->possible_cpus
->cpus
[0].cpu
);
1190 CPUX86State
*env
= &cpu
->env
;
1191 uint32_t unused
, ecx
, edx
;
1192 uint64_t feature_control_bits
= 0;
1195 cpu_x86_cpuid(env
, 1, 0, &unused
, &unused
, &ecx
, &edx
);
1196 if (ecx
& CPUID_EXT_VMX
) {
1197 feature_control_bits
|= FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX
;
1200 if ((edx
& (CPUID_EXT2_MCE
| CPUID_EXT2_MCA
)) ==
1201 (CPUID_EXT2_MCE
| CPUID_EXT2_MCA
) &&
1202 (env
->mcg_cap
& MCG_LMCE_P
)) {
1203 feature_control_bits
|= FEATURE_CONTROL_LMCE
;
1206 if (!feature_control_bits
) {
1210 val
= g_malloc(sizeof(*val
));
1211 *val
= cpu_to_le64(feature_control_bits
| FEATURE_CONTROL_LOCKED
);
1212 fw_cfg_add_file(pcms
->fw_cfg
, "etc/msr_feature_control", val
, sizeof(*val
));
1215 static void rtc_set_cpus_count(ISADevice
*rtc
, uint16_t cpus_count
)
1217 if (cpus_count
> 0xff) {
1218 /* If the number of CPUs can't be represented in 8 bits, the
1219 * BIOS must use "FW_CFG_NB_CPUS". Set RTC field to 0 just
1220 * to make old BIOSes fail more predictably.
1222 rtc_set_memory(rtc
, 0x5f, 0);
1224 rtc_set_memory(rtc
, 0x5f, cpus_count
- 1);
1229 void pc_machine_done(Notifier
*notifier
, void *data
)
1231 PCMachineState
*pcms
= container_of(notifier
,
1232 PCMachineState
, machine_done
);
1233 PCIBus
*bus
= pcms
->bus
;
1235 /* set the number of CPUs */
1236 rtc_set_cpus_count(pcms
->rtc
, pcms
->boot_cpus
);
1239 int extra_hosts
= 0;
1241 QLIST_FOREACH(bus
, &bus
->child
, sibling
) {
1242 /* look for expander root buses */
1243 if (pci_bus_is_root(bus
)) {
1247 if (extra_hosts
&& pcms
->fw_cfg
) {
1248 uint64_t *val
= g_malloc(sizeof(*val
));
1249 *val
= cpu_to_le64(extra_hosts
);
1250 fw_cfg_add_file(pcms
->fw_cfg
,
1251 "etc/extra-pci-roots", val
, sizeof(*val
));
1257 pc_build_smbios(pcms
);
1258 pc_build_feature_control_file(pcms
);
1259 /* update FW_CFG_NB_CPUS to account for -device added CPUs */
1260 fw_cfg_modify_i16(pcms
->fw_cfg
, FW_CFG_NB_CPUS
, pcms
->boot_cpus
);
1263 if (pcms
->apic_id_limit
> 255) {
1264 IntelIOMMUState
*iommu
= INTEL_IOMMU_DEVICE(x86_iommu_get_default());
1266 if (!iommu
|| !iommu
->x86_iommu
.intr_supported
||
1267 iommu
->intr_eim
!= ON_OFF_AUTO_ON
) {
1268 error_report("current -smp configuration requires "
1269 "Extended Interrupt Mode enabled. "
1270 "You can add an IOMMU using: "
1271 "-device intel-iommu,intremap=on,eim=on");
1277 void pc_guest_info_init(PCMachineState
*pcms
)
1281 pcms
->apic_xrupt_override
= kvm_allows_irq0_override();
1282 pcms
->numa_nodes
= nb_numa_nodes
;
1283 pcms
->node_mem
= g_malloc0(pcms
->numa_nodes
*
1284 sizeof *pcms
->node_mem
);
1285 for (i
= 0; i
< nb_numa_nodes
; i
++) {
1286 pcms
->node_mem
[i
] = numa_info
[i
].node_mem
;
1289 pcms
->machine_done
.notify
= pc_machine_done
;
1290 qemu_add_machine_init_done_notifier(&pcms
->machine_done
);
1293 /* setup pci memory address space mapping into system address space */
1294 void pc_pci_as_mapping_init(Object
*owner
, MemoryRegion
*system_memory
,
1295 MemoryRegion
*pci_address_space
)
1297 /* Set to lower priority than RAM */
1298 memory_region_add_subregion_overlap(system_memory
, 0x0,
1299 pci_address_space
, -1);
1302 void pc_acpi_init(const char *default_dsdt
)
1306 if (acpi_tables
!= NULL
) {
1307 /* manually set via -acpitable, leave it alone */
1311 filename
= qemu_find_file(QEMU_FILE_TYPE_BIOS
, default_dsdt
);
1312 if (filename
== NULL
) {
1313 fprintf(stderr
, "WARNING: failed to find %s\n", default_dsdt
);
1315 QemuOpts
*opts
= qemu_opts_create(qemu_find_opts("acpi"), NULL
, 0,
1319 qemu_opt_set(opts
, "file", filename
, &error_abort
);
1321 acpi_table_add_builtin(opts
, &err
);
1323 warn_reportf_err(err
, "failed to load %s: ", filename
);
1329 void xen_load_linux(PCMachineState
*pcms
)
1334 assert(MACHINE(pcms
)->kernel_filename
!= NULL
);
1336 fw_cfg
= fw_cfg_init_io(FW_CFG_IO_BASE
);
1337 fw_cfg_add_i16(fw_cfg
, FW_CFG_NB_CPUS
, pcms
->boot_cpus
);
1340 load_linux(pcms
, fw_cfg
);
1341 for (i
= 0; i
< nb_option_roms
; i
++) {
1342 assert(!strcmp(option_rom
[i
].name
, "linuxboot.bin") ||
1343 !strcmp(option_rom
[i
].name
, "linuxboot_dma.bin") ||
1344 !strcmp(option_rom
[i
].name
, "multiboot.bin"));
1345 rom_add_option(option_rom
[i
].name
, option_rom
[i
].bootindex
);
1347 pcms
->fw_cfg
= fw_cfg
;
1350 void pc_memory_init(PCMachineState
*pcms
,
1351 MemoryRegion
*system_memory
,
1352 MemoryRegion
*rom_memory
,
1353 MemoryRegion
**ram_memory
)
1356 MemoryRegion
*ram
, *option_rom_mr
;
1357 MemoryRegion
*ram_below_4g
, *ram_above_4g
;
1359 MachineState
*machine
= MACHINE(pcms
);
1360 PCMachineClass
*pcmc
= PC_MACHINE_GET_CLASS(pcms
);
1362 assert(machine
->ram_size
== pcms
->below_4g_mem_size
+
1363 pcms
->above_4g_mem_size
);
1365 linux_boot
= (machine
->kernel_filename
!= NULL
);
1367 /* Allocate RAM. We allocate it as a single memory region and use
1368 * aliases to address portions of it, mostly for backwards compatibility
1369 * with older qemus that used qemu_ram_alloc().
1371 ram
= g_malloc(sizeof(*ram
));
1372 memory_region_allocate_system_memory(ram
, NULL
, "pc.ram",
1375 ram_below_4g
= g_malloc(sizeof(*ram_below_4g
));
1376 memory_region_init_alias(ram_below_4g
, NULL
, "ram-below-4g", ram
,
1377 0, pcms
->below_4g_mem_size
);
1378 memory_region_add_subregion(system_memory
, 0, ram_below_4g
);
1379 e820_add_entry(0, pcms
->below_4g_mem_size
, E820_RAM
);
1380 if (pcms
->above_4g_mem_size
> 0) {
1381 ram_above_4g
= g_malloc(sizeof(*ram_above_4g
));
1382 memory_region_init_alias(ram_above_4g
, NULL
, "ram-above-4g", ram
,
1383 pcms
->below_4g_mem_size
,
1384 pcms
->above_4g_mem_size
);
1385 memory_region_add_subregion(system_memory
, 0x100000000ULL
,
1387 e820_add_entry(0x100000000ULL
, pcms
->above_4g_mem_size
, E820_RAM
);
1390 if (!pcmc
->has_reserved_memory
&&
1391 (machine
->ram_slots
||
1392 (machine
->maxram_size
> machine
->ram_size
))) {
1393 MachineClass
*mc
= MACHINE_GET_CLASS(machine
);
1395 error_report("\"-memory 'slots|maxmem'\" is not supported by: %s",
1400 /* initialize hotplug memory address space */
1401 if (pcmc
->has_reserved_memory
&&
1402 (machine
->ram_size
< machine
->maxram_size
)) {
1403 ram_addr_t hotplug_mem_size
=
1404 machine
->maxram_size
- machine
->ram_size
;
1406 if (machine
->ram_slots
> ACPI_MAX_RAM_SLOTS
) {
1407 error_report("unsupported amount of memory slots: %"PRIu64
,
1408 machine
->ram_slots
);
1412 if (QEMU_ALIGN_UP(machine
->maxram_size
,
1413 TARGET_PAGE_SIZE
) != machine
->maxram_size
) {
1414 error_report("maximum memory size must by aligned to multiple of "
1415 "%d bytes", TARGET_PAGE_SIZE
);
1419 pcms
->hotplug_memory
.base
=
1420 ROUND_UP(0x100000000ULL
+ pcms
->above_4g_mem_size
, 1ULL << 30);
1422 if (pcmc
->enforce_aligned_dimm
) {
1423 /* size hotplug region assuming 1G page max alignment per slot */
1424 hotplug_mem_size
+= (1ULL << 30) * machine
->ram_slots
;
1427 if ((pcms
->hotplug_memory
.base
+ hotplug_mem_size
) <
1429 error_report("unsupported amount of maximum memory: " RAM_ADDR_FMT
,
1430 machine
->maxram_size
);
1434 memory_region_init(&pcms
->hotplug_memory
.mr
, OBJECT(pcms
),
1435 "hotplug-memory", hotplug_mem_size
);
1436 memory_region_add_subregion(system_memory
, pcms
->hotplug_memory
.base
,
1437 &pcms
->hotplug_memory
.mr
);
1440 /* Initialize PC system firmware */
1441 pc_system_firmware_init(rom_memory
, !pcmc
->pci_enabled
);
1443 option_rom_mr
= g_malloc(sizeof(*option_rom_mr
));
1444 memory_region_init_ram(option_rom_mr
, NULL
, "pc.rom", PC_ROM_SIZE
,
1446 memory_region_add_subregion_overlap(rom_memory
,
1451 fw_cfg
= bochs_bios_init(&address_space_memory
, pcms
);
1455 if (pcmc
->has_reserved_memory
&& pcms
->hotplug_memory
.base
) {
1456 uint64_t *val
= g_malloc(sizeof(*val
));
1457 PCMachineClass
*pcmc
= PC_MACHINE_GET_CLASS(pcms
);
1458 uint64_t res_mem_end
= pcms
->hotplug_memory
.base
;
1460 if (!pcmc
->broken_reserved_end
) {
1461 res_mem_end
+= memory_region_size(&pcms
->hotplug_memory
.mr
);
1463 *val
= cpu_to_le64(ROUND_UP(res_mem_end
, 0x1ULL
<< 30));
1464 fw_cfg_add_file(fw_cfg
, "etc/reserved-memory-end", val
, sizeof(*val
));
1468 load_linux(pcms
, fw_cfg
);
1471 for (i
= 0; i
< nb_option_roms
; i
++) {
1472 rom_add_option(option_rom
[i
].name
, option_rom
[i
].bootindex
);
1474 pcms
->fw_cfg
= fw_cfg
;
1476 /* Init default IOAPIC address space */
1477 pcms
->ioapic_as
= &address_space_memory
;
1480 qemu_irq
pc_allocate_cpu_irq(void)
1482 return qemu_allocate_irq(pic_irq_request
, NULL
, 0);
1485 DeviceState
*pc_vga_init(ISABus
*isa_bus
, PCIBus
*pci_bus
)
1487 DeviceState
*dev
= NULL
;
1489 rom_set_order_override(FW_CFG_ORDER_OVERRIDE_VGA
);
1491 PCIDevice
*pcidev
= pci_vga_init(pci_bus
);
1492 dev
= pcidev
? &pcidev
->qdev
: NULL
;
1493 } else if (isa_bus
) {
1494 ISADevice
*isadev
= isa_vga_init(isa_bus
);
1495 dev
= isadev
? DEVICE(isadev
) : NULL
;
1497 rom_reset_order_override();
1501 static const MemoryRegionOps ioport80_io_ops
= {
1502 .write
= ioport80_write
,
1503 .read
= ioport80_read
,
1504 .endianness
= DEVICE_NATIVE_ENDIAN
,
1506 .min_access_size
= 1,
1507 .max_access_size
= 1,
1511 static const MemoryRegionOps ioportF0_io_ops
= {
1512 .write
= ioportF0_write
,
1513 .read
= ioportF0_read
,
1514 .endianness
= DEVICE_NATIVE_ENDIAN
,
1516 .min_access_size
= 1,
1517 .max_access_size
= 1,
1521 void pc_basic_device_init(ISABus
*isa_bus
, qemu_irq
*gsi
,
1522 ISADevice
**rtc_state
,
1529 DriveInfo
*fd
[MAX_FD
];
1530 DeviceState
*hpet
= NULL
;
1531 int pit_isa_irq
= 0;
1532 qemu_irq pit_alt_irq
= NULL
;
1533 qemu_irq rtc_irq
= NULL
;
1535 ISADevice
*i8042
, *port92
, *vmmouse
, *pit
= NULL
;
1536 MemoryRegion
*ioport80_io
= g_new(MemoryRegion
, 1);
1537 MemoryRegion
*ioportF0_io
= g_new(MemoryRegion
, 1);
1539 memory_region_init_io(ioport80_io
, NULL
, &ioport80_io_ops
, NULL
, "ioport80", 1);
1540 memory_region_add_subregion(isa_bus
->address_space_io
, 0x80, ioport80_io
);
1542 memory_region_init_io(ioportF0_io
, NULL
, &ioportF0_io_ops
, NULL
, "ioportF0", 1);
1543 memory_region_add_subregion(isa_bus
->address_space_io
, 0xf0, ioportF0_io
);
1546 * Check if an HPET shall be created.
1548 * Without KVM_CAP_PIT_STATE2, we cannot switch off the in-kernel PIT
1549 * when the HPET wants to take over. Thus we have to disable the latter.
1551 if (!no_hpet
&& (!kvm_irqchip_in_kernel() || kvm_has_pit_state2())) {
1552 /* In order to set property, here not using sysbus_try_create_simple */
1553 hpet
= qdev_try_create(NULL
, TYPE_HPET
);
1555 /* For pc-piix-*, hpet's intcap is always IRQ2. For pc-q35-1.7
1556 * and earlier, use IRQ2 for compat. Otherwise, use IRQ16~23,
1559 uint8_t compat
= object_property_get_uint(OBJECT(hpet
),
1562 qdev_prop_set_uint32(hpet
, HPET_INTCAP
, hpet_irqs
);
1564 qdev_init_nofail(hpet
);
1565 sysbus_mmio_map(SYS_BUS_DEVICE(hpet
), 0, HPET_BASE
);
1567 for (i
= 0; i
< GSI_NUM_PINS
; i
++) {
1568 sysbus_connect_irq(SYS_BUS_DEVICE(hpet
), i
, gsi
[i
]);
1571 pit_alt_irq
= qdev_get_gpio_in(hpet
, HPET_LEGACY_PIT_INT
);
1572 rtc_irq
= qdev_get_gpio_in(hpet
, HPET_LEGACY_RTC_INT
);
1575 *rtc_state
= rtc_init(isa_bus
, 2000, rtc_irq
);
1577 qemu_register_boot_set(pc_boot_set
, *rtc_state
);
1579 if (!xen_enabled() && has_pit
) {
1580 if (kvm_pit_in_kernel()) {
1581 pit
= kvm_pit_init(isa_bus
, 0x40);
1583 pit
= pit_init(isa_bus
, 0x40, pit_isa_irq
, pit_alt_irq
);
1586 /* connect PIT to output control line of the HPET */
1587 qdev_connect_gpio_out(hpet
, 0, qdev_get_gpio_in(DEVICE(pit
), 0));
1589 pcspk_init(isa_bus
, pit
);
1592 serial_hds_isa_init(isa_bus
, 0, MAX_SERIAL_PORTS
);
1593 parallel_hds_isa_init(isa_bus
, MAX_PARALLEL_PORTS
);
1595 a20_line
= qemu_allocate_irqs(handle_a20_line_change
, first_cpu
, 2);
1596 i8042
= isa_create_simple(isa_bus
, "i8042");
1597 i8042_setup_a20_line(i8042
, a20_line
[0]);
1599 vmport_init(isa_bus
);
1600 vmmouse
= isa_try_create(isa_bus
, "vmmouse");
1605 DeviceState
*dev
= DEVICE(vmmouse
);
1606 qdev_prop_set_ptr(dev
, "ps2_mouse", i8042
);
1607 qdev_init_nofail(dev
);
1609 port92
= isa_create_simple(isa_bus
, "port92");
1610 port92_init(port92
, a20_line
[1]);
1613 DMA_init(isa_bus
, 0);
1615 for(i
= 0; i
< MAX_FD
; i
++) {
1616 fd
[i
] = drive_get(IF_FLOPPY
, 0, i
);
1617 create_fdctrl
|= !!fd
[i
];
1619 if (create_fdctrl
) {
1620 fdctrl_init_isa(isa_bus
, fd
);
1624 void pc_nic_init(ISABus
*isa_bus
, PCIBus
*pci_bus
)
1628 rom_set_order_override(FW_CFG_ORDER_OVERRIDE_NIC
);
1629 for (i
= 0; i
< nb_nics
; i
++) {
1630 NICInfo
*nd
= &nd_table
[i
];
1632 if (!pci_bus
|| (nd
->model
&& strcmp(nd
->model
, "ne2k_isa") == 0)) {
1633 pc_init_ne2k_isa(isa_bus
, nd
);
1635 pci_nic_init_nofail(nd
, pci_bus
, "e1000", NULL
);
1638 rom_reset_order_override();
1641 void pc_pci_device_init(PCIBus
*pci_bus
)
1646 /* Note: if=scsi is deprecated with PC machine types */
1647 max_bus
= drive_get_max_bus(IF_SCSI
);
1648 for (bus
= 0; bus
<= max_bus
; bus
++) {
1649 pci_create_simple(pci_bus
, -1, "lsi53c895a");
1651 * By not creating frontends here, we make
1652 * scsi_legacy_handle_cmdline() create them, and warn that
1653 * this usage is deprecated.
1658 void ioapic_init_gsi(GSIState
*gsi_state
, const char *parent_name
)
1664 if (kvm_ioapic_in_kernel()) {
1665 dev
= qdev_create(NULL
, "kvm-ioapic");
1667 dev
= qdev_create(NULL
, "ioapic");
1670 object_property_add_child(object_resolve_path(parent_name
, NULL
),
1671 "ioapic", OBJECT(dev
), NULL
);
1673 qdev_init_nofail(dev
);
1674 d
= SYS_BUS_DEVICE(dev
);
1675 sysbus_mmio_map(d
, 0, IO_APIC_DEFAULT_ADDRESS
);
1677 for (i
= 0; i
< IOAPIC_NUM_PINS
; i
++) {
1678 gsi_state
->ioapic_irq
[i
] = qdev_get_gpio_in(dev
, i
);
1682 static void pc_dimm_plug(HotplugHandler
*hotplug_dev
,
1683 DeviceState
*dev
, Error
**errp
)
1685 HotplugHandlerClass
*hhc
;
1686 Error
*local_err
= NULL
;
1687 PCMachineState
*pcms
= PC_MACHINE(hotplug_dev
);
1688 PCMachineClass
*pcmc
= PC_MACHINE_GET_CLASS(pcms
);
1689 PCDIMMDevice
*dimm
= PC_DIMM(dev
);
1690 PCDIMMDeviceClass
*ddc
= PC_DIMM_GET_CLASS(dimm
);
1691 MemoryRegion
*mr
= ddc
->get_memory_region(dimm
);
1692 uint64_t align
= TARGET_PAGE_SIZE
;
1693 bool is_nvdimm
= object_dynamic_cast(OBJECT(dev
), TYPE_NVDIMM
);
1695 if (memory_region_get_alignment(mr
) && pcmc
->enforce_aligned_dimm
) {
1696 align
= memory_region_get_alignment(mr
);
1699 if (!pcms
->acpi_dev
) {
1700 error_setg(&local_err
,
1701 "memory hotplug is not enabled: missing acpi device");
1705 if (is_nvdimm
&& !pcms
->acpi_nvdimm_state
.is_enabled
) {
1706 error_setg(&local_err
,
1707 "nvdimm is not enabled: missing 'nvdimm' in '-M'");
1711 pc_dimm_memory_plug(dev
, &pcms
->hotplug_memory
, mr
, align
, &local_err
);
1717 nvdimm_plug(&pcms
->acpi_nvdimm_state
);
1720 hhc
= HOTPLUG_HANDLER_GET_CLASS(pcms
->acpi_dev
);
1721 hhc
->plug(HOTPLUG_HANDLER(pcms
->acpi_dev
), dev
, &error_abort
);
1723 error_propagate(errp
, local_err
);
1726 static void pc_dimm_unplug_request(HotplugHandler
*hotplug_dev
,
1727 DeviceState
*dev
, Error
**errp
)
1729 HotplugHandlerClass
*hhc
;
1730 Error
*local_err
= NULL
;
1731 PCMachineState
*pcms
= PC_MACHINE(hotplug_dev
);
1733 if (!pcms
->acpi_dev
) {
1734 error_setg(&local_err
,
1735 "memory hotplug is not enabled: missing acpi device");
1739 if (object_dynamic_cast(OBJECT(dev
), TYPE_NVDIMM
)) {
1740 error_setg(&local_err
,
1741 "nvdimm device hot unplug is not supported yet.");
1745 hhc
= HOTPLUG_HANDLER_GET_CLASS(pcms
->acpi_dev
);
1746 hhc
->unplug_request(HOTPLUG_HANDLER(pcms
->acpi_dev
), dev
, &local_err
);
1749 error_propagate(errp
, local_err
);
1752 static void pc_dimm_unplug(HotplugHandler
*hotplug_dev
,
1753 DeviceState
*dev
, Error
**errp
)
1755 PCMachineState
*pcms
= PC_MACHINE(hotplug_dev
);
1756 PCDIMMDevice
*dimm
= PC_DIMM(dev
);
1757 PCDIMMDeviceClass
*ddc
= PC_DIMM_GET_CLASS(dimm
);
1758 MemoryRegion
*mr
= ddc
->get_memory_region(dimm
);
1759 HotplugHandlerClass
*hhc
;
1760 Error
*local_err
= NULL
;
1762 hhc
= HOTPLUG_HANDLER_GET_CLASS(pcms
->acpi_dev
);
1763 hhc
->unplug(HOTPLUG_HANDLER(pcms
->acpi_dev
), dev
, &local_err
);
1769 pc_dimm_memory_unplug(dev
, &pcms
->hotplug_memory
, mr
);
1770 object_unparent(OBJECT(dev
));
1773 error_propagate(errp
, local_err
);
1776 static int pc_apic_cmp(const void *a
, const void *b
)
1778 CPUArchId
*apic_a
= (CPUArchId
*)a
;
1779 CPUArchId
*apic_b
= (CPUArchId
*)b
;
1781 return apic_a
->arch_id
- apic_b
->arch_id
;
1784 /* returns pointer to CPUArchId descriptor that matches CPU's apic_id
1785 * in ms->possible_cpus->cpus, if ms->possible_cpus->cpus has no
1786 * entry corresponding to CPU's apic_id returns NULL.
1788 static CPUArchId
*pc_find_cpu_slot(MachineState
*ms
, uint32_t id
, int *idx
)
1790 CPUArchId apic_id
, *found_cpu
;
1792 apic_id
.arch_id
= id
;
1793 found_cpu
= bsearch(&apic_id
, ms
->possible_cpus
->cpus
,
1794 ms
->possible_cpus
->len
, sizeof(*ms
->possible_cpus
->cpus
),
1796 if (found_cpu
&& idx
) {
1797 *idx
= found_cpu
- ms
->possible_cpus
->cpus
;
1802 static void pc_cpu_plug(HotplugHandler
*hotplug_dev
,
1803 DeviceState
*dev
, Error
**errp
)
1805 CPUArchId
*found_cpu
;
1806 HotplugHandlerClass
*hhc
;
1807 Error
*local_err
= NULL
;
1808 X86CPU
*cpu
= X86_CPU(dev
);
1809 PCMachineState
*pcms
= PC_MACHINE(hotplug_dev
);
1811 if (pcms
->acpi_dev
) {
1812 hhc
= HOTPLUG_HANDLER_GET_CLASS(pcms
->acpi_dev
);
1813 hhc
->plug(HOTPLUG_HANDLER(pcms
->acpi_dev
), dev
, &local_err
);
1819 /* increment the number of CPUs */
1822 rtc_set_cpus_count(pcms
->rtc
, pcms
->boot_cpus
);
1825 fw_cfg_modify_i16(pcms
->fw_cfg
, FW_CFG_NB_CPUS
, pcms
->boot_cpus
);
1828 found_cpu
= pc_find_cpu_slot(MACHINE(pcms
), cpu
->apic_id
, NULL
);
1829 found_cpu
->cpu
= OBJECT(dev
);
1831 error_propagate(errp
, local_err
);
1833 static void pc_cpu_unplug_request_cb(HotplugHandler
*hotplug_dev
,
1834 DeviceState
*dev
, Error
**errp
)
1837 HotplugHandlerClass
*hhc
;
1838 Error
*local_err
= NULL
;
1839 X86CPU
*cpu
= X86_CPU(dev
);
1840 PCMachineState
*pcms
= PC_MACHINE(hotplug_dev
);
1842 pc_find_cpu_slot(MACHINE(pcms
), cpu
->apic_id
, &idx
);
1845 error_setg(&local_err
, "Boot CPU is unpluggable");
1849 hhc
= HOTPLUG_HANDLER_GET_CLASS(pcms
->acpi_dev
);
1850 hhc
->unplug_request(HOTPLUG_HANDLER(pcms
->acpi_dev
), dev
, &local_err
);
1857 error_propagate(errp
, local_err
);
1861 static void pc_cpu_unplug_cb(HotplugHandler
*hotplug_dev
,
1862 DeviceState
*dev
, Error
**errp
)
1864 CPUArchId
*found_cpu
;
1865 HotplugHandlerClass
*hhc
;
1866 Error
*local_err
= NULL
;
1867 X86CPU
*cpu
= X86_CPU(dev
);
1868 PCMachineState
*pcms
= PC_MACHINE(hotplug_dev
);
1870 hhc
= HOTPLUG_HANDLER_GET_CLASS(pcms
->acpi_dev
);
1871 hhc
->unplug(HOTPLUG_HANDLER(pcms
->acpi_dev
), dev
, &local_err
);
1877 found_cpu
= pc_find_cpu_slot(MACHINE(pcms
), cpu
->apic_id
, NULL
);
1878 found_cpu
->cpu
= NULL
;
1879 object_unparent(OBJECT(dev
));
1881 /* decrement the number of CPUs */
1883 /* Update the number of CPUs in CMOS */
1884 rtc_set_cpus_count(pcms
->rtc
, pcms
->boot_cpus
);
1885 fw_cfg_modify_i16(pcms
->fw_cfg
, FW_CFG_NB_CPUS
, pcms
->boot_cpus
);
1887 error_propagate(errp
, local_err
);
1890 static void pc_cpu_pre_plug(HotplugHandler
*hotplug_dev
,
1891 DeviceState
*dev
, Error
**errp
)
1895 CPUArchId
*cpu_slot
;
1896 X86CPUTopoInfo topo
;
1897 X86CPU
*cpu
= X86_CPU(dev
);
1898 PCMachineState
*pcms
= PC_MACHINE(hotplug_dev
);
1900 /* if APIC ID is not set, set it based on socket/core/thread properties */
1901 if (cpu
->apic_id
== UNASSIGNED_APIC_ID
) {
1902 int max_socket
= (max_cpus
- 1) / smp_threads
/ smp_cores
;
1904 if (cpu
->socket_id
< 0) {
1905 error_setg(errp
, "CPU socket-id is not set");
1907 } else if (cpu
->socket_id
> max_socket
) {
1908 error_setg(errp
, "Invalid CPU socket-id: %u must be in range 0:%u",
1909 cpu
->socket_id
, max_socket
);
1912 if (cpu
->core_id
< 0) {
1913 error_setg(errp
, "CPU core-id is not set");
1915 } else if (cpu
->core_id
> (smp_cores
- 1)) {
1916 error_setg(errp
, "Invalid CPU core-id: %u must be in range 0:%u",
1917 cpu
->core_id
, smp_cores
- 1);
1920 if (cpu
->thread_id
< 0) {
1921 error_setg(errp
, "CPU thread-id is not set");
1923 } else if (cpu
->thread_id
> (smp_threads
- 1)) {
1924 error_setg(errp
, "Invalid CPU thread-id: %u must be in range 0:%u",
1925 cpu
->thread_id
, smp_threads
- 1);
1929 topo
.pkg_id
= cpu
->socket_id
;
1930 topo
.core_id
= cpu
->core_id
;
1931 topo
.smt_id
= cpu
->thread_id
;
1932 cpu
->apic_id
= apicid_from_topo_ids(smp_cores
, smp_threads
, &topo
);
1935 cpu_slot
= pc_find_cpu_slot(MACHINE(pcms
), cpu
->apic_id
, &idx
);
1937 MachineState
*ms
= MACHINE(pcms
);
1939 x86_topo_ids_from_apicid(cpu
->apic_id
, smp_cores
, smp_threads
, &topo
);
1940 error_setg(errp
, "Invalid CPU [socket: %u, core: %u, thread: %u] with"
1941 " APIC ID %" PRIu32
", valid index range 0:%d",
1942 topo
.pkg_id
, topo
.core_id
, topo
.smt_id
, cpu
->apic_id
,
1943 ms
->possible_cpus
->len
- 1);
1947 if (cpu_slot
->cpu
) {
1948 error_setg(errp
, "CPU[%d] with APIC ID %" PRIu32
" exists",
1953 /* if 'address' properties socket-id/core-id/thread-id are not set, set them
1954 * so that machine_query_hotpluggable_cpus would show correct values
1956 /* TODO: move socket_id/core_id/thread_id checks into x86_cpu_realizefn()
1957 * once -smp refactoring is complete and there will be CPU private
1958 * CPUState::nr_cores and CPUState::nr_threads fields instead of globals */
1959 x86_topo_ids_from_apicid(cpu
->apic_id
, smp_cores
, smp_threads
, &topo
);
1960 if (cpu
->socket_id
!= -1 && cpu
->socket_id
!= topo
.pkg_id
) {
1961 error_setg(errp
, "property socket-id: %u doesn't match set apic-id:"
1962 " 0x%x (socket-id: %u)", cpu
->socket_id
, cpu
->apic_id
, topo
.pkg_id
);
1965 cpu
->socket_id
= topo
.pkg_id
;
1967 if (cpu
->core_id
!= -1 && cpu
->core_id
!= topo
.core_id
) {
1968 error_setg(errp
, "property core-id: %u doesn't match set apic-id:"
1969 " 0x%x (core-id: %u)", cpu
->core_id
, cpu
->apic_id
, topo
.core_id
);
1972 cpu
->core_id
= topo
.core_id
;
1974 if (cpu
->thread_id
!= -1 && cpu
->thread_id
!= topo
.smt_id
) {
1975 error_setg(errp
, "property thread-id: %u doesn't match set apic-id:"
1976 " 0x%x (thread-id: %u)", cpu
->thread_id
, cpu
->apic_id
, topo
.smt_id
);
1979 cpu
->thread_id
= topo
.smt_id
;
1982 cs
->cpu_index
= idx
;
1984 numa_cpu_pre_plug(cpu_slot
, dev
, errp
);
1987 static void pc_machine_device_pre_plug_cb(HotplugHandler
*hotplug_dev
,
1988 DeviceState
*dev
, Error
**errp
)
1990 if (object_dynamic_cast(OBJECT(dev
), TYPE_CPU
)) {
1991 pc_cpu_pre_plug(hotplug_dev
, dev
, errp
);
1995 static void pc_machine_device_plug_cb(HotplugHandler
*hotplug_dev
,
1996 DeviceState
*dev
, Error
**errp
)
1998 if (object_dynamic_cast(OBJECT(dev
), TYPE_PC_DIMM
)) {
1999 pc_dimm_plug(hotplug_dev
, dev
, errp
);
2000 } else if (object_dynamic_cast(OBJECT(dev
), TYPE_CPU
)) {
2001 pc_cpu_plug(hotplug_dev
, dev
, errp
);
2005 static void pc_machine_device_unplug_request_cb(HotplugHandler
*hotplug_dev
,
2006 DeviceState
*dev
, Error
**errp
)
2008 if (object_dynamic_cast(OBJECT(dev
), TYPE_PC_DIMM
)) {
2009 pc_dimm_unplug_request(hotplug_dev
, dev
, errp
);
2010 } else if (object_dynamic_cast(OBJECT(dev
), TYPE_CPU
)) {
2011 pc_cpu_unplug_request_cb(hotplug_dev
, dev
, errp
);
2013 error_setg(errp
, "acpi: device unplug request for not supported device"
2014 " type: %s", object_get_typename(OBJECT(dev
)));
2018 static void pc_machine_device_unplug_cb(HotplugHandler
*hotplug_dev
,
2019 DeviceState
*dev
, Error
**errp
)
2021 if (object_dynamic_cast(OBJECT(dev
), TYPE_PC_DIMM
)) {
2022 pc_dimm_unplug(hotplug_dev
, dev
, errp
);
2023 } else if (object_dynamic_cast(OBJECT(dev
), TYPE_CPU
)) {
2024 pc_cpu_unplug_cb(hotplug_dev
, dev
, errp
);
2026 error_setg(errp
, "acpi: device unplug for not supported device"
2027 " type: %s", object_get_typename(OBJECT(dev
)));
2031 static HotplugHandler
*pc_get_hotpug_handler(MachineState
*machine
,
2034 PCMachineClass
*pcmc
= PC_MACHINE_GET_CLASS(machine
);
2036 if (object_dynamic_cast(OBJECT(dev
), TYPE_PC_DIMM
) ||
2037 object_dynamic_cast(OBJECT(dev
), TYPE_CPU
)) {
2038 return HOTPLUG_HANDLER(machine
);
2041 return pcmc
->get_hotplug_handler
?
2042 pcmc
->get_hotplug_handler(machine
, dev
) : NULL
;
2046 pc_machine_get_hotplug_memory_region_size(Object
*obj
, Visitor
*v
,
2047 const char *name
, void *opaque
,
2050 PCMachineState
*pcms
= PC_MACHINE(obj
);
2051 int64_t value
= memory_region_size(&pcms
->hotplug_memory
.mr
);
2053 visit_type_int(v
, name
, &value
, errp
);
2056 static void pc_machine_get_max_ram_below_4g(Object
*obj
, Visitor
*v
,
2057 const char *name
, void *opaque
,
2060 PCMachineState
*pcms
= PC_MACHINE(obj
);
2061 uint64_t value
= pcms
->max_ram_below_4g
;
2063 visit_type_size(v
, name
, &value
, errp
);
2066 static void pc_machine_set_max_ram_below_4g(Object
*obj
, Visitor
*v
,
2067 const char *name
, void *opaque
,
2070 PCMachineState
*pcms
= PC_MACHINE(obj
);
2071 Error
*error
= NULL
;
2074 visit_type_size(v
, name
, &value
, &error
);
2076 error_propagate(errp
, error
);
2079 if (value
> (1ULL << 32)) {
2081 "Machine option 'max-ram-below-4g=%"PRIu64
2082 "' expects size less than or equal to 4G", value
);
2083 error_propagate(errp
, error
);
2087 if (value
< (1ULL << 20)) {
2088 warn_report("small max_ram_below_4g(%"PRIu64
2089 ") less than 1M. BIOS may not work..",
2093 pcms
->max_ram_below_4g
= value
;
2096 static void pc_machine_get_vmport(Object
*obj
, Visitor
*v
, const char *name
,
2097 void *opaque
, Error
**errp
)
2099 PCMachineState
*pcms
= PC_MACHINE(obj
);
2100 OnOffAuto vmport
= pcms
->vmport
;
2102 visit_type_OnOffAuto(v
, name
, &vmport
, errp
);
2105 static void pc_machine_set_vmport(Object
*obj
, Visitor
*v
, const char *name
,
2106 void *opaque
, Error
**errp
)
2108 PCMachineState
*pcms
= PC_MACHINE(obj
);
2110 visit_type_OnOffAuto(v
, name
, &pcms
->vmport
, errp
);
2113 bool pc_machine_is_smm_enabled(PCMachineState
*pcms
)
2115 bool smm_available
= false;
2117 if (pcms
->smm
== ON_OFF_AUTO_OFF
) {
2121 if (tcg_enabled() || qtest_enabled()) {
2122 smm_available
= true;
2123 } else if (kvm_enabled()) {
2124 smm_available
= kvm_has_smm();
2127 if (smm_available
) {
2131 if (pcms
->smm
== ON_OFF_AUTO_ON
) {
2132 error_report("System Management Mode not supported by this hypervisor.");
2138 static void pc_machine_get_smm(Object
*obj
, Visitor
*v
, const char *name
,
2139 void *opaque
, Error
**errp
)
2141 PCMachineState
*pcms
= PC_MACHINE(obj
);
2142 OnOffAuto smm
= pcms
->smm
;
2144 visit_type_OnOffAuto(v
, name
, &smm
, errp
);
2147 static void pc_machine_set_smm(Object
*obj
, Visitor
*v
, const char *name
,
2148 void *opaque
, Error
**errp
)
2150 PCMachineState
*pcms
= PC_MACHINE(obj
);
2152 visit_type_OnOffAuto(v
, name
, &pcms
->smm
, errp
);
2155 static bool pc_machine_get_nvdimm(Object
*obj
, Error
**errp
)
2157 PCMachineState
*pcms
= PC_MACHINE(obj
);
2159 return pcms
->acpi_nvdimm_state
.is_enabled
;
2162 static void pc_machine_set_nvdimm(Object
*obj
, bool value
, Error
**errp
)
2164 PCMachineState
*pcms
= PC_MACHINE(obj
);
2166 pcms
->acpi_nvdimm_state
.is_enabled
= value
;
2169 static bool pc_machine_get_smbus(Object
*obj
, Error
**errp
)
2171 PCMachineState
*pcms
= PC_MACHINE(obj
);
2176 static void pc_machine_set_smbus(Object
*obj
, bool value
, Error
**errp
)
2178 PCMachineState
*pcms
= PC_MACHINE(obj
);
2180 pcms
->smbus
= value
;
2183 static bool pc_machine_get_sata(Object
*obj
, Error
**errp
)
2185 PCMachineState
*pcms
= PC_MACHINE(obj
);
2190 static void pc_machine_set_sata(Object
*obj
, bool value
, Error
**errp
)
2192 PCMachineState
*pcms
= PC_MACHINE(obj
);
2197 static bool pc_machine_get_pit(Object
*obj
, Error
**errp
)
2199 PCMachineState
*pcms
= PC_MACHINE(obj
);
2204 static void pc_machine_set_pit(Object
*obj
, bool value
, Error
**errp
)
2206 PCMachineState
*pcms
= PC_MACHINE(obj
);
2211 static void pc_machine_initfn(Object
*obj
)
2213 PCMachineState
*pcms
= PC_MACHINE(obj
);
2215 pcms
->max_ram_below_4g
= 0; /* use default */
2216 pcms
->smm
= ON_OFF_AUTO_AUTO
;
2217 pcms
->vmport
= ON_OFF_AUTO_AUTO
;
2218 /* nvdimm is disabled on default. */
2219 pcms
->acpi_nvdimm_state
.is_enabled
= false;
2220 /* acpi build is enabled by default if machine supports it */
2221 pcms
->acpi_build_enabled
= PC_MACHINE_GET_CLASS(pcms
)->has_acpi_build
;
2227 static void pc_machine_reset(void)
2232 qemu_devices_reset();
2234 /* Reset APIC after devices have been reset to cancel
2235 * any changes that qemu_devices_reset() might have done.
2240 if (cpu
->apic_state
) {
2241 device_reset(cpu
->apic_state
);
2246 static CpuInstanceProperties
2247 pc_cpu_index_to_props(MachineState
*ms
, unsigned cpu_index
)
2249 MachineClass
*mc
= MACHINE_GET_CLASS(ms
);
2250 const CPUArchIdList
*possible_cpus
= mc
->possible_cpu_arch_ids(ms
);
2252 assert(cpu_index
< possible_cpus
->len
);
2253 return possible_cpus
->cpus
[cpu_index
].props
;
2256 static const CPUArchIdList
*pc_possible_cpu_arch_ids(MachineState
*ms
)
2260 if (ms
->possible_cpus
) {
2262 * make sure that max_cpus hasn't changed since the first use, i.e.
2263 * -smp hasn't been parsed after it
2265 assert(ms
->possible_cpus
->len
== max_cpus
);
2266 return ms
->possible_cpus
;
2269 ms
->possible_cpus
= g_malloc0(sizeof(CPUArchIdList
) +
2270 sizeof(CPUArchId
) * max_cpus
);
2271 ms
->possible_cpus
->len
= max_cpus
;
2272 for (i
= 0; i
< ms
->possible_cpus
->len
; i
++) {
2273 X86CPUTopoInfo topo
;
2275 ms
->possible_cpus
->cpus
[i
].vcpus_count
= 1;
2276 ms
->possible_cpus
->cpus
[i
].arch_id
= x86_cpu_apic_id_from_index(i
);
2277 x86_topo_ids_from_apicid(ms
->possible_cpus
->cpus
[i
].arch_id
,
2278 smp_cores
, smp_threads
, &topo
);
2279 ms
->possible_cpus
->cpus
[i
].props
.has_socket_id
= true;
2280 ms
->possible_cpus
->cpus
[i
].props
.socket_id
= topo
.pkg_id
;
2281 ms
->possible_cpus
->cpus
[i
].props
.has_core_id
= true;
2282 ms
->possible_cpus
->cpus
[i
].props
.core_id
= topo
.core_id
;
2283 ms
->possible_cpus
->cpus
[i
].props
.has_thread_id
= true;
2284 ms
->possible_cpus
->cpus
[i
].props
.thread_id
= topo
.smt_id
;
2286 /* default distribution of CPUs over NUMA nodes */
2287 if (nb_numa_nodes
) {
2288 /* preset values but do not enable them i.e. 'has_node_id = false',
2289 * numa init code will enable them later if manual mapping wasn't
2291 ms
->possible_cpus
->cpus
[i
].props
.node_id
=
2292 topo
.pkg_id
% nb_numa_nodes
;
2295 return ms
->possible_cpus
;
2298 static void x86_nmi(NMIState
*n
, int cpu_index
, Error
**errp
)
2300 /* cpu index isn't used */
2304 X86CPU
*cpu
= X86_CPU(cs
);
2306 if (!cpu
->apic_state
) {
2307 cpu_interrupt(cs
, CPU_INTERRUPT_NMI
);
2309 apic_deliver_nmi(cpu
->apic_state
);
2314 static void pc_machine_class_init(ObjectClass
*oc
, void *data
)
2316 MachineClass
*mc
= MACHINE_CLASS(oc
);
2317 PCMachineClass
*pcmc
= PC_MACHINE_CLASS(oc
);
2318 HotplugHandlerClass
*hc
= HOTPLUG_HANDLER_CLASS(oc
);
2319 NMIClass
*nc
= NMI_CLASS(oc
);
2321 pcmc
->get_hotplug_handler
= mc
->get_hotplug_handler
;
2322 pcmc
->pci_enabled
= true;
2323 pcmc
->has_acpi_build
= true;
2324 pcmc
->rsdp_in_ram
= true;
2325 pcmc
->smbios_defaults
= true;
2326 pcmc
->smbios_uuid_encoded
= true;
2327 pcmc
->gigabyte_align
= true;
2328 pcmc
->has_reserved_memory
= true;
2329 pcmc
->kvmclock_enabled
= true;
2330 pcmc
->enforce_aligned_dimm
= true;
2331 /* BIOS ACPI tables: 128K. Other BIOS datastructures: less than 4K reported
2332 * to be used at the moment, 32K should be enough for a while. */
2333 pcmc
->acpi_data_size
= 0x20000 + 0x8000;
2334 pcmc
->save_tsc_khz
= true;
2335 pcmc
->linuxboot_dma_enabled
= true;
2336 mc
->get_hotplug_handler
= pc_get_hotpug_handler
;
2337 mc
->cpu_index_to_instance_props
= pc_cpu_index_to_props
;
2338 mc
->possible_cpu_arch_ids
= pc_possible_cpu_arch_ids
;
2339 mc
->has_hotpluggable_cpus
= true;
2340 mc
->default_boot_order
= "cad";
2341 mc
->hot_add_cpu
= pc_hot_add_cpu
;
2342 mc
->block_default_type
= IF_IDE
;
2344 mc
->reset
= pc_machine_reset
;
2345 hc
->pre_plug
= pc_machine_device_pre_plug_cb
;
2346 hc
->plug
= pc_machine_device_plug_cb
;
2347 hc
->unplug_request
= pc_machine_device_unplug_request_cb
;
2348 hc
->unplug
= pc_machine_device_unplug_cb
;
2349 nc
->nmi_monitor_handler
= x86_nmi
;
2351 object_class_property_add(oc
, PC_MACHINE_MEMHP_REGION_SIZE
, "int",
2352 pc_machine_get_hotplug_memory_region_size
, NULL
,
2353 NULL
, NULL
, &error_abort
);
2355 object_class_property_add(oc
, PC_MACHINE_MAX_RAM_BELOW_4G
, "size",
2356 pc_machine_get_max_ram_below_4g
, pc_machine_set_max_ram_below_4g
,
2357 NULL
, NULL
, &error_abort
);
2359 object_class_property_set_description(oc
, PC_MACHINE_MAX_RAM_BELOW_4G
,
2360 "Maximum ram below the 4G boundary (32bit boundary)", &error_abort
);
2362 object_class_property_add(oc
, PC_MACHINE_SMM
, "OnOffAuto",
2363 pc_machine_get_smm
, pc_machine_set_smm
,
2364 NULL
, NULL
, &error_abort
);
2365 object_class_property_set_description(oc
, PC_MACHINE_SMM
,
2366 "Enable SMM (pc & q35)", &error_abort
);
2368 object_class_property_add(oc
, PC_MACHINE_VMPORT
, "OnOffAuto",
2369 pc_machine_get_vmport
, pc_machine_set_vmport
,
2370 NULL
, NULL
, &error_abort
);
2371 object_class_property_set_description(oc
, PC_MACHINE_VMPORT
,
2372 "Enable vmport (pc & q35)", &error_abort
);
2374 object_class_property_add_bool(oc
, PC_MACHINE_NVDIMM
,
2375 pc_machine_get_nvdimm
, pc_machine_set_nvdimm
, &error_abort
);
2377 object_class_property_add_bool(oc
, PC_MACHINE_SMBUS
,
2378 pc_machine_get_smbus
, pc_machine_set_smbus
, &error_abort
);
2380 object_class_property_add_bool(oc
, PC_MACHINE_SATA
,
2381 pc_machine_get_sata
, pc_machine_set_sata
, &error_abort
);
2383 object_class_property_add_bool(oc
, PC_MACHINE_PIT
,
2384 pc_machine_get_pit
, pc_machine_set_pit
, &error_abort
);
2387 static const TypeInfo pc_machine_info
= {
2388 .name
= TYPE_PC_MACHINE
,
2389 .parent
= TYPE_MACHINE
,
2391 .instance_size
= sizeof(PCMachineState
),
2392 .instance_init
= pc_machine_initfn
,
2393 .class_size
= sizeof(PCMachineClass
),
2394 .class_init
= pc_machine_class_init
,
2395 .interfaces
= (InterfaceInfo
[]) {
2396 { TYPE_HOTPLUG_HANDLER
},
2402 static void pc_machine_register_types(void)
2404 type_register_static(&pc_machine_info
);
2407 type_init(pc_machine_register_types
)