4 * Copyright (c) 2009 Red Hat
6 * This work is licensed under the terms of the GNU General Public License
7 * (GNU GPL), version 2 or later.
10 #include "qemu/osdep.h"
11 #include "sysemu/block-backend.h"
12 #include "sysemu/dma.h"
14 #include "qemu/thread.h"
15 #include "qemu/main-loop.h"
17 /* #define DEBUG_IOMMU */
19 int dma_memory_set(AddressSpace
*as
, dma_addr_t addr
, uint8_t c
, dma_addr_t len
)
21 dma_barrier(as
, DMA_DIRECTION_FROM_DEVICE
);
23 #define FILLBUF_SIZE 512
24 uint8_t fillbuf
[FILLBUF_SIZE
];
28 memset(fillbuf
, c
, FILLBUF_SIZE
);
30 l
= len
< FILLBUF_SIZE
? len
: FILLBUF_SIZE
;
31 error
|= address_space_rw(as
, addr
, MEMTXATTRS_UNSPECIFIED
,
40 void qemu_sglist_init(QEMUSGList
*qsg
, DeviceState
*dev
, int alloc_hint
,
43 qsg
->sg
= g_malloc(alloc_hint
* sizeof(ScatterGatherEntry
));
45 qsg
->nalloc
= alloc_hint
;
49 object_ref(OBJECT(dev
));
52 void qemu_sglist_add(QEMUSGList
*qsg
, dma_addr_t base
, dma_addr_t len
)
54 if (qsg
->nsg
== qsg
->nalloc
) {
55 qsg
->nalloc
= 2 * qsg
->nalloc
+ 1;
56 qsg
->sg
= g_realloc(qsg
->sg
, qsg
->nalloc
* sizeof(ScatterGatherEntry
));
58 qsg
->sg
[qsg
->nsg
].base
= base
;
59 qsg
->sg
[qsg
->nsg
].len
= len
;
64 void qemu_sglist_destroy(QEMUSGList
*qsg
)
66 object_unref(OBJECT(qsg
->dev
));
68 memset(qsg
, 0, sizeof(*qsg
));
80 dma_addr_t sg_cur_byte
;
87 static void dma_blk_cb(void *opaque
, int ret
);
89 static void reschedule_dma(void *opaque
)
91 DMAAIOCB
*dbs
= (DMAAIOCB
*)opaque
;
93 qemu_bh_delete(dbs
->bh
);
98 static void dma_blk_unmap(DMAAIOCB
*dbs
)
102 for (i
= 0; i
< dbs
->iov
.niov
; ++i
) {
103 dma_memory_unmap(dbs
->sg
->as
, dbs
->iov
.iov
[i
].iov_base
,
104 dbs
->iov
.iov
[i
].iov_len
, dbs
->dir
,
105 dbs
->iov
.iov
[i
].iov_len
);
107 qemu_iovec_reset(&dbs
->iov
);
110 static void dma_complete(DMAAIOCB
*dbs
, int ret
)
112 trace_dma_complete(dbs
, ret
, dbs
->common
.cb
);
115 if (dbs
->common
.cb
) {
116 dbs
->common
.cb(dbs
->common
.opaque
, ret
);
118 qemu_iovec_destroy(&dbs
->iov
);
120 qemu_bh_delete(dbs
->bh
);
126 static void dma_blk_cb(void *opaque
, int ret
)
128 DMAAIOCB
*dbs
= (DMAAIOCB
*)opaque
;
129 dma_addr_t cur_addr
, cur_len
;
132 trace_dma_blk_cb(dbs
, ret
);
135 dbs
->offset
+= dbs
->iov
.size
;
137 if (dbs
->sg_cur_index
== dbs
->sg
->nsg
|| ret
< 0) {
138 dma_complete(dbs
, ret
);
143 while (dbs
->sg_cur_index
< dbs
->sg
->nsg
) {
144 cur_addr
= dbs
->sg
->sg
[dbs
->sg_cur_index
].base
+ dbs
->sg_cur_byte
;
145 cur_len
= dbs
->sg
->sg
[dbs
->sg_cur_index
].len
- dbs
->sg_cur_byte
;
146 mem
= dma_memory_map(dbs
->sg
->as
, cur_addr
, &cur_len
, dbs
->dir
);
149 qemu_iovec_add(&dbs
->iov
, mem
, cur_len
);
150 dbs
->sg_cur_byte
+= cur_len
;
151 if (dbs
->sg_cur_byte
== dbs
->sg
->sg
[dbs
->sg_cur_index
].len
) {
152 dbs
->sg_cur_byte
= 0;
157 if (dbs
->iov
.size
== 0) {
158 trace_dma_map_wait(dbs
);
159 dbs
->bh
= aio_bh_new(dbs
->ctx
, reschedule_dma
, dbs
);
160 cpu_register_map_client(dbs
->bh
);
164 if (!QEMU_IS_ALIGNED(dbs
->iov
.size
, dbs
->align
)) {
165 qemu_iovec_discard_back(&dbs
->iov
,
166 QEMU_ALIGN_DOWN(dbs
->iov
.size
, dbs
->align
));
169 dbs
->acb
= dbs
->io_func(dbs
->offset
, &dbs
->iov
,
170 dma_blk_cb
, dbs
, dbs
->io_func_opaque
);
174 static void dma_aio_cancel(BlockAIOCB
*acb
)
176 DMAAIOCB
*dbs
= container_of(acb
, DMAAIOCB
, common
);
178 trace_dma_aio_cancel(dbs
);
181 blk_aio_cancel_async(dbs
->acb
);
184 cpu_unregister_map_client(dbs
->bh
);
185 qemu_bh_delete(dbs
->bh
);
190 static AioContext
*dma_get_aio_context(BlockAIOCB
*acb
)
192 DMAAIOCB
*dbs
= container_of(acb
, DMAAIOCB
, common
);
197 static const AIOCBInfo dma_aiocb_info
= {
198 .aiocb_size
= sizeof(DMAAIOCB
),
199 .cancel_async
= dma_aio_cancel
,
200 .get_aio_context
= dma_get_aio_context
,
203 BlockAIOCB
*dma_blk_io(AioContext
*ctx
,
204 QEMUSGList
*sg
, uint64_t offset
, uint32_t align
,
205 DMAIOFunc
*io_func
, void *io_func_opaque
,
206 BlockCompletionFunc
*cb
,
207 void *opaque
, DMADirection dir
)
209 DMAAIOCB
*dbs
= qemu_aio_get(&dma_aiocb_info
, NULL
, cb
, opaque
);
211 trace_dma_blk_io(dbs
, io_func_opaque
, offset
, (dir
== DMA_DIRECTION_TO_DEVICE
));
216 dbs
->offset
= offset
;
218 dbs
->sg_cur_index
= 0;
219 dbs
->sg_cur_byte
= 0;
221 dbs
->io_func
= io_func
;
222 dbs
->io_func_opaque
= io_func_opaque
;
224 qemu_iovec_init(&dbs
->iov
, sg
->nsg
);
231 BlockAIOCB
*dma_blk_read_io_func(int64_t offset
, QEMUIOVector
*iov
,
232 BlockCompletionFunc
*cb
, void *cb_opaque
,
235 BlockBackend
*blk
= opaque
;
236 return blk_aio_preadv(blk
, offset
, iov
, 0, cb
, cb_opaque
);
239 BlockAIOCB
*dma_blk_read(BlockBackend
*blk
,
240 QEMUSGList
*sg
, uint64_t offset
, uint32_t align
,
241 void (*cb
)(void *opaque
, int ret
), void *opaque
)
243 return dma_blk_io(blk_get_aio_context(blk
), sg
, offset
, align
,
244 dma_blk_read_io_func
, blk
, cb
, opaque
,
245 DMA_DIRECTION_FROM_DEVICE
);
249 BlockAIOCB
*dma_blk_write_io_func(int64_t offset
, QEMUIOVector
*iov
,
250 BlockCompletionFunc
*cb
, void *cb_opaque
,
253 BlockBackend
*blk
= opaque
;
254 return blk_aio_pwritev(blk
, offset
, iov
, 0, cb
, cb_opaque
);
257 BlockAIOCB
*dma_blk_write(BlockBackend
*blk
,
258 QEMUSGList
*sg
, uint64_t offset
, uint32_t align
,
259 void (*cb
)(void *opaque
, int ret
), void *opaque
)
261 return dma_blk_io(blk_get_aio_context(blk
), sg
, offset
, align
,
262 dma_blk_write_io_func
, blk
, cb
, opaque
,
263 DMA_DIRECTION_TO_DEVICE
);
267 static uint64_t dma_buf_rw(uint8_t *ptr
, int32_t len
, QEMUSGList
*sg
,
275 len
= MIN(len
, resid
);
277 ScatterGatherEntry entry
= sg
->sg
[sg_cur_index
++];
278 int32_t xfer
= MIN(len
, entry
.len
);
279 dma_memory_rw(sg
->as
, entry
.base
, ptr
, xfer
, dir
);
288 uint64_t dma_buf_read(uint8_t *ptr
, int32_t len
, QEMUSGList
*sg
)
290 return dma_buf_rw(ptr
, len
, sg
, DMA_DIRECTION_FROM_DEVICE
);
293 uint64_t dma_buf_write(uint8_t *ptr
, int32_t len
, QEMUSGList
*sg
)
295 return dma_buf_rw(ptr
, len
, sg
, DMA_DIRECTION_TO_DEVICE
);
298 void dma_acct_start(BlockBackend
*blk
, BlockAcctCookie
*cookie
,
299 QEMUSGList
*sg
, enum BlockAcctType type
)
301 block_acct_start(blk_get_stats(blk
), cookie
, sg
->size
, type
);