2 * CRIS virtual CPU header
4 * Copyright (c) 2007 AXIS Communications AB
5 * Written by Edgar E. Iglesias
7 * This library is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU Lesser General Public
9 * License as published by the Free Software Foundation; either
10 * version 2 of the License, or (at your option) any later version.
12 * This library is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
15 * General Public License for more details.
17 * You should have received a copy of the GNU Lesser General Public
18 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
24 #include "qemu-common.h"
27 #define TARGET_LONG_BITS 32
29 #define CPUArchState struct CPUCRISState
31 #include "exec/cpu-defs.h"
35 #define EXCP_BUSFAULT 3
39 /* CRIS-specific interrupt pending bits. */
40 #define CPU_INTERRUPT_NMI CPU_INTERRUPT_TGT_EXT_3
42 /* CRUS CPU device objects interrupt lines. */
43 #define CRIS_CPU_IRQ 0
44 #define CRIS_CPU_NMI 1
46 /* Register aliases. R0 - R15 */
51 /* Support regs, P0 - P15 */
59 #define PR_PREFIX 6 /* On CRISv10 P6 is reserved, we use it as prefix. */
72 #define Q_FLAG 0x80000000
73 #define M_FLAG_V32 0x40000000
74 #define PFIX_FLAG 0x800 /* CRISv10 Only. */
75 #define F_FLAG_V10 0x400
76 #define P_FLAG_V10 0x200
80 #define M_FLAG_V10 0x80
88 #define ALU_FLAGS 0x1F
90 /* Condition codes. */
108 #define NB_MMU_MODES 2
115 typedef struct CPUCRISState
{
117 /* P0 - P15 are referred to as special registers in the docs. */
120 /* Pseudo register for the PC. Not directly accessible on CRIS. */
123 /* Pseudo register for the kernel stack. */
131 /* Condition flag tracking. */
137 /* size of the operation, 1 = byte, 2 = word, 4 = dword. */
139 /* X flag at the time of cc snapshot. */
142 /* CRIS has certain insns that lockout interrupts. */
144 int interrupt_vector
;
148 /* FIXME: add a check in the translator to avoid writing to support
149 register sets beyond the 4th. The ISA allows up to 256! but in
150 practice there is no core that implements more than 4.
152 Support function registers are used to control units close to the
153 core. Accesses do not pass down the normal hierarchy.
155 uint32_t sregs
[4][16];
157 /* Linear feedback shift reg in the mmu. Used to provide pseudo
158 randomness for the 'hint' the mmu gives to sw for choosing valid
159 sets on TLB refills. */
160 uint32_t mmu_rand_lfsr
;
163 * We just store the stores to the tlbset here for later evaluation
164 * when the hw needs access to them.
166 * One for I and another for D.
168 TLBSet tlbsets
[2][4][16];
170 /* Fields up to this point are cleared by a CPU reset */
171 struct {} end_reset_fields
;
175 /* Members from load_info on are preserved across resets. */
181 * @env: #CPUCRISState
193 static inline CRISCPU
*cris_env_get_cpu(CPUCRISState
*env
)
195 return container_of(env
, CRISCPU
, env
);
198 #define ENV_GET_CPU(e) CPU(cris_env_get_cpu(e))
200 #define ENV_OFFSET offsetof(CRISCPU, env)
202 #ifndef CONFIG_USER_ONLY
203 extern const struct VMStateDescription vmstate_cris_cpu
;
206 void cris_cpu_do_interrupt(CPUState
*cpu
);
207 void crisv10_cpu_do_interrupt(CPUState
*cpu
);
208 bool cris_cpu_exec_interrupt(CPUState
*cpu
, int int_req
);
210 void cris_cpu_dump_state(CPUState
*cs
, FILE *f
, fprintf_function cpu_fprintf
,
213 hwaddr
cris_cpu_get_phys_page_debug(CPUState
*cpu
, vaddr addr
);
215 int crisv10_cpu_gdb_read_register(CPUState
*cpu
, uint8_t *buf
, int reg
);
216 int cris_cpu_gdb_read_register(CPUState
*cpu
, uint8_t *buf
, int reg
);
217 int cris_cpu_gdb_write_register(CPUState
*cpu
, uint8_t *buf
, int reg
);
219 /* you can call this signal handler from your SIGBUS and SIGSEGV
220 signal handlers to inform the virtual CPU of exceptions. non zero
221 is returned if the signal was handled by the virtual CPU. */
222 int cpu_cris_signal_handler(int host_signum
, void *pinfo
,
225 void cris_initialize_tcg(void);
226 void cris_initialize_crisv10_tcg(void);
228 /* Instead of computing the condition codes after each CRIS instruction,
229 * QEMU just stores one operand (called CC_SRC), the result
230 * (called CC_DEST) and the type of operation (called CC_OP). When the
231 * condition codes are needed, the condition codes can be calculated
232 * using this information. Condition codes are not generated if they
233 * are only needed for conditional branches.
236 CC_OP_DYNAMIC
, /* Use env->cc_op */
263 /* CRIS uses 8k pages. */
264 #define TARGET_PAGE_BITS 13
265 #define MMAP_SHIFT TARGET_PAGE_BITS
267 #define TARGET_PHYS_ADDR_SPACE_BITS 32
268 #define TARGET_VIRT_ADDR_SPACE_BITS 32
270 #define cpu_init(cpu_model) cpu_generic_init(TYPE_CRIS_CPU, cpu_model)
272 #define CRIS_CPU_TYPE_SUFFIX "-" TYPE_CRIS_CPU
273 #define CRIS_CPU_TYPE_NAME(name) (name CRIS_CPU_TYPE_SUFFIX)
275 #define cpu_signal_handler cpu_cris_signal_handler
277 /* MMU modes definitions */
278 #define MMU_MODE0_SUFFIX _kernel
279 #define MMU_MODE1_SUFFIX _user
280 #define MMU_USER_IDX 1
281 static inline int cpu_mmu_index (CPUCRISState
*env
, bool ifetch
)
283 return !!(env
->pregs
[PR_CCS
] & U_FLAG
);
286 int cris_cpu_handle_mmu_fault(CPUState
*cpu
, vaddr address
, int size
, int rw
,
289 /* Support function regs. */
290 #define SFR_RW_GC_CFG 0][0
291 #define SFR_RW_MM_CFG env->pregs[PR_SRS]][0
292 #define SFR_RW_MM_KBASE_LO env->pregs[PR_SRS]][1
293 #define SFR_RW_MM_KBASE_HI env->pregs[PR_SRS]][2
294 #define SFR_R_MM_CAUSE env->pregs[PR_SRS]][3
295 #define SFR_RW_MM_TLB_SEL env->pregs[PR_SRS]][4
296 #define SFR_RW_MM_TLB_LO env->pregs[PR_SRS]][5
297 #define SFR_RW_MM_TLB_HI env->pregs[PR_SRS]][6
299 #include "exec/cpu-all.h"
301 static inline void cpu_get_tb_cpu_state(CPUCRISState
*env
, target_ulong
*pc
,
302 target_ulong
*cs_base
, uint32_t *flags
)
306 *flags
= env
->dslot
|
307 (env
->pregs
[PR_CCS
] & (S_FLAG
| P_FLAG
| U_FLAG
308 | X_FLAG
| PFIX_FLAG
));
311 #define cpu_list cris_cpu_list
312 void cris_cpu_list(FILE *f
, fprintf_function cpu_fprintf
);