2 * KVM in-kernel OpenPIC
4 * Copyright 2013 Freescale Semiconductor, Inc.
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
25 #include "qemu/osdep.h"
26 #include "qapi/error.h"
27 #include <sys/ioctl.h>
28 #include "exec/address-spaces.h"
30 #include "hw/ppc/openpic.h"
31 #include "hw/pci/msi.h"
32 #include "hw/sysbus.h"
33 #include "sysemu/kvm.h"
36 #define GCR_RESET 0x80000000
38 #define KVM_OPENPIC(obj) \
39 OBJECT_CHECK(KVMOpenPICState, (obj), TYPE_KVM_OPENPIC)
41 typedef struct KVMOpenPICState
{
43 SysBusDevice parent_obj
;
47 MemoryListener mem_listener
;
53 static void kvm_openpic_set_irq(void *opaque
, int n_IRQ
, int level
)
55 kvm_set_irq(kvm_state
, n_IRQ
, level
);
58 static void kvm_openpic_write(void *opaque
, hwaddr addr
, uint64_t val
,
61 KVMOpenPICState
*opp
= opaque
;
62 struct kvm_device_attr attr
;
66 attr
.group
= KVM_DEV_MPIC_GRP_REGISTER
;
68 attr
.addr
= (uint64_t)(unsigned long)&val32
;
70 ret
= ioctl(opp
->fd
, KVM_SET_DEVICE_ATTR
, &attr
);
72 qemu_log_mask(LOG_UNIMP
, "%s: %s %" PRIx64
"\n", __func__
,
73 strerror(errno
), attr
.attr
);
77 static void kvm_openpic_reset(DeviceState
*d
)
79 KVMOpenPICState
*opp
= KVM_OPENPIC(d
);
81 /* Trigger the GCR.RESET bit to reset the PIC */
82 kvm_openpic_write(opp
, 0x1020, GCR_RESET
, sizeof(uint32_t));
85 static uint64_t kvm_openpic_read(void *opaque
, hwaddr addr
, unsigned size
)
87 KVMOpenPICState
*opp
= opaque
;
88 struct kvm_device_attr attr
;
89 uint32_t val
= 0xdeadbeef;
92 attr
.group
= KVM_DEV_MPIC_GRP_REGISTER
;
94 attr
.addr
= (uint64_t)(unsigned long)&val
;
96 ret
= ioctl(opp
->fd
, KVM_GET_DEVICE_ATTR
, &attr
);
98 qemu_log_mask(LOG_UNIMP
, "%s: %s %" PRIx64
"\n", __func__
,
99 strerror(errno
), attr
.attr
);
106 static const MemoryRegionOps kvm_openpic_mem_ops
= {
107 .write
= kvm_openpic_write
,
108 .read
= kvm_openpic_read
,
109 .endianness
= DEVICE_BIG_ENDIAN
,
111 .min_access_size
= 4,
112 .max_access_size
= 4,
116 static void kvm_openpic_region_add(MemoryListener
*listener
,
117 MemoryRegionSection
*section
)
119 KVMOpenPICState
*opp
= container_of(listener
, KVMOpenPICState
,
121 struct kvm_device_attr attr
;
125 if (section
->address_space
!= &address_space_memory
) {
129 /* Ignore events on regions that are not us */
130 if (section
->mr
!= &opp
->mem
) {
136 * We can only map the MPIC once. Since we are already mapped,
137 * the best we can do is ignore new maps.
142 reg_base
= section
->offset_within_address_space
;
143 opp
->mapped
= reg_base
;
145 attr
.group
= KVM_DEV_MPIC_GRP_MISC
;
146 attr
.attr
= KVM_DEV_MPIC_BASE_ADDR
;
147 attr
.addr
= (uint64_t)(unsigned long)®_base
;
149 ret
= ioctl(opp
->fd
, KVM_SET_DEVICE_ATTR
, &attr
);
151 fprintf(stderr
, "%s: %s %" PRIx64
"\n", __func__
,
152 strerror(errno
), reg_base
);
156 static void kvm_openpic_region_del(MemoryListener
*listener
,
157 MemoryRegionSection
*section
)
159 KVMOpenPICState
*opp
= container_of(listener
, KVMOpenPICState
,
161 struct kvm_device_attr attr
;
162 uint64_t reg_base
= 0;
165 /* Ignore events on regions that are not us */
166 if (section
->mr
!= &opp
->mem
) {
170 if (section
->offset_within_address_space
!= opp
->mapped
) {
172 * We can only map the MPIC once. This mapping was a secondary
173 * one that we couldn't fulfill. Ignore it.
179 attr
.group
= KVM_DEV_MPIC_GRP_MISC
;
180 attr
.attr
= KVM_DEV_MPIC_BASE_ADDR
;
181 attr
.addr
= (uint64_t)(unsigned long)®_base
;
183 ret
= ioctl(opp
->fd
, KVM_SET_DEVICE_ATTR
, &attr
);
185 fprintf(stderr
, "%s: %s %" PRIx64
"\n", __func__
,
186 strerror(errno
), reg_base
);
190 static void kvm_openpic_init(Object
*obj
)
192 KVMOpenPICState
*opp
= KVM_OPENPIC(obj
);
194 memory_region_init_io(&opp
->mem
, OBJECT(opp
), &kvm_openpic_mem_ops
, opp
,
195 "kvm-openpic", 0x40000);
198 static void kvm_openpic_realize(DeviceState
*dev
, Error
**errp
)
200 SysBusDevice
*d
= SYS_BUS_DEVICE(dev
);
201 KVMOpenPICState
*opp
= KVM_OPENPIC(dev
);
202 KVMState
*s
= kvm_state
;
203 int kvm_openpic_model
;
204 struct kvm_create_device cd
= {0};
207 if (!kvm_check_extension(s
, KVM_CAP_DEVICE_CTRL
)) {
208 error_setg(errp
, "Kernel is lacking Device Control API");
212 switch (opp
->model
) {
213 case OPENPIC_MODEL_FSL_MPIC_20
:
214 kvm_openpic_model
= KVM_DEV_TYPE_FSL_MPIC_20
;
217 case OPENPIC_MODEL_FSL_MPIC_42
:
218 kvm_openpic_model
= KVM_DEV_TYPE_FSL_MPIC_42
;
222 error_setg(errp
, "Unsupported OpenPIC model %" PRIu32
, opp
->model
);
226 cd
.type
= kvm_openpic_model
;
227 ret
= kvm_vm_ioctl(s
, KVM_CREATE_DEVICE
, &cd
);
229 error_setg(errp
, "Can't create device %d: %s",
230 cd
.type
, strerror(errno
));
235 sysbus_init_mmio(d
, &opp
->mem
);
236 qdev_init_gpio_in(dev
, kvm_openpic_set_irq
, OPENPIC_MAX_IRQ
);
238 opp
->mem_listener
.region_add
= kvm_openpic_region_add
;
239 opp
->mem_listener
.region_del
= kvm_openpic_region_del
;
240 memory_listener_register(&opp
->mem_listener
, &address_space_memory
);
242 /* indicate pic capabilities */
243 msi_nonbroken
= true;
244 kvm_kernel_irqchip
= true;
245 kvm_async_interrupts_allowed
= true;
247 /* set up irq routing */
248 kvm_init_irq_routing(kvm_state
);
249 for (i
= 0; i
< 256; ++i
) {
250 kvm_irqchip_add_irq_route(kvm_state
, i
, 0, i
);
253 kvm_msi_via_irqfd_allowed
= true;
254 kvm_gsi_routing_allowed
= true;
256 kvm_irqchip_commit_routes(s
);
259 int kvm_openpic_connect_vcpu(DeviceState
*d
, CPUState
*cs
)
261 KVMOpenPICState
*opp
= KVM_OPENPIC(d
);
263 return kvm_vcpu_enable_cap(cs
, KVM_CAP_IRQ_MPIC
, 0, opp
->fd
,
264 kvm_arch_vcpu_id(cs
));
267 static Property kvm_openpic_properties
[] = {
268 DEFINE_PROP_UINT32("model", KVMOpenPICState
, model
,
269 OPENPIC_MODEL_FSL_MPIC_20
),
270 DEFINE_PROP_END_OF_LIST(),
273 static void kvm_openpic_class_init(ObjectClass
*oc
, void *data
)
275 DeviceClass
*dc
= DEVICE_CLASS(oc
);
277 dc
->realize
= kvm_openpic_realize
;
278 dc
->props
= kvm_openpic_properties
;
279 dc
->reset
= kvm_openpic_reset
;
280 set_bit(DEVICE_CATEGORY_MISC
, dc
->categories
);
283 static const TypeInfo kvm_openpic_info
= {
284 .name
= TYPE_KVM_OPENPIC
,
285 .parent
= TYPE_SYS_BUS_DEVICE
,
286 .instance_size
= sizeof(KVMOpenPICState
),
287 .instance_init
= kvm_openpic_init
,
288 .class_init
= kvm_openpic_class_init
,
291 static void kvm_openpic_register_types(void)
293 type_register_static(&kvm_openpic_info
);
296 type_init(kvm_openpic_register_types
)