2 * ARM CMSDK APB watchdog emulation
4 * Copyright (c) 2018 Linaro Limited
5 * Written by Peter Maydell
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 or
9 * (at your option) any later version.
13 * This is a model of the "APB watchdog" which is part of the Cortex-M
14 * System Design Kit (CMSDK) and documented in the Cortex-M System
15 * Design Kit Technical Reference Manual (ARM DDI0479C):
16 * https://developer.arm.com/products/system-design/system-design-kits/cortex-m-system-design-kit
18 * We also support the variant of this device found in the TI
19 * Stellaris/Luminary boards and documented in:
20 * http://www.ti.com/lit/ds/symlink/lm3s6965.pdf
23 #include "qemu/osdep.h"
26 #include "qapi/error.h"
27 #include "qemu/main-loop.h"
28 #include "qemu/module.h"
29 #include "sysemu/watchdog.h"
30 #include "hw/sysbus.h"
31 #include "hw/registerfields.h"
32 #include "hw/watchdog/cmsdk-apb-watchdog.h"
36 REG32(WDOGCONTROL
, 0x8)
37 FIELD(WDOGCONTROL
, INTEN
, 0, 1)
38 FIELD(WDOGCONTROL
, RESEN
, 1, 1)
39 #define R_WDOGCONTROL_VALID_MASK (R_WDOGCONTROL_INTEN_MASK | \
40 R_WDOGCONTROL_RESEN_MASK)
41 REG32(WDOGINTCLR
, 0xc)
43 FIELD(WDOGRIS
, INT
, 0, 1)
45 REG32(WDOGTEST
, 0x418) /* only in Stellaris/Luminary version of the device */
46 REG32(WDOGLOCK
, 0xc00)
47 #define WDOG_UNLOCK_VALUE 0x1ACCE551
48 REG32(WDOGITCR
, 0xf00)
49 FIELD(WDOGITCR
, ENABLE
, 0, 1)
50 #define R_WDOGITCR_VALID_MASK R_WDOGITCR_ENABLE_MASK
51 REG32(WDOGITOP
, 0xf04)
52 FIELD(WDOGITOP
, WDOGRES
, 0, 1)
53 FIELD(WDOGITOP
, WDOGINT
, 1, 1)
54 #define R_WDOGITOP_VALID_MASK (R_WDOGITOP_WDOGRES_MASK | \
55 R_WDOGITOP_WDOGINT_MASK)
70 static const uint32_t cmsdk_apb_watchdog_id
[] = {
71 0x04, 0x00, 0x00, 0x00, /* PID4..PID7 */
72 0x24, 0xb8, 0x1b, 0x00, /* PID0..PID3 */
73 0x0d, 0xf0, 0x05, 0xb1, /* CID0..CID3 */
76 static const uint32_t luminary_watchdog_id
[] = {
77 0x00, 0x00, 0x00, 0x00, /* PID4..PID7 */
78 0x05, 0x18, 0x18, 0x01, /* PID0..PID3 */
79 0x0d, 0xf0, 0x05, 0xb1, /* CID0..CID3 */
82 static bool cmsdk_apb_watchdog_intstatus(CMSDKAPBWatchdog
*s
)
84 /* Return masked interrupt status */
85 return s
->intstatus
&& (s
->control
& R_WDOGCONTROL_INTEN_MASK
);
88 static bool cmsdk_apb_watchdog_resetstatus(CMSDKAPBWatchdog
*s
)
90 /* Return masked reset status */
91 return s
->resetstatus
&& (s
->control
& R_WDOGCONTROL_RESEN_MASK
);
94 static void cmsdk_apb_watchdog_update(CMSDKAPBWatchdog
*s
)
101 * Not checking that !s->is_luminary since s->itcr can't be written
102 * when s->is_luminary in the first place.
104 wdogint
= s
->itop
& R_WDOGITOP_WDOGINT_MASK
;
105 wdogres
= s
->itop
& R_WDOGITOP_WDOGRES_MASK
;
107 wdogint
= cmsdk_apb_watchdog_intstatus(s
);
108 wdogres
= cmsdk_apb_watchdog_resetstatus(s
);
111 qemu_set_irq(s
->wdogint
, wdogint
);
113 watchdog_perform_action();
117 static uint64_t cmsdk_apb_watchdog_read(void *opaque
, hwaddr offset
,
120 CMSDKAPBWatchdog
*s
= CMSDK_APB_WATCHDOG(opaque
);
125 r
= ptimer_get_limit(s
->timer
);
128 r
= ptimer_get_count(s
->timer
);
137 r
= cmsdk_apb_watchdog_intstatus(s
);
143 if (s
->is_luminary
) {
148 case A_PID4
... A_CID3
:
149 r
= s
->id
[(offset
- A_PID4
) / 4];
153 if (s
->is_luminary
) {
156 qemu_log_mask(LOG_GUEST_ERROR
,
157 "CMSDK APB watchdog read: read of WO offset %x\n",
162 if (!s
->is_luminary
) {
165 qemu_log_mask(LOG_UNIMP
,
166 "Luminary watchdog read: stall not implemented\n");
171 qemu_log_mask(LOG_GUEST_ERROR
,
172 "CMSDK APB watchdog read: bad offset %x\n", (int)offset
);
176 trace_cmsdk_apb_watchdog_read(offset
, r
, size
);
180 static void cmsdk_apb_watchdog_write(void *opaque
, hwaddr offset
,
181 uint64_t value
, unsigned size
)
183 CMSDKAPBWatchdog
*s
= CMSDK_APB_WATCHDOG(opaque
);
185 trace_cmsdk_apb_watchdog_write(offset
, value
, size
);
187 if (s
->lock
&& offset
!= A_WDOGLOCK
) {
188 /* Write access is disabled via WDOGLOCK */
189 qemu_log_mask(LOG_GUEST_ERROR
,
190 "CMSDK APB watchdog write: write to locked watchdog\n");
197 * Reset the load value and the current count, and make sure
200 ptimer_set_limit(s
->timer
, value
, 1);
201 ptimer_run(s
->timer
, 0);
204 if (s
->is_luminary
&& 0 != (R_WDOGCONTROL_INTEN_MASK
& s
->control
)) {
206 * The Luminary version of this device ignores writes to
207 * this register after the guest has enabled interrupts
208 * (so they can only be disabled again via reset).
212 s
->control
= value
& R_WDOGCONTROL_VALID_MASK
;
213 cmsdk_apb_watchdog_update(s
);
217 ptimer_set_count(s
->timer
, ptimer_get_limit(s
->timer
));
218 cmsdk_apb_watchdog_update(s
);
221 s
->lock
= (value
!= WDOG_UNLOCK_VALUE
);
224 if (s
->is_luminary
) {
227 s
->itcr
= value
& R_WDOGITCR_VALID_MASK
;
228 cmsdk_apb_watchdog_update(s
);
231 if (s
->is_luminary
) {
234 s
->itop
= value
& R_WDOGITOP_VALID_MASK
;
235 cmsdk_apb_watchdog_update(s
);
240 case A_PID4
... A_CID3
:
241 qemu_log_mask(LOG_GUEST_ERROR
,
242 "CMSDK APB watchdog write: write to RO offset 0x%x\n",
246 if (!s
->is_luminary
) {
249 qemu_log_mask(LOG_UNIMP
,
250 "Luminary watchdog write: stall not implemented\n");
254 qemu_log_mask(LOG_GUEST_ERROR
,
255 "CMSDK APB watchdog write: bad offset 0x%x\n",
261 static const MemoryRegionOps cmsdk_apb_watchdog_ops
= {
262 .read
= cmsdk_apb_watchdog_read
,
263 .write
= cmsdk_apb_watchdog_write
,
264 .endianness
= DEVICE_LITTLE_ENDIAN
,
265 /* byte/halfword accesses are just zero-padded on reads and writes */
266 .impl
.min_access_size
= 4,
267 .impl
.max_access_size
= 4,
268 .valid
.min_access_size
= 1,
269 .valid
.max_access_size
= 4,
272 static void cmsdk_apb_watchdog_tick(void *opaque
)
274 CMSDKAPBWatchdog
*s
= CMSDK_APB_WATCHDOG(opaque
);
277 /* Count expired for the first time: raise interrupt */
278 s
->intstatus
= R_WDOGRIS_INT_MASK
;
280 /* Count expired for the second time: raise reset and stop clock */
282 ptimer_stop(s
->timer
);
284 cmsdk_apb_watchdog_update(s
);
287 static void cmsdk_apb_watchdog_reset(DeviceState
*dev
)
289 CMSDKAPBWatchdog
*s
= CMSDK_APB_WATCHDOG(dev
);
291 trace_cmsdk_apb_watchdog_reset();
298 /* Set the limit and the count */
299 ptimer_set_limit(s
->timer
, 0xffffffff, 1);
300 ptimer_run(s
->timer
, 0);
303 static void cmsdk_apb_watchdog_init(Object
*obj
)
305 SysBusDevice
*sbd
= SYS_BUS_DEVICE(obj
);
306 CMSDKAPBWatchdog
*s
= CMSDK_APB_WATCHDOG(obj
);
308 memory_region_init_io(&s
->iomem
, obj
, &cmsdk_apb_watchdog_ops
,
309 s
, "cmsdk-apb-watchdog", 0x1000);
310 sysbus_init_mmio(sbd
, &s
->iomem
);
311 sysbus_init_irq(sbd
, &s
->wdogint
);
313 s
->is_luminary
= false;
314 s
->id
= cmsdk_apb_watchdog_id
;
317 static void cmsdk_apb_watchdog_realize(DeviceState
*dev
, Error
**errp
)
319 CMSDKAPBWatchdog
*s
= CMSDK_APB_WATCHDOG(dev
);
322 if (s
->wdogclk_frq
== 0) {
324 "CMSDK APB watchdog: wdogclk-frq property must be set");
328 bh
= qemu_bh_new(cmsdk_apb_watchdog_tick
, s
);
329 s
->timer
= ptimer_init(bh
,
330 PTIMER_POLICY_WRAP_AFTER_ONE_PERIOD
|
331 PTIMER_POLICY_TRIGGER_ONLY_ON_DECREMENT
|
332 PTIMER_POLICY_NO_IMMEDIATE_RELOAD
|
333 PTIMER_POLICY_NO_COUNTER_ROUND_DOWN
);
335 ptimer_set_freq(s
->timer
, s
->wdogclk_frq
);
338 static const VMStateDescription cmsdk_apb_watchdog_vmstate
= {
339 .name
= "cmsdk-apb-watchdog",
341 .minimum_version_id
= 1,
342 .fields
= (VMStateField
[]) {
343 VMSTATE_PTIMER(timer
, CMSDKAPBWatchdog
),
344 VMSTATE_UINT32(control
, CMSDKAPBWatchdog
),
345 VMSTATE_UINT32(intstatus
, CMSDKAPBWatchdog
),
346 VMSTATE_UINT32(lock
, CMSDKAPBWatchdog
),
347 VMSTATE_UINT32(itcr
, CMSDKAPBWatchdog
),
348 VMSTATE_UINT32(itop
, CMSDKAPBWatchdog
),
349 VMSTATE_UINT32(resetstatus
, CMSDKAPBWatchdog
),
350 VMSTATE_END_OF_LIST()
354 static Property cmsdk_apb_watchdog_properties
[] = {
355 DEFINE_PROP_UINT32("wdogclk-frq", CMSDKAPBWatchdog
, wdogclk_frq
, 0),
356 DEFINE_PROP_END_OF_LIST(),
359 static void cmsdk_apb_watchdog_class_init(ObjectClass
*klass
, void *data
)
361 DeviceClass
*dc
= DEVICE_CLASS(klass
);
363 dc
->realize
= cmsdk_apb_watchdog_realize
;
364 dc
->vmsd
= &cmsdk_apb_watchdog_vmstate
;
365 dc
->reset
= cmsdk_apb_watchdog_reset
;
366 dc
->props
= cmsdk_apb_watchdog_properties
;
369 static const TypeInfo cmsdk_apb_watchdog_info
= {
370 .name
= TYPE_CMSDK_APB_WATCHDOG
,
371 .parent
= TYPE_SYS_BUS_DEVICE
,
372 .instance_size
= sizeof(CMSDKAPBWatchdog
),
373 .instance_init
= cmsdk_apb_watchdog_init
,
374 .class_init
= cmsdk_apb_watchdog_class_init
,
377 static void luminary_watchdog_init(Object
*obj
)
379 CMSDKAPBWatchdog
*s
= CMSDK_APB_WATCHDOG(obj
);
381 s
->is_luminary
= true;
382 s
->id
= luminary_watchdog_id
;
385 static const TypeInfo luminary_watchdog_info
= {
386 .name
= TYPE_LUMINARY_WATCHDOG
,
387 .parent
= TYPE_CMSDK_APB_WATCHDOG
,
388 .instance_init
= luminary_watchdog_init
391 static void cmsdk_apb_watchdog_register_types(void)
393 type_register_static(&cmsdk_apb_watchdog_info
);
394 type_register_static(&luminary_watchdog_info
);
397 type_init(cmsdk_apb_watchdog_register_types
);