acpi: Move setters/getters of oem fields to X86MachineState
[qemu/ar7.git] / include / hw / i386 / x86.h
blob26c9cc45a4b98ae87903f69d891a17cef1eb3b36
1 /*
2 * Copyright (c) 2019 Red Hat, Inc.
4 * This program is free software; you can redistribute it and/or modify it
5 * under the terms and conditions of the GNU General Public License,
6 * version 2 or later, as published by the Free Software Foundation.
8 * This program is distributed in the hope it will be useful, but WITHOUT
9 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
10 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
11 * more details.
13 * You should have received a copy of the GNU General Public License along with
14 * this program. If not, see <http://www.gnu.org/licenses/>.
17 #ifndef HW_I386_X86_H
18 #define HW_I386_X86_H
20 #include "qemu-common.h"
21 #include "exec/hwaddr.h"
22 #include "qemu/notify.h"
24 #include "hw/i386/topology.h"
25 #include "hw/boards.h"
26 #include "hw/nmi.h"
27 #include "hw/isa/isa.h"
28 #include "hw/i386/ioapic.h"
29 #include "qom/object.h"
31 struct X86MachineClass {
32 /*< private >*/
33 MachineClass parent;
35 /*< public >*/
37 /* TSC rate migration: */
38 bool save_tsc_khz;
39 /* Enables contiguous-apic-ID mode */
40 bool compat_apic_id_mode;
43 struct X86MachineState {
44 /*< private >*/
45 MachineState parent;
47 /*< public >*/
49 /* Pointers to devices and objects: */
50 ISADevice *rtc;
51 FWCfgState *fw_cfg;
52 qemu_irq *gsi;
53 DeviceState *ioapic2;
54 GMappedFile *initrd_mapped_file;
55 HotplugHandler *acpi_dev;
57 /* RAM information (sizes, addresses, configuration): */
58 ram_addr_t below_4g_mem_size, above_4g_mem_size;
60 /* CPU and apic information: */
61 bool apic_xrupt_override;
62 unsigned pci_irq_mask;
63 unsigned apic_id_limit;
64 uint16_t boot_cpus;
65 unsigned smp_dies;
67 OnOffAuto smm;
68 OnOffAuto acpi;
70 char *oem_id;
71 char *oem_table_id;
73 * Address space used by IOAPIC device. All IOAPIC interrupts
74 * will be translated to MSI messages in the address space.
76 AddressSpace *ioapic_as;
79 #define X86_MACHINE_SMM "smm"
80 #define X86_MACHINE_ACPI "acpi"
81 #define X86_MACHINE_OEM_ID "oem-id"
82 #define X86_MACHINE_OEM_TABLE_ID "oem-table-id"
84 #define TYPE_X86_MACHINE MACHINE_TYPE_NAME("x86")
85 OBJECT_DECLARE_TYPE(X86MachineState, X86MachineClass, X86_MACHINE)
87 void init_topo_info(X86CPUTopoInfo *topo_info, const X86MachineState *x86ms);
89 uint32_t x86_cpu_apic_id_from_index(X86MachineState *pcms,
90 unsigned int cpu_index);
92 void x86_cpu_new(X86MachineState *pcms, int64_t apic_id, Error **errp);
93 void x86_cpus_init(X86MachineState *pcms, int default_cpu_version);
94 CpuInstanceProperties x86_cpu_index_to_props(MachineState *ms,
95 unsigned cpu_index);
96 int64_t x86_get_default_cpu_node_id(const MachineState *ms, int idx);
97 const CPUArchIdList *x86_possible_cpu_arch_ids(MachineState *ms);
98 CPUArchId *x86_find_cpu_slot(MachineState *ms, uint32_t id, int *idx);
99 void x86_rtc_set_cpus_count(ISADevice *rtc, uint16_t cpus_count);
100 void x86_cpu_pre_plug(HotplugHandler *hotplug_dev,
101 DeviceState *dev, Error **errp);
102 void x86_cpu_plug(HotplugHandler *hotplug_dev,
103 DeviceState *dev, Error **errp);
104 void x86_cpu_unplug_request_cb(HotplugHandler *hotplug_dev,
105 DeviceState *dev, Error **errp);
106 void x86_cpu_unplug_cb(HotplugHandler *hotplug_dev,
107 DeviceState *dev, Error **errp);
109 void x86_bios_rom_init(MachineState *ms, const char *default_firmware,
110 MemoryRegion *rom_memory, bool isapc_ram_fw);
112 void x86_load_linux(X86MachineState *x86ms,
113 FWCfgState *fw_cfg,
114 int acpi_data_size,
115 bool pvh_enabled,
116 bool linuxboot_dma_enabled);
118 bool x86_machine_is_smm_enabled(const X86MachineState *x86ms);
119 bool x86_machine_is_acpi_enabled(const X86MachineState *x86ms);
121 /* Global System Interrupts */
123 #define GSI_NUM_PINS IOAPIC_NUM_PINS
124 #define ACPI_BUILD_PCI_IRQS ((1<<5) | (1<<9) | (1<<10) | (1<<11))
126 typedef struct GSIState {
127 qemu_irq i8259_irq[ISA_NUM_IRQS];
128 qemu_irq ioapic_irq[IOAPIC_NUM_PINS];
129 qemu_irq ioapic2_irq[IOAPIC_NUM_PINS];
130 } GSIState;
132 qemu_irq x86_allocate_cpu_irq(void);
133 void gsi_handler(void *opaque, int n, int level);
134 void ioapic_init_gsi(GSIState *gsi_state, const char *parent_name);
135 DeviceState *ioapic_init_secondary(GSIState *gsi_state);
137 #endif