1 #include "qemu/osdep.h"
3 #include "exec/exec-all.h"
4 #include "hw/isa/isa.h"
5 #include "migration/cpu.h"
6 #include "kvm/hyperv.h"
7 #include "hw/i386/x86.h"
8 #include "kvm/kvm_i386.h"
10 #include "sysemu/kvm.h"
11 #include "sysemu/tcg.h"
13 #include "qemu/error-report.h"
15 static const VMStateDescription vmstate_segment
= {
18 .minimum_version_id
= 1,
19 .fields
= (VMStateField
[]) {
20 VMSTATE_UINT32(selector
, SegmentCache
),
21 VMSTATE_UINTTL(base
, SegmentCache
),
22 VMSTATE_UINT32(limit
, SegmentCache
),
23 VMSTATE_UINT32(flags
, SegmentCache
),
28 #define VMSTATE_SEGMENT(_field, _state) { \
29 .name = (stringify(_field)), \
30 .size = sizeof(SegmentCache), \
31 .vmsd = &vmstate_segment, \
32 .flags = VMS_STRUCT, \
33 .offset = offsetof(_state, _field) \
34 + type_check(SegmentCache,typeof_field(_state, _field)) \
37 #define VMSTATE_SEGMENT_ARRAY(_field, _state, _n) \
38 VMSTATE_STRUCT_ARRAY(_field, _state, _n, 0, vmstate_segment, SegmentCache)
40 static const VMStateDescription vmstate_xmm_reg
= {
43 .minimum_version_id
= 1,
44 .fields
= (VMStateField
[]) {
45 VMSTATE_UINT64(ZMM_Q(0), ZMMReg
),
46 VMSTATE_UINT64(ZMM_Q(1), ZMMReg
),
51 #define VMSTATE_XMM_REGS(_field, _state, _start) \
52 VMSTATE_STRUCT_SUB_ARRAY(_field, _state, _start, CPU_NB_REGS, 0, \
53 vmstate_xmm_reg, ZMMReg)
55 /* YMMH format is the same as XMM, but for bits 128-255 */
56 static const VMStateDescription vmstate_ymmh_reg
= {
59 .minimum_version_id
= 1,
60 .fields
= (VMStateField
[]) {
61 VMSTATE_UINT64(ZMM_Q(2), ZMMReg
),
62 VMSTATE_UINT64(ZMM_Q(3), ZMMReg
),
67 #define VMSTATE_YMMH_REGS_VARS(_field, _state, _start, _v) \
68 VMSTATE_STRUCT_SUB_ARRAY(_field, _state, _start, CPU_NB_REGS, _v, \
69 vmstate_ymmh_reg, ZMMReg)
71 static const VMStateDescription vmstate_zmmh_reg
= {
74 .minimum_version_id
= 1,
75 .fields
= (VMStateField
[]) {
76 VMSTATE_UINT64(ZMM_Q(4), ZMMReg
),
77 VMSTATE_UINT64(ZMM_Q(5), ZMMReg
),
78 VMSTATE_UINT64(ZMM_Q(6), ZMMReg
),
79 VMSTATE_UINT64(ZMM_Q(7), ZMMReg
),
84 #define VMSTATE_ZMMH_REGS_VARS(_field, _state, _start) \
85 VMSTATE_STRUCT_SUB_ARRAY(_field, _state, _start, CPU_NB_REGS, 0, \
86 vmstate_zmmh_reg, ZMMReg)
89 static const VMStateDescription vmstate_hi16_zmm_reg
= {
90 .name
= "hi16_zmm_reg",
92 .minimum_version_id
= 1,
93 .fields
= (VMStateField
[]) {
94 VMSTATE_UINT64(ZMM_Q(0), ZMMReg
),
95 VMSTATE_UINT64(ZMM_Q(1), ZMMReg
),
96 VMSTATE_UINT64(ZMM_Q(2), ZMMReg
),
97 VMSTATE_UINT64(ZMM_Q(3), ZMMReg
),
98 VMSTATE_UINT64(ZMM_Q(4), ZMMReg
),
99 VMSTATE_UINT64(ZMM_Q(5), ZMMReg
),
100 VMSTATE_UINT64(ZMM_Q(6), ZMMReg
),
101 VMSTATE_UINT64(ZMM_Q(7), ZMMReg
),
102 VMSTATE_END_OF_LIST()
106 #define VMSTATE_Hi16_ZMM_REGS_VARS(_field, _state, _start) \
107 VMSTATE_STRUCT_SUB_ARRAY(_field, _state, _start, CPU_NB_REGS, 0, \
108 vmstate_hi16_zmm_reg, ZMMReg)
111 static const VMStateDescription vmstate_bnd_regs
= {
114 .minimum_version_id
= 1,
115 .fields
= (VMStateField
[]) {
116 VMSTATE_UINT64(lb
, BNDReg
),
117 VMSTATE_UINT64(ub
, BNDReg
),
118 VMSTATE_END_OF_LIST()
122 #define VMSTATE_BND_REGS(_field, _state, _n) \
123 VMSTATE_STRUCT_ARRAY(_field, _state, _n, 0, vmstate_bnd_regs, BNDReg)
125 static const VMStateDescription vmstate_mtrr_var
= {
128 .minimum_version_id
= 1,
129 .fields
= (VMStateField
[]) {
130 VMSTATE_UINT64(base
, MTRRVar
),
131 VMSTATE_UINT64(mask
, MTRRVar
),
132 VMSTATE_END_OF_LIST()
136 #define VMSTATE_MTRR_VARS(_field, _state, _n, _v) \
137 VMSTATE_STRUCT_ARRAY(_field, _state, _n, _v, vmstate_mtrr_var, MTRRVar)
139 typedef struct x86_FPReg_tmp
{
145 static void cpu_get_fp80(uint64_t *pmant
, uint16_t *pexp
, floatx80 f
)
150 *pmant
= temp
.l
.lower
;
151 *pexp
= temp
.l
.upper
;
154 static floatx80
cpu_set_fp80(uint64_t mant
, uint16_t upper
)
158 temp
.l
.upper
= upper
;
163 static int fpreg_pre_save(void *opaque
)
165 x86_FPReg_tmp
*tmp
= opaque
;
167 /* we save the real CPU data (in case of MMX usage only 'mant'
168 contains the MMX register */
169 cpu_get_fp80(&tmp
->tmp_mant
, &tmp
->tmp_exp
, tmp
->parent
->d
);
174 static int fpreg_post_load(void *opaque
, int version
)
176 x86_FPReg_tmp
*tmp
= opaque
;
178 tmp
->parent
->d
= cpu_set_fp80(tmp
->tmp_mant
, tmp
->tmp_exp
);
182 static const VMStateDescription vmstate_fpreg_tmp
= {
184 .post_load
= fpreg_post_load
,
185 .pre_save
= fpreg_pre_save
,
186 .fields
= (VMStateField
[]) {
187 VMSTATE_UINT64(tmp_mant
, x86_FPReg_tmp
),
188 VMSTATE_UINT16(tmp_exp
, x86_FPReg_tmp
),
189 VMSTATE_END_OF_LIST()
193 static const VMStateDescription vmstate_fpreg
= {
195 .fields
= (VMStateField
[]) {
196 VMSTATE_WITH_TMP(FPReg
, x86_FPReg_tmp
, vmstate_fpreg_tmp
),
197 VMSTATE_END_OF_LIST()
201 static int cpu_pre_save(void *opaque
)
203 X86CPU
*cpu
= opaque
;
204 CPUX86State
*env
= &cpu
->env
;
208 env
->fpus_vmstate
= (env
->fpus
& ~0x3800) | (env
->fpstt
& 0x7) << 11;
209 env
->fptag_vmstate
= 0;
210 for(i
= 0; i
< 8; i
++) {
211 env
->fptag_vmstate
|= ((!env
->fptags
[i
]) << i
);
214 env
->fpregs_format_vmstate
= 0;
217 * Real mode guest segments register DPL should be zero.
218 * Older KVM version were setting it wrongly.
219 * Fixing it will allow live migration to host with unrestricted guest
220 * support (otherwise the migration will fail with invalid guest state
223 if (!(env
->cr
[0] & CR0_PE_MASK
) &&
224 (env
->segs
[R_CS
].flags
>> DESC_DPL_SHIFT
& 3) != 0) {
225 env
->segs
[R_CS
].flags
&= ~(env
->segs
[R_CS
].flags
& DESC_DPL_MASK
);
226 env
->segs
[R_DS
].flags
&= ~(env
->segs
[R_DS
].flags
& DESC_DPL_MASK
);
227 env
->segs
[R_ES
].flags
&= ~(env
->segs
[R_ES
].flags
& DESC_DPL_MASK
);
228 env
->segs
[R_FS
].flags
&= ~(env
->segs
[R_FS
].flags
& DESC_DPL_MASK
);
229 env
->segs
[R_GS
].flags
&= ~(env
->segs
[R_GS
].flags
& DESC_DPL_MASK
);
230 env
->segs
[R_SS
].flags
&= ~(env
->segs
[R_SS
].flags
& DESC_DPL_MASK
);
235 * In case vCPU may have enabled VMX, we need to make sure kernel have
236 * required capabilities in order to perform migration correctly:
238 * 1) We must be able to extract vCPU nested-state from KVM.
240 * 2) In case vCPU is running in guest-mode and it has a pending exception,
241 * we must be able to determine if it's in a pending or injected state.
242 * Note that in case KVM don't have required capability to do so,
243 * a pending/injected exception will always appear as an
244 * injected exception.
246 if (kvm_enabled() && cpu_vmx_maybe_enabled(env
) &&
247 (!env
->nested_state
||
248 (!kvm_has_exception_payload() && (env
->hflags
& HF_GUEST_MASK
) &&
249 env
->exception_injected
))) {
250 error_report("Guest maybe enabled nested virtualization but kernel "
251 "does not support required capabilities to save vCPU "
258 * When vCPU is running L2 and exception is still pending,
259 * it can potentially be intercepted by L1 hypervisor.
260 * In contrast to an injected exception which cannot be
261 * intercepted anymore.
263 * Furthermore, when a L2 exception is intercepted by L1
264 * hypervisor, its exception payload (CR2/DR6 on #PF/#DB)
265 * should not be set yet in the respective vCPU register.
266 * Thus, in case an exception is pending, it is
267 * important to save the exception payload seperately.
269 * Therefore, if an exception is not in a pending state
270 * or vCPU is not in guest-mode, it is not important to
271 * distinguish between a pending and injected exception
272 * and we don't need to store seperately the exception payload.
274 * In order to preserve better backwards-compatible migration,
275 * convert a pending exception to an injected exception in
276 * case it is not important to distinguish between them
277 * as described above.
279 if (env
->exception_pending
&& !(env
->hflags
& HF_GUEST_MASK
)) {
280 env
->exception_pending
= 0;
281 env
->exception_injected
= 1;
283 if (env
->exception_has_payload
) {
284 if (env
->exception_nr
== EXCP01_DB
) {
285 env
->dr
[6] = env
->exception_payload
;
286 } else if (env
->exception_nr
== EXCP0E_PAGE
) {
287 env
->cr
[2] = env
->exception_payload
;
295 static int cpu_post_load(void *opaque
, int version_id
)
297 X86CPU
*cpu
= opaque
;
298 CPUState
*cs
= CPU(cpu
);
299 CPUX86State
*env
= &cpu
->env
;
302 if (env
->tsc_khz
&& env
->user_tsc_khz
&&
303 env
->tsc_khz
!= env
->user_tsc_khz
) {
304 error_report("Mismatch between user-specified TSC frequency and "
305 "migrated TSC frequency");
309 if (env
->fpregs_format_vmstate
) {
310 error_report("Unsupported old non-softfloat CPU state");
314 * Real mode guest segments register DPL should be zero.
315 * Older KVM version were setting it wrongly.
316 * Fixing it will allow live migration from such host that don't have
317 * restricted guest support to a host with unrestricted guest support
318 * (otherwise the migration will fail with invalid guest state
321 if (!(env
->cr
[0] & CR0_PE_MASK
) &&
322 (env
->segs
[R_CS
].flags
>> DESC_DPL_SHIFT
& 3) != 0) {
323 env
->segs
[R_CS
].flags
&= ~(env
->segs
[R_CS
].flags
& DESC_DPL_MASK
);
324 env
->segs
[R_DS
].flags
&= ~(env
->segs
[R_DS
].flags
& DESC_DPL_MASK
);
325 env
->segs
[R_ES
].flags
&= ~(env
->segs
[R_ES
].flags
& DESC_DPL_MASK
);
326 env
->segs
[R_FS
].flags
&= ~(env
->segs
[R_FS
].flags
& DESC_DPL_MASK
);
327 env
->segs
[R_GS
].flags
&= ~(env
->segs
[R_GS
].flags
& DESC_DPL_MASK
);
328 env
->segs
[R_SS
].flags
&= ~(env
->segs
[R_SS
].flags
& DESC_DPL_MASK
);
331 /* Older versions of QEMU incorrectly used CS.DPL as the CPL when
332 * running under KVM. This is wrong for conforming code segments.
333 * Luckily, in our implementation the CPL field of hflags is redundant
334 * and we can get the right value from the SS descriptor privilege level.
336 env
->hflags
&= ~HF_CPL_MASK
;
337 env
->hflags
|= (env
->segs
[R_SS
].flags
>> DESC_DPL_SHIFT
) & HF_CPL_MASK
;
340 if ((env
->hflags
& HF_GUEST_MASK
) &&
341 (!env
->nested_state
||
342 !(env
->nested_state
->flags
& KVM_STATE_NESTED_GUEST_MODE
))) {
343 error_report("vCPU set in guest-mode inconsistent with "
344 "migrated kernel nested state");
350 * There are cases that we can get valid exception_nr with both
351 * exception_pending and exception_injected being cleared.
352 * This can happen in one of the following scenarios:
353 * 1) Source is older QEMU without KVM_CAP_EXCEPTION_PAYLOAD support.
354 * 2) Source is running on kernel without KVM_CAP_EXCEPTION_PAYLOAD support.
355 * 3) "cpu/exception_info" subsection not sent because there is no exception
356 * pending or guest wasn't running L2 (See comment in cpu_pre_save()).
358 * In those cases, we can just deduce that a valid exception_nr means
359 * we can treat the exception as already injected.
361 if ((env
->exception_nr
!= -1) &&
362 !env
->exception_pending
&& !env
->exception_injected
) {
363 env
->exception_injected
= 1;
366 env
->fpstt
= (env
->fpus_vmstate
>> 11) & 7;
367 env
->fpus
= env
->fpus_vmstate
& ~0x3800;
368 env
->fptag_vmstate
^= 0xff;
369 for(i
= 0; i
< 8; i
++) {
370 env
->fptags
[i
] = (env
->fptag_vmstate
>> i
) & 1;
374 update_fp_status(env
);
375 update_mxcsr_status(env
);
377 cpu_breakpoint_remove_all(cs
, BP_CPU
);
378 cpu_watchpoint_remove_all(cs
, BP_CPU
);
380 /* Indicate all breakpoints disabled, as they are, then
381 let the helper re-enable them. */
383 env
->dr
[7] = dr7
& ~(DR7_GLOBAL_BP_MASK
| DR7_LOCAL_BP_MASK
);
384 cpu_x86_update_dr7(env
, dr7
);
390 static bool async_pf_msr_needed(void *opaque
)
392 X86CPU
*cpu
= opaque
;
394 return cpu
->env
.async_pf_en_msr
!= 0;
397 static bool async_pf_int_msr_needed(void *opaque
)
399 X86CPU
*cpu
= opaque
;
401 return cpu
->env
.async_pf_int_msr
!= 0;
404 static bool pv_eoi_msr_needed(void *opaque
)
406 X86CPU
*cpu
= opaque
;
408 return cpu
->env
.pv_eoi_en_msr
!= 0;
411 static bool steal_time_msr_needed(void *opaque
)
413 X86CPU
*cpu
= opaque
;
415 return cpu
->env
.steal_time_msr
!= 0;
418 static bool exception_info_needed(void *opaque
)
420 X86CPU
*cpu
= opaque
;
421 CPUX86State
*env
= &cpu
->env
;
424 * It is important to save exception-info only in case
425 * we need to distinguish between a pending and injected
426 * exception. Which is only required in case there is a
427 * pending exception and vCPU is running L2.
428 * For more info, refer to comment in cpu_pre_save().
430 return env
->exception_pending
&& (env
->hflags
& HF_GUEST_MASK
);
433 static const VMStateDescription vmstate_exception_info
= {
434 .name
= "cpu/exception_info",
436 .minimum_version_id
= 1,
437 .needed
= exception_info_needed
,
438 .fields
= (VMStateField
[]) {
439 VMSTATE_UINT8(env
.exception_pending
, X86CPU
),
440 VMSTATE_UINT8(env
.exception_injected
, X86CPU
),
441 VMSTATE_UINT8(env
.exception_has_payload
, X86CPU
),
442 VMSTATE_UINT64(env
.exception_payload
, X86CPU
),
443 VMSTATE_END_OF_LIST()
447 /* Poll control MSR enabled by default */
448 static bool poll_control_msr_needed(void *opaque
)
450 X86CPU
*cpu
= opaque
;
452 return cpu
->env
.poll_control_msr
!= 1;
455 static const VMStateDescription vmstate_steal_time_msr
= {
456 .name
= "cpu/steal_time_msr",
458 .minimum_version_id
= 1,
459 .needed
= steal_time_msr_needed
,
460 .fields
= (VMStateField
[]) {
461 VMSTATE_UINT64(env
.steal_time_msr
, X86CPU
),
462 VMSTATE_END_OF_LIST()
466 static const VMStateDescription vmstate_async_pf_msr
= {
467 .name
= "cpu/async_pf_msr",
469 .minimum_version_id
= 1,
470 .needed
= async_pf_msr_needed
,
471 .fields
= (VMStateField
[]) {
472 VMSTATE_UINT64(env
.async_pf_en_msr
, X86CPU
),
473 VMSTATE_END_OF_LIST()
477 static const VMStateDescription vmstate_async_pf_int_msr
= {
478 .name
= "cpu/async_pf_int_msr",
480 .minimum_version_id
= 1,
481 .needed
= async_pf_int_msr_needed
,
482 .fields
= (VMStateField
[]) {
483 VMSTATE_UINT64(env
.async_pf_int_msr
, X86CPU
),
484 VMSTATE_END_OF_LIST()
488 static const VMStateDescription vmstate_pv_eoi_msr
= {
489 .name
= "cpu/async_pv_eoi_msr",
491 .minimum_version_id
= 1,
492 .needed
= pv_eoi_msr_needed
,
493 .fields
= (VMStateField
[]) {
494 VMSTATE_UINT64(env
.pv_eoi_en_msr
, X86CPU
),
495 VMSTATE_END_OF_LIST()
499 static const VMStateDescription vmstate_poll_control_msr
= {
500 .name
= "cpu/poll_control_msr",
502 .minimum_version_id
= 1,
503 .needed
= poll_control_msr_needed
,
504 .fields
= (VMStateField
[]) {
505 VMSTATE_UINT64(env
.poll_control_msr
, X86CPU
),
506 VMSTATE_END_OF_LIST()
510 static bool fpop_ip_dp_needed(void *opaque
)
512 X86CPU
*cpu
= opaque
;
513 CPUX86State
*env
= &cpu
->env
;
515 return env
->fpop
!= 0 || env
->fpip
!= 0 || env
->fpdp
!= 0;
518 static const VMStateDescription vmstate_fpop_ip_dp
= {
519 .name
= "cpu/fpop_ip_dp",
521 .minimum_version_id
= 1,
522 .needed
= fpop_ip_dp_needed
,
523 .fields
= (VMStateField
[]) {
524 VMSTATE_UINT16(env
.fpop
, X86CPU
),
525 VMSTATE_UINT64(env
.fpip
, X86CPU
),
526 VMSTATE_UINT64(env
.fpdp
, X86CPU
),
527 VMSTATE_END_OF_LIST()
531 static bool tsc_adjust_needed(void *opaque
)
533 X86CPU
*cpu
= opaque
;
534 CPUX86State
*env
= &cpu
->env
;
536 return env
->tsc_adjust
!= 0;
539 static const VMStateDescription vmstate_msr_tsc_adjust
= {
540 .name
= "cpu/msr_tsc_adjust",
542 .minimum_version_id
= 1,
543 .needed
= tsc_adjust_needed
,
544 .fields
= (VMStateField
[]) {
545 VMSTATE_UINT64(env
.tsc_adjust
, X86CPU
),
546 VMSTATE_END_OF_LIST()
550 static bool msr_smi_count_needed(void *opaque
)
552 X86CPU
*cpu
= opaque
;
553 CPUX86State
*env
= &cpu
->env
;
555 return cpu
->migrate_smi_count
&& env
->msr_smi_count
!= 0;
558 static const VMStateDescription vmstate_msr_smi_count
= {
559 .name
= "cpu/msr_smi_count",
561 .minimum_version_id
= 1,
562 .needed
= msr_smi_count_needed
,
563 .fields
= (VMStateField
[]) {
564 VMSTATE_UINT64(env
.msr_smi_count
, X86CPU
),
565 VMSTATE_END_OF_LIST()
569 static bool tscdeadline_needed(void *opaque
)
571 X86CPU
*cpu
= opaque
;
572 CPUX86State
*env
= &cpu
->env
;
574 return env
->tsc_deadline
!= 0;
577 static const VMStateDescription vmstate_msr_tscdeadline
= {
578 .name
= "cpu/msr_tscdeadline",
580 .minimum_version_id
= 1,
581 .needed
= tscdeadline_needed
,
582 .fields
= (VMStateField
[]) {
583 VMSTATE_UINT64(env
.tsc_deadline
, X86CPU
),
584 VMSTATE_END_OF_LIST()
588 static bool misc_enable_needed(void *opaque
)
590 X86CPU
*cpu
= opaque
;
591 CPUX86State
*env
= &cpu
->env
;
593 return env
->msr_ia32_misc_enable
!= MSR_IA32_MISC_ENABLE_DEFAULT
;
596 static bool feature_control_needed(void *opaque
)
598 X86CPU
*cpu
= opaque
;
599 CPUX86State
*env
= &cpu
->env
;
601 return env
->msr_ia32_feature_control
!= 0;
604 static const VMStateDescription vmstate_msr_ia32_misc_enable
= {
605 .name
= "cpu/msr_ia32_misc_enable",
607 .minimum_version_id
= 1,
608 .needed
= misc_enable_needed
,
609 .fields
= (VMStateField
[]) {
610 VMSTATE_UINT64(env
.msr_ia32_misc_enable
, X86CPU
),
611 VMSTATE_END_OF_LIST()
615 static const VMStateDescription vmstate_msr_ia32_feature_control
= {
616 .name
= "cpu/msr_ia32_feature_control",
618 .minimum_version_id
= 1,
619 .needed
= feature_control_needed
,
620 .fields
= (VMStateField
[]) {
621 VMSTATE_UINT64(env
.msr_ia32_feature_control
, X86CPU
),
622 VMSTATE_END_OF_LIST()
626 static bool pmu_enable_needed(void *opaque
)
628 X86CPU
*cpu
= opaque
;
629 CPUX86State
*env
= &cpu
->env
;
632 if (env
->msr_fixed_ctr_ctrl
|| env
->msr_global_ctrl
||
633 env
->msr_global_status
|| env
->msr_global_ovf_ctrl
) {
636 for (i
= 0; i
< MAX_FIXED_COUNTERS
; i
++) {
637 if (env
->msr_fixed_counters
[i
]) {
641 for (i
= 0; i
< MAX_GP_COUNTERS
; i
++) {
642 if (env
->msr_gp_counters
[i
] || env
->msr_gp_evtsel
[i
]) {
650 static const VMStateDescription vmstate_msr_architectural_pmu
= {
651 .name
= "cpu/msr_architectural_pmu",
653 .minimum_version_id
= 1,
654 .needed
= pmu_enable_needed
,
655 .fields
= (VMStateField
[]) {
656 VMSTATE_UINT64(env
.msr_fixed_ctr_ctrl
, X86CPU
),
657 VMSTATE_UINT64(env
.msr_global_ctrl
, X86CPU
),
658 VMSTATE_UINT64(env
.msr_global_status
, X86CPU
),
659 VMSTATE_UINT64(env
.msr_global_ovf_ctrl
, X86CPU
),
660 VMSTATE_UINT64_ARRAY(env
.msr_fixed_counters
, X86CPU
, MAX_FIXED_COUNTERS
),
661 VMSTATE_UINT64_ARRAY(env
.msr_gp_counters
, X86CPU
, MAX_GP_COUNTERS
),
662 VMSTATE_UINT64_ARRAY(env
.msr_gp_evtsel
, X86CPU
, MAX_GP_COUNTERS
),
663 VMSTATE_END_OF_LIST()
667 static bool mpx_needed(void *opaque
)
669 X86CPU
*cpu
= opaque
;
670 CPUX86State
*env
= &cpu
->env
;
673 for (i
= 0; i
< 4; i
++) {
674 if (env
->bnd_regs
[i
].lb
|| env
->bnd_regs
[i
].ub
) {
679 if (env
->bndcs_regs
.cfgu
|| env
->bndcs_regs
.sts
) {
683 return !!env
->msr_bndcfgs
;
686 static const VMStateDescription vmstate_mpx
= {
689 .minimum_version_id
= 1,
690 .needed
= mpx_needed
,
691 .fields
= (VMStateField
[]) {
692 VMSTATE_BND_REGS(env
.bnd_regs
, X86CPU
, 4),
693 VMSTATE_UINT64(env
.bndcs_regs
.cfgu
, X86CPU
),
694 VMSTATE_UINT64(env
.bndcs_regs
.sts
, X86CPU
),
695 VMSTATE_UINT64(env
.msr_bndcfgs
, X86CPU
),
696 VMSTATE_END_OF_LIST()
700 static bool hyperv_hypercall_enable_needed(void *opaque
)
702 X86CPU
*cpu
= opaque
;
703 CPUX86State
*env
= &cpu
->env
;
705 return env
->msr_hv_hypercall
!= 0 || env
->msr_hv_guest_os_id
!= 0;
708 static const VMStateDescription vmstate_msr_hypercall_hypercall
= {
709 .name
= "cpu/msr_hyperv_hypercall",
711 .minimum_version_id
= 1,
712 .needed
= hyperv_hypercall_enable_needed
,
713 .fields
= (VMStateField
[]) {
714 VMSTATE_UINT64(env
.msr_hv_guest_os_id
, X86CPU
),
715 VMSTATE_UINT64(env
.msr_hv_hypercall
, X86CPU
),
716 VMSTATE_END_OF_LIST()
720 static bool hyperv_vapic_enable_needed(void *opaque
)
722 X86CPU
*cpu
= opaque
;
723 CPUX86State
*env
= &cpu
->env
;
725 return env
->msr_hv_vapic
!= 0;
728 static const VMStateDescription vmstate_msr_hyperv_vapic
= {
729 .name
= "cpu/msr_hyperv_vapic",
731 .minimum_version_id
= 1,
732 .needed
= hyperv_vapic_enable_needed
,
733 .fields
= (VMStateField
[]) {
734 VMSTATE_UINT64(env
.msr_hv_vapic
, X86CPU
),
735 VMSTATE_END_OF_LIST()
739 static bool hyperv_time_enable_needed(void *opaque
)
741 X86CPU
*cpu
= opaque
;
742 CPUX86State
*env
= &cpu
->env
;
744 return env
->msr_hv_tsc
!= 0;
747 static const VMStateDescription vmstate_msr_hyperv_time
= {
748 .name
= "cpu/msr_hyperv_time",
750 .minimum_version_id
= 1,
751 .needed
= hyperv_time_enable_needed
,
752 .fields
= (VMStateField
[]) {
753 VMSTATE_UINT64(env
.msr_hv_tsc
, X86CPU
),
754 VMSTATE_END_OF_LIST()
758 static bool hyperv_crash_enable_needed(void *opaque
)
760 X86CPU
*cpu
= opaque
;
761 CPUX86State
*env
= &cpu
->env
;
764 for (i
= 0; i
< HV_CRASH_PARAMS
; i
++) {
765 if (env
->msr_hv_crash_params
[i
]) {
772 static const VMStateDescription vmstate_msr_hyperv_crash
= {
773 .name
= "cpu/msr_hyperv_crash",
775 .minimum_version_id
= 1,
776 .needed
= hyperv_crash_enable_needed
,
777 .fields
= (VMStateField
[]) {
778 VMSTATE_UINT64_ARRAY(env
.msr_hv_crash_params
, X86CPU
, HV_CRASH_PARAMS
),
779 VMSTATE_END_OF_LIST()
783 static bool hyperv_runtime_enable_needed(void *opaque
)
785 X86CPU
*cpu
= opaque
;
786 CPUX86State
*env
= &cpu
->env
;
788 if (!hyperv_feat_enabled(cpu
, HYPERV_FEAT_RUNTIME
)) {
792 return env
->msr_hv_runtime
!= 0;
795 static const VMStateDescription vmstate_msr_hyperv_runtime
= {
796 .name
= "cpu/msr_hyperv_runtime",
798 .minimum_version_id
= 1,
799 .needed
= hyperv_runtime_enable_needed
,
800 .fields
= (VMStateField
[]) {
801 VMSTATE_UINT64(env
.msr_hv_runtime
, X86CPU
),
802 VMSTATE_END_OF_LIST()
806 static bool hyperv_synic_enable_needed(void *opaque
)
808 X86CPU
*cpu
= opaque
;
809 CPUX86State
*env
= &cpu
->env
;
812 if (env
->msr_hv_synic_control
!= 0 ||
813 env
->msr_hv_synic_evt_page
!= 0 ||
814 env
->msr_hv_synic_msg_page
!= 0) {
818 for (i
= 0; i
< ARRAY_SIZE(env
->msr_hv_synic_sint
); i
++) {
819 if (env
->msr_hv_synic_sint
[i
] != 0) {
827 static int hyperv_synic_post_load(void *opaque
, int version_id
)
829 X86CPU
*cpu
= opaque
;
830 hyperv_x86_synic_update(cpu
);
834 static const VMStateDescription vmstate_msr_hyperv_synic
= {
835 .name
= "cpu/msr_hyperv_synic",
837 .minimum_version_id
= 1,
838 .needed
= hyperv_synic_enable_needed
,
839 .post_load
= hyperv_synic_post_load
,
840 .fields
= (VMStateField
[]) {
841 VMSTATE_UINT64(env
.msr_hv_synic_control
, X86CPU
),
842 VMSTATE_UINT64(env
.msr_hv_synic_evt_page
, X86CPU
),
843 VMSTATE_UINT64(env
.msr_hv_synic_msg_page
, X86CPU
),
844 VMSTATE_UINT64_ARRAY(env
.msr_hv_synic_sint
, X86CPU
, HV_SINT_COUNT
),
845 VMSTATE_END_OF_LIST()
849 static bool hyperv_stimer_enable_needed(void *opaque
)
851 X86CPU
*cpu
= opaque
;
852 CPUX86State
*env
= &cpu
->env
;
855 for (i
= 0; i
< ARRAY_SIZE(env
->msr_hv_stimer_config
); i
++) {
856 if (env
->msr_hv_stimer_config
[i
] || env
->msr_hv_stimer_count
[i
]) {
863 static const VMStateDescription vmstate_msr_hyperv_stimer
= {
864 .name
= "cpu/msr_hyperv_stimer",
866 .minimum_version_id
= 1,
867 .needed
= hyperv_stimer_enable_needed
,
868 .fields
= (VMStateField
[]) {
869 VMSTATE_UINT64_ARRAY(env
.msr_hv_stimer_config
, X86CPU
,
871 VMSTATE_UINT64_ARRAY(env
.msr_hv_stimer_count
, X86CPU
, HV_STIMER_COUNT
),
872 VMSTATE_END_OF_LIST()
876 static bool hyperv_reenlightenment_enable_needed(void *opaque
)
878 X86CPU
*cpu
= opaque
;
879 CPUX86State
*env
= &cpu
->env
;
881 return env
->msr_hv_reenlightenment_control
!= 0 ||
882 env
->msr_hv_tsc_emulation_control
!= 0 ||
883 env
->msr_hv_tsc_emulation_status
!= 0;
886 static const VMStateDescription vmstate_msr_hyperv_reenlightenment
= {
887 .name
= "cpu/msr_hyperv_reenlightenment",
889 .minimum_version_id
= 1,
890 .needed
= hyperv_reenlightenment_enable_needed
,
891 .fields
= (VMStateField
[]) {
892 VMSTATE_UINT64(env
.msr_hv_reenlightenment_control
, X86CPU
),
893 VMSTATE_UINT64(env
.msr_hv_tsc_emulation_control
, X86CPU
),
894 VMSTATE_UINT64(env
.msr_hv_tsc_emulation_status
, X86CPU
),
895 VMSTATE_END_OF_LIST()
899 static bool avx512_needed(void *opaque
)
901 X86CPU
*cpu
= opaque
;
902 CPUX86State
*env
= &cpu
->env
;
905 for (i
= 0; i
< NB_OPMASK_REGS
; i
++) {
906 if (env
->opmask_regs
[i
]) {
911 for (i
= 0; i
< CPU_NB_REGS
; i
++) {
912 #define ENV_XMM(reg, field) (env->xmm_regs[reg].ZMM_Q(field))
913 if (ENV_XMM(i
, 4) || ENV_XMM(i
, 6) ||
914 ENV_XMM(i
, 5) || ENV_XMM(i
, 7)) {
918 if (ENV_XMM(i
+16, 0) || ENV_XMM(i
+16, 1) ||
919 ENV_XMM(i
+16, 2) || ENV_XMM(i
+16, 3) ||
920 ENV_XMM(i
+16, 4) || ENV_XMM(i
+16, 5) ||
921 ENV_XMM(i
+16, 6) || ENV_XMM(i
+16, 7)) {
930 static const VMStateDescription vmstate_avx512
= {
931 .name
= "cpu/avx512",
933 .minimum_version_id
= 1,
934 .needed
= avx512_needed
,
935 .fields
= (VMStateField
[]) {
936 VMSTATE_UINT64_ARRAY(env
.opmask_regs
, X86CPU
, NB_OPMASK_REGS
),
937 VMSTATE_ZMMH_REGS_VARS(env
.xmm_regs
, X86CPU
, 0),
939 VMSTATE_Hi16_ZMM_REGS_VARS(env
.xmm_regs
, X86CPU
, 16),
941 VMSTATE_END_OF_LIST()
945 static bool xss_needed(void *opaque
)
947 X86CPU
*cpu
= opaque
;
948 CPUX86State
*env
= &cpu
->env
;
950 return env
->xss
!= 0;
953 static const VMStateDescription vmstate_xss
= {
956 .minimum_version_id
= 1,
957 .needed
= xss_needed
,
958 .fields
= (VMStateField
[]) {
959 VMSTATE_UINT64(env
.xss
, X86CPU
),
960 VMSTATE_END_OF_LIST()
964 static bool umwait_needed(void *opaque
)
966 X86CPU
*cpu
= opaque
;
967 CPUX86State
*env
= &cpu
->env
;
969 return env
->umwait
!= 0;
972 static const VMStateDescription vmstate_umwait
= {
973 .name
= "cpu/umwait",
975 .minimum_version_id
= 1,
976 .needed
= umwait_needed
,
977 .fields
= (VMStateField
[]) {
978 VMSTATE_UINT32(env
.umwait
, X86CPU
),
979 VMSTATE_END_OF_LIST()
983 static bool pkru_needed(void *opaque
)
985 X86CPU
*cpu
= opaque
;
986 CPUX86State
*env
= &cpu
->env
;
988 return env
->pkru
!= 0;
991 static const VMStateDescription vmstate_pkru
= {
994 .minimum_version_id
= 1,
995 .needed
= pkru_needed
,
996 .fields
= (VMStateField
[]){
997 VMSTATE_UINT32(env
.pkru
, X86CPU
),
998 VMSTATE_END_OF_LIST()
1002 static bool pkrs_needed(void *opaque
)
1004 X86CPU
*cpu
= opaque
;
1005 CPUX86State
*env
= &cpu
->env
;
1007 return env
->pkrs
!= 0;
1010 static const VMStateDescription vmstate_pkrs
= {
1013 .minimum_version_id
= 1,
1014 .needed
= pkrs_needed
,
1015 .fields
= (VMStateField
[]){
1016 VMSTATE_UINT32(env
.pkrs
, X86CPU
),
1017 VMSTATE_END_OF_LIST()
1021 static bool tsc_khz_needed(void *opaque
)
1023 X86CPU
*cpu
= opaque
;
1024 CPUX86State
*env
= &cpu
->env
;
1025 MachineClass
*mc
= MACHINE_GET_CLASS(qdev_get_machine());
1026 X86MachineClass
*x86mc
= X86_MACHINE_CLASS(mc
);
1027 return env
->tsc_khz
&& x86mc
->save_tsc_khz
;
1030 static const VMStateDescription vmstate_tsc_khz
= {
1031 .name
= "cpu/tsc_khz",
1033 .minimum_version_id
= 1,
1034 .needed
= tsc_khz_needed
,
1035 .fields
= (VMStateField
[]) {
1036 VMSTATE_INT64(env
.tsc_khz
, X86CPU
),
1037 VMSTATE_END_OF_LIST()
1043 static bool vmx_vmcs12_needed(void *opaque
)
1045 struct kvm_nested_state
*nested_state
= opaque
;
1046 return (nested_state
->size
>
1047 offsetof(struct kvm_nested_state
, data
.vmx
[0].vmcs12
));
1050 static const VMStateDescription vmstate_vmx_vmcs12
= {
1051 .name
= "cpu/kvm_nested_state/vmx/vmcs12",
1053 .minimum_version_id
= 1,
1054 .needed
= vmx_vmcs12_needed
,
1055 .fields
= (VMStateField
[]) {
1056 VMSTATE_UINT8_ARRAY(data
.vmx
[0].vmcs12
,
1057 struct kvm_nested_state
,
1058 KVM_STATE_NESTED_VMX_VMCS_SIZE
),
1059 VMSTATE_END_OF_LIST()
1063 static bool vmx_shadow_vmcs12_needed(void *opaque
)
1065 struct kvm_nested_state
*nested_state
= opaque
;
1066 return (nested_state
->size
>
1067 offsetof(struct kvm_nested_state
, data
.vmx
[0].shadow_vmcs12
));
1070 static const VMStateDescription vmstate_vmx_shadow_vmcs12
= {
1071 .name
= "cpu/kvm_nested_state/vmx/shadow_vmcs12",
1073 .minimum_version_id
= 1,
1074 .needed
= vmx_shadow_vmcs12_needed
,
1075 .fields
= (VMStateField
[]) {
1076 VMSTATE_UINT8_ARRAY(data
.vmx
[0].shadow_vmcs12
,
1077 struct kvm_nested_state
,
1078 KVM_STATE_NESTED_VMX_VMCS_SIZE
),
1079 VMSTATE_END_OF_LIST()
1083 static bool vmx_nested_state_needed(void *opaque
)
1085 struct kvm_nested_state
*nested_state
= opaque
;
1087 return (nested_state
->format
== KVM_STATE_NESTED_FORMAT_VMX
&&
1088 nested_state
->hdr
.vmx
.vmxon_pa
!= -1ull);
1091 static const VMStateDescription vmstate_vmx_nested_state
= {
1092 .name
= "cpu/kvm_nested_state/vmx",
1094 .minimum_version_id
= 1,
1095 .needed
= vmx_nested_state_needed
,
1096 .fields
= (VMStateField
[]) {
1097 VMSTATE_U64(hdr
.vmx
.vmxon_pa
, struct kvm_nested_state
),
1098 VMSTATE_U64(hdr
.vmx
.vmcs12_pa
, struct kvm_nested_state
),
1099 VMSTATE_U16(hdr
.vmx
.smm
.flags
, struct kvm_nested_state
),
1100 VMSTATE_END_OF_LIST()
1102 .subsections
= (const VMStateDescription
*[]) {
1103 &vmstate_vmx_vmcs12
,
1104 &vmstate_vmx_shadow_vmcs12
,
1109 static bool svm_nested_state_needed(void *opaque
)
1111 struct kvm_nested_state
*nested_state
= opaque
;
1114 * HF_GUEST_MASK and HF2_GIF_MASK are already serialized
1115 * via hflags and hflags2, all that's left is the opaque
1116 * nested state blob.
1118 return (nested_state
->format
== KVM_STATE_NESTED_FORMAT_SVM
&&
1119 nested_state
->size
> offsetof(struct kvm_nested_state
, data
));
1122 static const VMStateDescription vmstate_svm_nested_state
= {
1123 .name
= "cpu/kvm_nested_state/svm",
1125 .minimum_version_id
= 1,
1126 .needed
= svm_nested_state_needed
,
1127 .fields
= (VMStateField
[]) {
1128 VMSTATE_U64(hdr
.svm
.vmcb_pa
, struct kvm_nested_state
),
1129 VMSTATE_UINT8_ARRAY(data
.svm
[0].vmcb12
,
1130 struct kvm_nested_state
,
1131 KVM_STATE_NESTED_SVM_VMCB_SIZE
),
1132 VMSTATE_END_OF_LIST()
1136 static bool nested_state_needed(void *opaque
)
1138 X86CPU
*cpu
= opaque
;
1139 CPUX86State
*env
= &cpu
->env
;
1141 return (env
->nested_state
&&
1142 (vmx_nested_state_needed(env
->nested_state
) ||
1143 svm_nested_state_needed(env
->nested_state
)));
1146 static int nested_state_post_load(void *opaque
, int version_id
)
1148 X86CPU
*cpu
= opaque
;
1149 CPUX86State
*env
= &cpu
->env
;
1150 struct kvm_nested_state
*nested_state
= env
->nested_state
;
1151 int min_nested_state_len
= offsetof(struct kvm_nested_state
, data
);
1152 int max_nested_state_len
= kvm_max_nested_state_length();
1155 * If our kernel don't support setting nested state
1156 * and we have received nested state from migration stream,
1157 * we need to fail migration
1159 if (max_nested_state_len
<= 0) {
1160 error_report("Received nested state when kernel cannot restore it");
1165 * Verify that the size of received nested_state struct
1166 * at least cover required header and is not larger
1167 * than the max size that our kernel support
1169 if (nested_state
->size
< min_nested_state_len
) {
1170 error_report("Received nested state size less than min: "
1172 nested_state
->size
, min_nested_state_len
);
1175 if (nested_state
->size
> max_nested_state_len
) {
1176 error_report("Received unsupported nested state size: "
1177 "nested_state->size=%d, max=%d",
1178 nested_state
->size
, max_nested_state_len
);
1182 /* Verify format is valid */
1183 if ((nested_state
->format
!= KVM_STATE_NESTED_FORMAT_VMX
) &&
1184 (nested_state
->format
!= KVM_STATE_NESTED_FORMAT_SVM
)) {
1185 error_report("Received invalid nested state format: %d",
1186 nested_state
->format
);
1193 static const VMStateDescription vmstate_kvm_nested_state
= {
1194 .name
= "cpu/kvm_nested_state",
1196 .minimum_version_id
= 1,
1197 .fields
= (VMStateField
[]) {
1198 VMSTATE_U16(flags
, struct kvm_nested_state
),
1199 VMSTATE_U16(format
, struct kvm_nested_state
),
1200 VMSTATE_U32(size
, struct kvm_nested_state
),
1201 VMSTATE_END_OF_LIST()
1203 .subsections
= (const VMStateDescription
*[]) {
1204 &vmstate_vmx_nested_state
,
1205 &vmstate_svm_nested_state
,
1210 static const VMStateDescription vmstate_nested_state
= {
1211 .name
= "cpu/nested_state",
1213 .minimum_version_id
= 1,
1214 .needed
= nested_state_needed
,
1215 .post_load
= nested_state_post_load
,
1216 .fields
= (VMStateField
[]) {
1217 VMSTATE_STRUCT_POINTER(env
.nested_state
, X86CPU
,
1218 vmstate_kvm_nested_state
,
1219 struct kvm_nested_state
),
1220 VMSTATE_END_OF_LIST()
1226 static bool mcg_ext_ctl_needed(void *opaque
)
1228 X86CPU
*cpu
= opaque
;
1229 CPUX86State
*env
= &cpu
->env
;
1230 return cpu
->enable_lmce
&& env
->mcg_ext_ctl
;
1233 static const VMStateDescription vmstate_mcg_ext_ctl
= {
1234 .name
= "cpu/mcg_ext_ctl",
1236 .minimum_version_id
= 1,
1237 .needed
= mcg_ext_ctl_needed
,
1238 .fields
= (VMStateField
[]) {
1239 VMSTATE_UINT64(env
.mcg_ext_ctl
, X86CPU
),
1240 VMSTATE_END_OF_LIST()
1244 static bool spec_ctrl_needed(void *opaque
)
1246 X86CPU
*cpu
= opaque
;
1247 CPUX86State
*env
= &cpu
->env
;
1249 return env
->spec_ctrl
!= 0;
1252 static const VMStateDescription vmstate_spec_ctrl
= {
1253 .name
= "cpu/spec_ctrl",
1255 .minimum_version_id
= 1,
1256 .needed
= spec_ctrl_needed
,
1257 .fields
= (VMStateField
[]){
1258 VMSTATE_UINT64(env
.spec_ctrl
, X86CPU
),
1259 VMSTATE_END_OF_LIST()
1263 static bool intel_pt_enable_needed(void *opaque
)
1265 X86CPU
*cpu
= opaque
;
1266 CPUX86State
*env
= &cpu
->env
;
1269 if (env
->msr_rtit_ctrl
|| env
->msr_rtit_status
||
1270 env
->msr_rtit_output_base
|| env
->msr_rtit_output_mask
||
1271 env
->msr_rtit_cr3_match
) {
1275 for (i
= 0; i
< MAX_RTIT_ADDRS
; i
++) {
1276 if (env
->msr_rtit_addrs
[i
]) {
1284 static const VMStateDescription vmstate_msr_intel_pt
= {
1285 .name
= "cpu/intel_pt",
1287 .minimum_version_id
= 1,
1288 .needed
= intel_pt_enable_needed
,
1289 .fields
= (VMStateField
[]) {
1290 VMSTATE_UINT64(env
.msr_rtit_ctrl
, X86CPU
),
1291 VMSTATE_UINT64(env
.msr_rtit_status
, X86CPU
),
1292 VMSTATE_UINT64(env
.msr_rtit_output_base
, X86CPU
),
1293 VMSTATE_UINT64(env
.msr_rtit_output_mask
, X86CPU
),
1294 VMSTATE_UINT64(env
.msr_rtit_cr3_match
, X86CPU
),
1295 VMSTATE_UINT64_ARRAY(env
.msr_rtit_addrs
, X86CPU
, MAX_RTIT_ADDRS
),
1296 VMSTATE_END_OF_LIST()
1300 static bool virt_ssbd_needed(void *opaque
)
1302 X86CPU
*cpu
= opaque
;
1303 CPUX86State
*env
= &cpu
->env
;
1305 return env
->virt_ssbd
!= 0;
1308 static const VMStateDescription vmstate_msr_virt_ssbd
= {
1309 .name
= "cpu/virt_ssbd",
1311 .minimum_version_id
= 1,
1312 .needed
= virt_ssbd_needed
,
1313 .fields
= (VMStateField
[]){
1314 VMSTATE_UINT64(env
.virt_ssbd
, X86CPU
),
1315 VMSTATE_END_OF_LIST()
1319 static bool svm_npt_needed(void *opaque
)
1321 X86CPU
*cpu
= opaque
;
1322 CPUX86State
*env
= &cpu
->env
;
1324 return !!(env
->hflags2
& HF2_NPT_MASK
);
1327 static const VMStateDescription vmstate_svm_npt
= {
1328 .name
= "cpu/svn_npt",
1330 .minimum_version_id
= 1,
1331 .needed
= svm_npt_needed
,
1332 .fields
= (VMStateField
[]){
1333 VMSTATE_UINT64(env
.nested_cr3
, X86CPU
),
1334 VMSTATE_UINT32(env
.nested_pg_mode
, X86CPU
),
1335 VMSTATE_END_OF_LIST()
1339 #ifndef TARGET_X86_64
1340 static bool intel_efer32_needed(void *opaque
)
1342 X86CPU
*cpu
= opaque
;
1343 CPUX86State
*env
= &cpu
->env
;
1345 return env
->efer
!= 0;
1348 static const VMStateDescription vmstate_efer32
= {
1349 .name
= "cpu/efer32",
1351 .minimum_version_id
= 1,
1352 .needed
= intel_efer32_needed
,
1353 .fields
= (VMStateField
[]) {
1354 VMSTATE_UINT64(env
.efer
, X86CPU
),
1355 VMSTATE_END_OF_LIST()
1360 static bool msr_tsx_ctrl_needed(void *opaque
)
1362 X86CPU
*cpu
= opaque
;
1363 CPUX86State
*env
= &cpu
->env
;
1365 return env
->features
[FEAT_ARCH_CAPABILITIES
] & ARCH_CAP_TSX_CTRL_MSR
;
1368 static const VMStateDescription vmstate_msr_tsx_ctrl
= {
1369 .name
= "cpu/msr_tsx_ctrl",
1371 .minimum_version_id
= 1,
1372 .needed
= msr_tsx_ctrl_needed
,
1373 .fields
= (VMStateField
[]) {
1374 VMSTATE_UINT32(env
.tsx_ctrl
, X86CPU
),
1375 VMSTATE_END_OF_LIST()
1379 VMStateDescription vmstate_x86_cpu
= {
1382 .minimum_version_id
= 11,
1383 .pre_save
= cpu_pre_save
,
1384 .post_load
= cpu_post_load
,
1385 .fields
= (VMStateField
[]) {
1386 VMSTATE_UINTTL_ARRAY(env
.regs
, X86CPU
, CPU_NB_REGS
),
1387 VMSTATE_UINTTL(env
.eip
, X86CPU
),
1388 VMSTATE_UINTTL(env
.eflags
, X86CPU
),
1389 VMSTATE_UINT32(env
.hflags
, X86CPU
),
1391 VMSTATE_UINT16(env
.fpuc
, X86CPU
),
1392 VMSTATE_UINT16(env
.fpus_vmstate
, X86CPU
),
1393 VMSTATE_UINT16(env
.fptag_vmstate
, X86CPU
),
1394 VMSTATE_UINT16(env
.fpregs_format_vmstate
, X86CPU
),
1396 VMSTATE_STRUCT_ARRAY(env
.fpregs
, X86CPU
, 8, 0, vmstate_fpreg
, FPReg
),
1398 VMSTATE_SEGMENT_ARRAY(env
.segs
, X86CPU
, 6),
1399 VMSTATE_SEGMENT(env
.ldt
, X86CPU
),
1400 VMSTATE_SEGMENT(env
.tr
, X86CPU
),
1401 VMSTATE_SEGMENT(env
.gdt
, X86CPU
),
1402 VMSTATE_SEGMENT(env
.idt
, X86CPU
),
1404 VMSTATE_UINT32(env
.sysenter_cs
, X86CPU
),
1405 VMSTATE_UINTTL(env
.sysenter_esp
, X86CPU
),
1406 VMSTATE_UINTTL(env
.sysenter_eip
, X86CPU
),
1408 VMSTATE_UINTTL(env
.cr
[0], X86CPU
),
1409 VMSTATE_UINTTL(env
.cr
[2], X86CPU
),
1410 VMSTATE_UINTTL(env
.cr
[3], X86CPU
),
1411 VMSTATE_UINTTL(env
.cr
[4], X86CPU
),
1412 VMSTATE_UINTTL_ARRAY(env
.dr
, X86CPU
, 8),
1414 VMSTATE_INT32(env
.a20_mask
, X86CPU
),
1416 VMSTATE_UINT32(env
.mxcsr
, X86CPU
),
1417 VMSTATE_XMM_REGS(env
.xmm_regs
, X86CPU
, 0),
1419 #ifdef TARGET_X86_64
1420 VMSTATE_UINT64(env
.efer
, X86CPU
),
1421 VMSTATE_UINT64(env
.star
, X86CPU
),
1422 VMSTATE_UINT64(env
.lstar
, X86CPU
),
1423 VMSTATE_UINT64(env
.cstar
, X86CPU
),
1424 VMSTATE_UINT64(env
.fmask
, X86CPU
),
1425 VMSTATE_UINT64(env
.kernelgsbase
, X86CPU
),
1427 VMSTATE_UINT32(env
.smbase
, X86CPU
),
1429 VMSTATE_UINT64(env
.pat
, X86CPU
),
1430 VMSTATE_UINT32(env
.hflags2
, X86CPU
),
1432 VMSTATE_UINT64(env
.vm_hsave
, X86CPU
),
1433 VMSTATE_UINT64(env
.vm_vmcb
, X86CPU
),
1434 VMSTATE_UINT64(env
.tsc_offset
, X86CPU
),
1435 VMSTATE_UINT64(env
.intercept
, X86CPU
),
1436 VMSTATE_UINT16(env
.intercept_cr_read
, X86CPU
),
1437 VMSTATE_UINT16(env
.intercept_cr_write
, X86CPU
),
1438 VMSTATE_UINT16(env
.intercept_dr_read
, X86CPU
),
1439 VMSTATE_UINT16(env
.intercept_dr_write
, X86CPU
),
1440 VMSTATE_UINT32(env
.intercept_exceptions
, X86CPU
),
1441 VMSTATE_UINT8(env
.v_tpr
, X86CPU
),
1443 VMSTATE_UINT64_ARRAY(env
.mtrr_fixed
, X86CPU
, 11),
1444 VMSTATE_UINT64(env
.mtrr_deftype
, X86CPU
),
1445 VMSTATE_MTRR_VARS(env
.mtrr_var
, X86CPU
, MSR_MTRRcap_VCNT
, 8),
1446 /* KVM-related states */
1447 VMSTATE_INT32(env
.interrupt_injected
, X86CPU
),
1448 VMSTATE_UINT32(env
.mp_state
, X86CPU
),
1449 VMSTATE_UINT64(env
.tsc
, X86CPU
),
1450 VMSTATE_INT32(env
.exception_nr
, X86CPU
),
1451 VMSTATE_UINT8(env
.soft_interrupt
, X86CPU
),
1452 VMSTATE_UINT8(env
.nmi_injected
, X86CPU
),
1453 VMSTATE_UINT8(env
.nmi_pending
, X86CPU
),
1454 VMSTATE_UINT8(env
.has_error_code
, X86CPU
),
1455 VMSTATE_UINT32(env
.sipi_vector
, X86CPU
),
1457 VMSTATE_UINT64(env
.mcg_cap
, X86CPU
),
1458 VMSTATE_UINT64(env
.mcg_status
, X86CPU
),
1459 VMSTATE_UINT64(env
.mcg_ctl
, X86CPU
),
1460 VMSTATE_UINT64_ARRAY(env
.mce_banks
, X86CPU
, MCE_BANKS_DEF
* 4),
1462 VMSTATE_UINT64(env
.tsc_aux
, X86CPU
),
1463 /* KVM pvclock msr */
1464 VMSTATE_UINT64(env
.system_time_msr
, X86CPU
),
1465 VMSTATE_UINT64(env
.wall_clock_msr
, X86CPU
),
1466 /* XSAVE related fields */
1467 VMSTATE_UINT64_V(env
.xcr0
, X86CPU
, 12),
1468 VMSTATE_UINT64_V(env
.xstate_bv
, X86CPU
, 12),
1469 VMSTATE_YMMH_REGS_VARS(env
.xmm_regs
, X86CPU
, 0, 12),
1470 VMSTATE_END_OF_LIST()
1471 /* The above list is not sorted /wrt version numbers, watch out! */
1473 .subsections
= (const VMStateDescription
*[]) {
1474 &vmstate_exception_info
,
1475 &vmstate_async_pf_msr
,
1476 &vmstate_async_pf_int_msr
,
1477 &vmstate_pv_eoi_msr
,
1478 &vmstate_steal_time_msr
,
1479 &vmstate_poll_control_msr
,
1480 &vmstate_fpop_ip_dp
,
1481 &vmstate_msr_tsc_adjust
,
1482 &vmstate_msr_tscdeadline
,
1483 &vmstate_msr_ia32_misc_enable
,
1484 &vmstate_msr_ia32_feature_control
,
1485 &vmstate_msr_architectural_pmu
,
1487 &vmstate_msr_hypercall_hypercall
,
1488 &vmstate_msr_hyperv_vapic
,
1489 &vmstate_msr_hyperv_time
,
1490 &vmstate_msr_hyperv_crash
,
1491 &vmstate_msr_hyperv_runtime
,
1492 &vmstate_msr_hyperv_synic
,
1493 &vmstate_msr_hyperv_stimer
,
1494 &vmstate_msr_hyperv_reenlightenment
,
1499 &vmstate_msr_smi_count
,
1503 &vmstate_mcg_ext_ctl
,
1504 &vmstate_msr_intel_pt
,
1505 &vmstate_msr_virt_ssbd
,
1507 #ifndef TARGET_X86_64
1511 &vmstate_nested_state
,
1513 &vmstate_msr_tsx_ctrl
,