2 * QEMU ARM CPU -- internal functions and types
4 * Copyright (c) 2014 Linaro Ltd
6 * This program is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU General Public License
8 * as published by the Free Software Foundation; either version 2
9 * of the License, or (at your option) any later version.
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, see
18 * <http://www.gnu.org/licenses/gpl-2.0.html>
20 * This header defines functions, types, etc which need to be shared
21 * between different source files within target-arm/ but which are
22 * private to it and not required by the rest of QEMU.
25 #ifndef TARGET_ARM_INTERNALS_H
26 #define TARGET_ARM_INTERNALS_H
28 static inline bool excp_is_internal(int excp
)
30 /* Return true if this exception number represents a QEMU-internal
31 * exception that will not be passed to the guest.
33 return excp
== EXCP_INTERRUPT
36 || excp
== EXCP_HALTED
37 || excp
== EXCP_EXCEPTION_EXIT
38 || excp
== EXCP_KERNEL_TRAP
39 || excp
== EXCP_STREX
;
42 /* Exception names for debug logging; note that not all of these
43 * precisely correspond to architectural exceptions.
45 static const char * const excnames
[] = {
46 [EXCP_UDEF
] = "Undefined Instruction",
48 [EXCP_PREFETCH_ABORT
] = "Prefetch Abort",
49 [EXCP_DATA_ABORT
] = "Data Abort",
52 [EXCP_BKPT
] = "Breakpoint",
53 [EXCP_EXCEPTION_EXIT
] = "QEMU v7M exception exit",
54 [EXCP_KERNEL_TRAP
] = "QEMU intercept of kernel commpage",
55 [EXCP_STREX
] = "QEMU intercept of STREX",
58 static inline void arm_log_exception(int idx
)
60 if (qemu_loglevel_mask(CPU_LOG_INT
)) {
61 const char *exc
= NULL
;
63 if (idx
>= 0 && idx
< ARRAY_SIZE(excnames
)) {
69 qemu_log_mask(CPU_LOG_INT
, "Taking exception %d [%s]\n", idx
, exc
);
73 /* Scale factor for generic timers, ie number of ns per tick.
74 * This gives a 62.5MHz timer.
76 #define GTIMER_SCALE 16
79 * For AArch64, map a given EL to an index in the banked_spsr array.
81 static inline unsigned int aarch64_banked_spsr_index(unsigned int el
)
83 static const unsigned int map
[4] = {
88 assert(el
>= 1 && el
<= 3);
92 int bank_number(int mode
);
93 void switch_mode(CPUARMState
*, int);
94 void arm_cpu_register_gdb_regs_for_features(ARMCPU
*cpu
);
95 void arm_translate_init(void);
106 int arm_rmode_to_sf(int rmode
);
108 static inline void aarch64_save_sp(CPUARMState
*env
, int el
)
110 if (env
->pstate
& PSTATE_SP
) {
111 env
->sp_el
[el
] = env
->xregs
[31];
113 env
->sp_el
[0] = env
->xregs
[31];
117 static inline void aarch64_restore_sp(CPUARMState
*env
, int el
)
119 if (env
->pstate
& PSTATE_SP
) {
120 env
->xregs
[31] = env
->sp_el
[el
];
122 env
->xregs
[31] = env
->sp_el
[0];
126 static inline void update_spsel(CPUARMState
*env
, uint32_t imm
)
128 unsigned int cur_el
= arm_current_pl(env
);
129 /* Update PSTATE SPSel bit; this requires us to update the
130 * working stack pointer in xregs[31].
132 if (!((imm
^ env
->pstate
) & PSTATE_SP
)) {
135 aarch64_save_sp(env
, cur_el
);
136 env
->pstate
= deposit32(env
->pstate
, 0, 1, imm
);
138 /* We rely on illegal updates to SPsel from EL0 to get trapped
139 * at translation time.
141 assert(cur_el
>= 1 && cur_el
<= 3);
142 aarch64_restore_sp(env
, cur_el
);
145 /* Valid Syndrome Register EC field values */
146 enum arm_exception_class
{
147 EC_UNCATEGORIZED
= 0x00,
149 EC_CP15RTTRAP
= 0x03,
150 EC_CP15RRTTRAP
= 0x04,
151 EC_CP14RTTRAP
= 0x05,
152 EC_CP14DTTRAP
= 0x06,
153 EC_ADVSIMDFPACCESSTRAP
= 0x07,
155 EC_CP14RRTTRAP
= 0x0c,
156 EC_ILLEGALSTATE
= 0x0e,
163 EC_SYSTEMREGISTERTRAP
= 0x18,
165 EC_INSNABORT_SAME_EL
= 0x21,
166 EC_PCALIGNMENT
= 0x22,
168 EC_DATAABORT_SAME_EL
= 0x25,
169 EC_SPALIGNMENT
= 0x26,
170 EC_AA32_FPTRAP
= 0x28,
171 EC_AA64_FPTRAP
= 0x2c,
173 EC_BREAKPOINT
= 0x30,
174 EC_BREAKPOINT_SAME_EL
= 0x31,
175 EC_SOFTWARESTEP
= 0x32,
176 EC_SOFTWARESTEP_SAME_EL
= 0x33,
177 EC_WATCHPOINT
= 0x34,
178 EC_WATCHPOINT_SAME_EL
= 0x35,
180 EC_VECTORCATCH
= 0x3a,
184 #define ARM_EL_EC_SHIFT 26
185 #define ARM_EL_IL_SHIFT 25
186 #define ARM_EL_IL (1 << ARM_EL_IL_SHIFT)
188 /* Utility functions for constructing various kinds of syndrome value.
189 * Note that in general we follow the AArch64 syndrome values; in a
190 * few cases the value in HSR for exceptions taken to AArch32 Hyp
191 * mode differs slightly, so if we ever implemented Hyp mode then the
192 * syndrome value would need some massaging on exception entry.
193 * (One example of this is that AArch64 defaults to IL bit set for
194 * exceptions which don't specifically indicate information about the
195 * trapping instruction, whereas AArch32 defaults to IL bit clear.)
197 static inline uint32_t syn_uncategorized(void)
199 return (EC_UNCATEGORIZED
<< ARM_EL_EC_SHIFT
) | ARM_EL_IL
;
202 static inline uint32_t syn_aa64_svc(uint32_t imm16
)
204 return (EC_AA64_SVC
<< ARM_EL_EC_SHIFT
) | ARM_EL_IL
| (imm16
& 0xffff);
207 static inline uint32_t syn_aa32_svc(uint32_t imm16
, bool is_thumb
)
209 return (EC_AA32_SVC
<< ARM_EL_EC_SHIFT
) | (imm16
& 0xffff)
210 | (is_thumb
? 0 : ARM_EL_IL
);
213 static inline uint32_t syn_aa64_bkpt(uint32_t imm16
)
215 return (EC_AA64_BKPT
<< ARM_EL_EC_SHIFT
) | ARM_EL_IL
| (imm16
& 0xffff);
218 static inline uint32_t syn_aa32_bkpt(uint32_t imm16
, bool is_thumb
)
220 return (EC_AA32_BKPT
<< ARM_EL_EC_SHIFT
) | (imm16
& 0xffff)
221 | (is_thumb
? 0 : ARM_EL_IL
);
224 static inline uint32_t syn_aa64_sysregtrap(int op0
, int op1
, int op2
,
225 int crn
, int crm
, int rt
,
228 return (EC_SYSTEMREGISTERTRAP
<< ARM_EL_EC_SHIFT
) | ARM_EL_IL
229 | (op0
<< 20) | (op2
<< 17) | (op1
<< 14) | (crn
<< 10) | (rt
<< 5)
230 | (crm
<< 1) | isread
;
233 static inline uint32_t syn_cp14_rt_trap(int cv
, int cond
, int opc1
, int opc2
,
234 int crn
, int crm
, int rt
, int isread
,
237 return (EC_CP14RTTRAP
<< ARM_EL_EC_SHIFT
)
238 | (is_thumb
? 0 : ARM_EL_IL
)
239 | (cv
<< 24) | (cond
<< 20) | (opc2
<< 17) | (opc1
<< 14)
240 | (crn
<< 10) | (rt
<< 5) | (crm
<< 1) | isread
;
243 static inline uint32_t syn_cp15_rt_trap(int cv
, int cond
, int opc1
, int opc2
,
244 int crn
, int crm
, int rt
, int isread
,
247 return (EC_CP15RTTRAP
<< ARM_EL_EC_SHIFT
)
248 | (is_thumb
? 0 : ARM_EL_IL
)
249 | (cv
<< 24) | (cond
<< 20) | (opc2
<< 17) | (opc1
<< 14)
250 | (crn
<< 10) | (rt
<< 5) | (crm
<< 1) | isread
;
253 static inline uint32_t syn_cp14_rrt_trap(int cv
, int cond
, int opc1
, int crm
,
254 int rt
, int rt2
, int isread
,
257 return (EC_CP14RRTTRAP
<< ARM_EL_EC_SHIFT
)
258 | (is_thumb
? 0 : ARM_EL_IL
)
259 | (cv
<< 24) | (cond
<< 20) | (opc1
<< 16)
260 | (rt2
<< 10) | (rt
<< 5) | (crm
<< 1) | isread
;
263 static inline uint32_t syn_cp15_rrt_trap(int cv
, int cond
, int opc1
, int crm
,
264 int rt
, int rt2
, int isread
,
267 return (EC_CP15RRTTRAP
<< ARM_EL_EC_SHIFT
)
268 | (is_thumb
? 0 : ARM_EL_IL
)
269 | (cv
<< 24) | (cond
<< 20) | (opc1
<< 16)
270 | (rt2
<< 10) | (rt
<< 5) | (crm
<< 1) | isread
;
273 static inline uint32_t syn_fp_access_trap(int cv
, int cond
, bool is_thumb
)
275 return (EC_ADVSIMDFPACCESSTRAP
<< ARM_EL_EC_SHIFT
)
276 | (is_thumb
? 0 : ARM_EL_IL
)
277 | (cv
<< 24) | (cond
<< 20);
280 static inline uint32_t syn_insn_abort(int same_el
, int ea
, int s1ptw
, int fsc
)
282 return (EC_INSNABORT
<< ARM_EL_EC_SHIFT
) | (same_el
<< ARM_EL_EC_SHIFT
)
283 | (ea
<< 9) | (s1ptw
<< 7) | fsc
;
286 static inline uint32_t syn_data_abort(int same_el
, int ea
, int cm
, int s1ptw
,
289 return (EC_DATAABORT
<< ARM_EL_EC_SHIFT
) | (same_el
<< ARM_EL_EC_SHIFT
)
290 | (ea
<< 9) | (cm
<< 8) | (s1ptw
<< 7) | (wnr
<< 6) | fsc
;