2 * QEMU models for LatticeMico32 uclinux and evr32 boards.
4 * Copyright (c) 2010 Michael Walle <michael@walle.cc>
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
16 * You should have received a copy of the GNU Lesser General Public
17 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
29 #include "lm32_hwsetup.h"
31 #include "exec-memory.h"
43 static void cpu_irq_handler(void *opaque
, int irq
, int level
)
45 CPULM32State
*env
= opaque
;
48 cpu_interrupt(env
, CPU_INTERRUPT_HARD
);
50 cpu_reset_interrupt(env
, CPU_INTERRUPT_HARD
);
54 static void main_cpu_reset(void *opaque
)
56 ResetInfo
*reset_info
= opaque
;
57 CPULM32State
*env
= &reset_info
->cpu
->env
;
59 cpu_reset(CPU(reset_info
->cpu
));
62 env
->pc
= (uint32_t)reset_info
->bootstrap_pc
;
63 env
->regs
[R_R1
] = (uint32_t)reset_info
->hwsetup_base
;
64 env
->regs
[R_R2
] = (uint32_t)reset_info
->cmdline_base
;
65 env
->regs
[R_R3
] = (uint32_t)reset_info
->initrd_base
;
66 env
->regs
[R_R4
] = (uint32_t)(reset_info
->initrd_base
+
67 reset_info
->initrd_size
);
68 env
->eba
= reset_info
->flash_base
;
69 env
->deba
= reset_info
->flash_base
;
72 static void lm32_evr_init(QEMUMachineInitArgs
*args
)
74 const char *cpu_model
= args
->cpu_model
;
75 const char *kernel_filename
= args
->kernel_filename
;
79 MemoryRegion
*address_space_mem
= get_system_memory();
80 MemoryRegion
*phys_ram
= g_new(MemoryRegion
, 1);
81 qemu_irq
*cpu_irq
, irq
[32];
82 ResetInfo
*reset_info
;
86 hwaddr flash_base
= 0x04000000;
87 size_t flash_sector_size
= 256 * 1024;
88 size_t flash_size
= 32 * 1024 * 1024;
89 hwaddr ram_base
= 0x08000000;
90 size_t ram_size
= 64 * 1024 * 1024;
91 hwaddr timer0_base
= 0x80002000;
92 hwaddr uart0_base
= 0x80006000;
93 hwaddr timer1_base
= 0x8000a000;
98 reset_info
= g_malloc0(sizeof(ResetInfo
));
100 if (cpu_model
== NULL
) {
101 cpu_model
= "lm32-full";
103 cpu
= cpu_lm32_init(cpu_model
);
105 reset_info
->cpu
= cpu
;
107 reset_info
->flash_base
= flash_base
;
109 memory_region_init_ram(phys_ram
, "lm32_evr.sdram", ram_size
);
110 vmstate_register_ram_global(phys_ram
);
111 memory_region_add_subregion(address_space_mem
, ram_base
, phys_ram
);
113 dinfo
= drive_get(IF_PFLASH
, 0, 0);
114 /* Spansion S29NS128P */
115 pflash_cfi02_register(flash_base
, NULL
, "lm32_evr.flash", flash_size
,
116 dinfo
? dinfo
->bdrv
: NULL
, flash_sector_size
,
117 flash_size
/ flash_sector_size
, 1, 2,
118 0x01, 0x7e, 0x43, 0x00, 0x555, 0x2aa, 1);
120 /* create irq lines */
121 cpu_irq
= qemu_allocate_irqs(cpu_irq_handler
, env
, 1);
122 env
->pic_state
= lm32_pic_init(*cpu_irq
);
123 for (i
= 0; i
< 32; i
++) {
124 irq
[i
] = qdev_get_gpio_in(env
->pic_state
, i
);
127 sysbus_create_simple("lm32-uart", uart0_base
, irq
[uart0_irq
]);
128 sysbus_create_simple("lm32-timer", timer0_base
, irq
[timer0_irq
]);
129 sysbus_create_simple("lm32-timer", timer1_base
, irq
[timer1_irq
]);
131 /* make sure juart isn't the first chardev */
132 env
->juart_state
= lm32_juart_init();
134 reset_info
->bootstrap_pc
= flash_base
;
136 if (kernel_filename
) {
140 kernel_size
= load_elf(kernel_filename
, NULL
, NULL
, &entry
, NULL
, NULL
,
142 reset_info
->bootstrap_pc
= entry
;
144 if (kernel_size
< 0) {
145 kernel_size
= load_image_targphys(kernel_filename
, ram_base
,
147 reset_info
->bootstrap_pc
= ram_base
;
150 if (kernel_size
< 0) {
151 fprintf(stderr
, "qemu: could not load kernel '%s'\n",
157 qemu_register_reset(main_cpu_reset
, reset_info
);
160 static void lm32_uclinux_init(QEMUMachineInitArgs
*args
)
162 const char *cpu_model
= args
->cpu_model
;
163 const char *kernel_filename
= args
->kernel_filename
;
164 const char *kernel_cmdline
= args
->kernel_cmdline
;
165 const char *initrd_filename
= args
->initrd_filename
;
169 MemoryRegion
*address_space_mem
= get_system_memory();
170 MemoryRegion
*phys_ram
= g_new(MemoryRegion
, 1);
171 qemu_irq
*cpu_irq
, irq
[32];
173 ResetInfo
*reset_info
;
177 hwaddr flash_base
= 0x04000000;
178 size_t flash_sector_size
= 256 * 1024;
179 size_t flash_size
= 32 * 1024 * 1024;
180 hwaddr ram_base
= 0x08000000;
181 size_t ram_size
= 64 * 1024 * 1024;
182 hwaddr uart0_base
= 0x80000000;
183 hwaddr timer0_base
= 0x80002000;
184 hwaddr timer1_base
= 0x80010000;
185 hwaddr timer2_base
= 0x80012000;
190 hwaddr hwsetup_base
= 0x0bffe000;
191 hwaddr cmdline_base
= 0x0bfff000;
192 hwaddr initrd_base
= 0x08400000;
193 size_t initrd_max
= 0x01000000;
195 reset_info
= g_malloc0(sizeof(ResetInfo
));
197 if (cpu_model
== NULL
) {
198 cpu_model
= "lm32-full";
200 cpu
= cpu_lm32_init(cpu_model
);
202 reset_info
->cpu
= cpu
;
204 reset_info
->flash_base
= flash_base
;
206 memory_region_init_ram(phys_ram
, "lm32_uclinux.sdram", ram_size
);
207 vmstate_register_ram_global(phys_ram
);
208 memory_region_add_subregion(address_space_mem
, ram_base
, phys_ram
);
210 dinfo
= drive_get(IF_PFLASH
, 0, 0);
211 /* Spansion S29NS128P */
212 pflash_cfi02_register(flash_base
, NULL
, "lm32_uclinux.flash", flash_size
,
213 dinfo
? dinfo
->bdrv
: NULL
, flash_sector_size
,
214 flash_size
/ flash_sector_size
, 1, 2,
215 0x01, 0x7e, 0x43, 0x00, 0x555, 0x2aa, 1);
217 /* create irq lines */
218 cpu_irq
= qemu_allocate_irqs(cpu_irq_handler
, env
, 1);
219 env
->pic_state
= lm32_pic_init(*cpu_irq
);
220 for (i
= 0; i
< 32; i
++) {
221 irq
[i
] = qdev_get_gpio_in(env
->pic_state
, i
);
224 sysbus_create_simple("lm32-uart", uart0_base
, irq
[uart0_irq
]);
225 sysbus_create_simple("lm32-timer", timer0_base
, irq
[timer0_irq
]);
226 sysbus_create_simple("lm32-timer", timer1_base
, irq
[timer1_irq
]);
227 sysbus_create_simple("lm32-timer", timer2_base
, irq
[timer2_irq
]);
229 /* make sure juart isn't the first chardev */
230 env
->juart_state
= lm32_juart_init();
232 reset_info
->bootstrap_pc
= flash_base
;
234 if (kernel_filename
) {
238 kernel_size
= load_elf(kernel_filename
, NULL
, NULL
, &entry
, NULL
, NULL
,
240 reset_info
->bootstrap_pc
= entry
;
242 if (kernel_size
< 0) {
243 kernel_size
= load_image_targphys(kernel_filename
, ram_base
,
245 reset_info
->bootstrap_pc
= ram_base
;
248 if (kernel_size
< 0) {
249 fprintf(stderr
, "qemu: could not load kernel '%s'\n",
255 /* generate a rom with the hardware description */
257 hwsetup_add_cpu(hw
, "LM32", 75000000);
258 hwsetup_add_flash(hw
, "flash", flash_base
, flash_size
);
259 hwsetup_add_ddr_sdram(hw
, "ddr_sdram", ram_base
, ram_size
);
260 hwsetup_add_timer(hw
, "timer0", timer0_base
, timer0_irq
);
261 hwsetup_add_timer(hw
, "timer1_dev_only", timer1_base
, timer1_irq
);
262 hwsetup_add_timer(hw
, "timer2_dev_only", timer2_base
, timer2_irq
);
263 hwsetup_add_uart(hw
, "uart", uart0_base
, uart0_irq
);
264 hwsetup_add_trailer(hw
);
265 hwsetup_create_rom(hw
, hwsetup_base
);
268 reset_info
->hwsetup_base
= hwsetup_base
;
270 if (kernel_cmdline
&& strlen(kernel_cmdline
)) {
271 pstrcpy_targphys("cmdline", cmdline_base
, TARGET_PAGE_SIZE
,
273 reset_info
->cmdline_base
= cmdline_base
;
276 if (initrd_filename
) {
278 initrd_size
= load_image_targphys(initrd_filename
, initrd_base
,
280 reset_info
->initrd_base
= initrd_base
;
281 reset_info
->initrd_size
= initrd_size
;
284 qemu_register_reset(main_cpu_reset
, reset_info
);
287 static QEMUMachine lm32_evr_machine
= {
289 .desc
= "LatticeMico32 EVR32 eval system",
290 .init
= lm32_evr_init
,
294 static QEMUMachine lm32_uclinux_machine
= {
295 .name
= "lm32-uclinux",
296 .desc
= "lm32 platform for uClinux and u-boot by Theobroma Systems",
297 .init
= lm32_uclinux_init
,
301 static void lm32_machine_init(void)
303 qemu_register_machine(&lm32_uclinux_machine
);
304 qemu_register_machine(&lm32_evr_machine
);
307 machine_init(lm32_machine_init
);