vga: Mark relevant portio lists regions as coalesced MMIO flushing
[qemu/ar7.git] / hw / display / qxl.c
blob30510067653df3177a456c804eea55679e4c02cd
1 /*
2 * Copyright (C) 2010 Red Hat, Inc.
4 * written by Yaniv Kamay, Izik Eidus, Gerd Hoffmann
5 * maintained by Gerd Hoffmann <kraxel@redhat.com>
7 * This program is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU General Public License as
9 * published by the Free Software Foundation; either version 2 or
10 * (at your option) version 3 of the License.
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, see <http://www.gnu.org/licenses/>.
21 #include <zlib.h>
23 #include "qemu-common.h"
24 #include "qemu/timer.h"
25 #include "qemu/queue.h"
26 #include "qemu/atomic.h"
27 #include "monitor/monitor.h"
28 #include "sysemu/sysemu.h"
29 #include "trace.h"
31 #include "qxl.h"
34 * NOTE: SPICE_RING_PROD_ITEM accesses memory on the pci bar and as
35 * such can be changed by the guest, so to avoid a guest trigerrable
36 * abort we just qxl_set_guest_bug and set the return to NULL. Still
37 * it may happen as a result of emulator bug as well.
39 #undef SPICE_RING_PROD_ITEM
40 #define SPICE_RING_PROD_ITEM(qxl, r, ret) { \
41 uint32_t prod = (r)->prod & SPICE_RING_INDEX_MASK(r); \
42 if (prod >= ARRAY_SIZE((r)->items)) { \
43 qxl_set_guest_bug(qxl, "SPICE_RING_PROD_ITEM indices mismatch " \
44 "%u >= %zu", prod, ARRAY_SIZE((r)->items)); \
45 ret = NULL; \
46 } else { \
47 ret = &(r)->items[prod].el; \
48 } \
51 #undef SPICE_RING_CONS_ITEM
52 #define SPICE_RING_CONS_ITEM(qxl, r, ret) { \
53 uint32_t cons = (r)->cons & SPICE_RING_INDEX_MASK(r); \
54 if (cons >= ARRAY_SIZE((r)->items)) { \
55 qxl_set_guest_bug(qxl, "SPICE_RING_CONS_ITEM indices mismatch " \
56 "%u >= %zu", cons, ARRAY_SIZE((r)->items)); \
57 ret = NULL; \
58 } else { \
59 ret = &(r)->items[cons].el; \
60 } \
63 #undef ALIGN
64 #define ALIGN(a, b) (((a) + ((b) - 1)) & ~((b) - 1))
66 #define PIXEL_SIZE 0.2936875 //1280x1024 is 14.8" x 11.9"
68 #define QXL_MODE(_x, _y, _b, _o) \
69 { .x_res = _x, \
70 .y_res = _y, \
71 .bits = _b, \
72 .stride = (_x) * (_b) / 8, \
73 .x_mili = PIXEL_SIZE * (_x), \
74 .y_mili = PIXEL_SIZE * (_y), \
75 .orientation = _o, \
78 #define QXL_MODE_16_32(x_res, y_res, orientation) \
79 QXL_MODE(x_res, y_res, 16, orientation), \
80 QXL_MODE(x_res, y_res, 32, orientation)
82 #define QXL_MODE_EX(x_res, y_res) \
83 QXL_MODE_16_32(x_res, y_res, 0), \
84 QXL_MODE_16_32(x_res, y_res, 1)
86 static QXLMode qxl_modes[] = {
87 QXL_MODE_EX(640, 480),
88 QXL_MODE_EX(800, 480),
89 QXL_MODE_EX(800, 600),
90 QXL_MODE_EX(832, 624),
91 QXL_MODE_EX(960, 640),
92 QXL_MODE_EX(1024, 600),
93 QXL_MODE_EX(1024, 768),
94 QXL_MODE_EX(1152, 864),
95 QXL_MODE_EX(1152, 870),
96 QXL_MODE_EX(1280, 720),
97 QXL_MODE_EX(1280, 760),
98 QXL_MODE_EX(1280, 768),
99 QXL_MODE_EX(1280, 800),
100 QXL_MODE_EX(1280, 960),
101 QXL_MODE_EX(1280, 1024),
102 QXL_MODE_EX(1360, 768),
103 QXL_MODE_EX(1366, 768),
104 QXL_MODE_EX(1400, 1050),
105 QXL_MODE_EX(1440, 900),
106 QXL_MODE_EX(1600, 900),
107 QXL_MODE_EX(1600, 1200),
108 QXL_MODE_EX(1680, 1050),
109 QXL_MODE_EX(1920, 1080),
110 /* these modes need more than 8 MB video memory */
111 QXL_MODE_EX(1920, 1200),
112 QXL_MODE_EX(1920, 1440),
113 QXL_MODE_EX(2000, 2000),
114 QXL_MODE_EX(2048, 1536),
115 QXL_MODE_EX(2048, 2048),
116 QXL_MODE_EX(2560, 1440),
117 QXL_MODE_EX(2560, 1600),
118 /* these modes need more than 16 MB video memory */
119 QXL_MODE_EX(2560, 2048),
120 QXL_MODE_EX(2800, 2100),
121 QXL_MODE_EX(3200, 2400),
122 QXL_MODE_EX(3840, 2160), /* 4k mainstream */
123 QXL_MODE_EX(4096, 2160), /* 4k */
124 QXL_MODE_EX(7680, 4320), /* 8k mainstream */
125 QXL_MODE_EX(8192, 4320), /* 8k */
128 static void qxl_send_events(PCIQXLDevice *d, uint32_t events);
129 static int qxl_destroy_primary(PCIQXLDevice *d, qxl_async_io async);
130 static void qxl_reset_memslots(PCIQXLDevice *d);
131 static void qxl_reset_surfaces(PCIQXLDevice *d);
132 static void qxl_ring_set_dirty(PCIQXLDevice *qxl);
134 void qxl_set_guest_bug(PCIQXLDevice *qxl, const char *msg, ...)
136 trace_qxl_set_guest_bug(qxl->id);
137 qxl_send_events(qxl, QXL_INTERRUPT_ERROR);
138 qxl->guest_bug = 1;
139 if (qxl->guestdebug) {
140 va_list ap;
141 va_start(ap, msg);
142 fprintf(stderr, "qxl-%d: guest bug: ", qxl->id);
143 vfprintf(stderr, msg, ap);
144 fprintf(stderr, "\n");
145 va_end(ap);
149 static void qxl_clear_guest_bug(PCIQXLDevice *qxl)
151 qxl->guest_bug = 0;
154 void qxl_spice_update_area(PCIQXLDevice *qxl, uint32_t surface_id,
155 struct QXLRect *area, struct QXLRect *dirty_rects,
156 uint32_t num_dirty_rects,
157 uint32_t clear_dirty_region,
158 qxl_async_io async, struct QXLCookie *cookie)
160 trace_qxl_spice_update_area(qxl->id, surface_id, area->left, area->right,
161 area->top, area->bottom);
162 trace_qxl_spice_update_area_rest(qxl->id, num_dirty_rects,
163 clear_dirty_region);
164 if (async == QXL_SYNC) {
165 qxl->ssd.worker->update_area(qxl->ssd.worker, surface_id, area,
166 dirty_rects, num_dirty_rects, clear_dirty_region);
167 } else {
168 assert(cookie != NULL);
169 spice_qxl_update_area_async(&qxl->ssd.qxl, surface_id, area,
170 clear_dirty_region, (uintptr_t)cookie);
174 static void qxl_spice_destroy_surface_wait_complete(PCIQXLDevice *qxl,
175 uint32_t id)
177 trace_qxl_spice_destroy_surface_wait_complete(qxl->id, id);
178 qemu_mutex_lock(&qxl->track_lock);
179 qxl->guest_surfaces.cmds[id] = 0;
180 qxl->guest_surfaces.count--;
181 qemu_mutex_unlock(&qxl->track_lock);
184 static void qxl_spice_destroy_surface_wait(PCIQXLDevice *qxl, uint32_t id,
185 qxl_async_io async)
187 QXLCookie *cookie;
189 trace_qxl_spice_destroy_surface_wait(qxl->id, id, async);
190 if (async) {
191 cookie = qxl_cookie_new(QXL_COOKIE_TYPE_IO,
192 QXL_IO_DESTROY_SURFACE_ASYNC);
193 cookie->u.surface_id = id;
194 spice_qxl_destroy_surface_async(&qxl->ssd.qxl, id, (uintptr_t)cookie);
195 } else {
196 qxl->ssd.worker->destroy_surface_wait(qxl->ssd.worker, id);
197 qxl_spice_destroy_surface_wait_complete(qxl, id);
201 static void qxl_spice_flush_surfaces_async(PCIQXLDevice *qxl)
203 trace_qxl_spice_flush_surfaces_async(qxl->id, qxl->guest_surfaces.count,
204 qxl->num_free_res);
205 spice_qxl_flush_surfaces_async(&qxl->ssd.qxl,
206 (uintptr_t)qxl_cookie_new(QXL_COOKIE_TYPE_IO,
207 QXL_IO_FLUSH_SURFACES_ASYNC));
210 void qxl_spice_loadvm_commands(PCIQXLDevice *qxl, struct QXLCommandExt *ext,
211 uint32_t count)
213 trace_qxl_spice_loadvm_commands(qxl->id, ext, count);
214 qxl->ssd.worker->loadvm_commands(qxl->ssd.worker, ext, count);
217 void qxl_spice_oom(PCIQXLDevice *qxl)
219 trace_qxl_spice_oom(qxl->id);
220 qxl->ssd.worker->oom(qxl->ssd.worker);
223 void qxl_spice_reset_memslots(PCIQXLDevice *qxl)
225 trace_qxl_spice_reset_memslots(qxl->id);
226 qxl->ssd.worker->reset_memslots(qxl->ssd.worker);
229 static void qxl_spice_destroy_surfaces_complete(PCIQXLDevice *qxl)
231 trace_qxl_spice_destroy_surfaces_complete(qxl->id);
232 qemu_mutex_lock(&qxl->track_lock);
233 memset(qxl->guest_surfaces.cmds, 0,
234 sizeof(qxl->guest_surfaces.cmds[0]) * qxl->ssd.num_surfaces);
235 qxl->guest_surfaces.count = 0;
236 qemu_mutex_unlock(&qxl->track_lock);
239 static void qxl_spice_destroy_surfaces(PCIQXLDevice *qxl, qxl_async_io async)
241 trace_qxl_spice_destroy_surfaces(qxl->id, async);
242 if (async) {
243 spice_qxl_destroy_surfaces_async(&qxl->ssd.qxl,
244 (uintptr_t)qxl_cookie_new(QXL_COOKIE_TYPE_IO,
245 QXL_IO_DESTROY_ALL_SURFACES_ASYNC));
246 } else {
247 qxl->ssd.worker->destroy_surfaces(qxl->ssd.worker);
248 qxl_spice_destroy_surfaces_complete(qxl);
252 static void qxl_spice_monitors_config_async(PCIQXLDevice *qxl, int replay)
254 trace_qxl_spice_monitors_config(qxl->id);
255 if (replay) {
257 * don't use QXL_COOKIE_TYPE_IO:
258 * - we are not running yet (post_load), we will assert
259 * in send_events
260 * - this is not a guest io, but a reply, so async_io isn't set.
262 spice_qxl_monitors_config_async(&qxl->ssd.qxl,
263 qxl->guest_monitors_config,
264 MEMSLOT_GROUP_GUEST,
265 (uintptr_t)qxl_cookie_new(
266 QXL_COOKIE_TYPE_POST_LOAD_MONITORS_CONFIG,
267 0));
268 } else {
269 qxl->guest_monitors_config = qxl->ram->monitors_config;
270 spice_qxl_monitors_config_async(&qxl->ssd.qxl,
271 qxl->ram->monitors_config,
272 MEMSLOT_GROUP_GUEST,
273 (uintptr_t)qxl_cookie_new(QXL_COOKIE_TYPE_IO,
274 QXL_IO_MONITORS_CONFIG_ASYNC));
278 void qxl_spice_reset_image_cache(PCIQXLDevice *qxl)
280 trace_qxl_spice_reset_image_cache(qxl->id);
281 qxl->ssd.worker->reset_image_cache(qxl->ssd.worker);
284 void qxl_spice_reset_cursor(PCIQXLDevice *qxl)
286 trace_qxl_spice_reset_cursor(qxl->id);
287 qxl->ssd.worker->reset_cursor(qxl->ssd.worker);
288 qemu_mutex_lock(&qxl->track_lock);
289 qxl->guest_cursor = 0;
290 qemu_mutex_unlock(&qxl->track_lock);
291 if (qxl->ssd.cursor) {
292 cursor_put(qxl->ssd.cursor);
294 qxl->ssd.cursor = cursor_builtin_hidden();
298 static inline uint32_t msb_mask(uint32_t val)
300 uint32_t mask;
302 do {
303 mask = ~(val - 1) & val;
304 val &= ~mask;
305 } while (mask < val);
307 return mask;
310 static ram_addr_t qxl_rom_size(void)
312 uint32_t required_rom_size = sizeof(QXLRom) + sizeof(QXLModes) +
313 sizeof(qxl_modes);
314 uint32_t rom_size = 8192; /* two pages */
316 QEMU_BUILD_BUG_ON(required_rom_size > rom_size);
317 return rom_size;
320 static void init_qxl_rom(PCIQXLDevice *d)
322 QXLRom *rom = memory_region_get_ram_ptr(&d->rom_bar);
323 QXLModes *modes = (QXLModes *)(rom + 1);
324 uint32_t ram_header_size;
325 uint32_t surface0_area_size;
326 uint32_t num_pages;
327 uint32_t fb;
328 int i, n;
330 memset(rom, 0, d->rom_size);
332 rom->magic = cpu_to_le32(QXL_ROM_MAGIC);
333 rom->id = cpu_to_le32(d->id);
334 rom->log_level = cpu_to_le32(d->guestdebug);
335 rom->modes_offset = cpu_to_le32(sizeof(QXLRom));
337 rom->slot_gen_bits = MEMSLOT_GENERATION_BITS;
338 rom->slot_id_bits = MEMSLOT_SLOT_BITS;
339 rom->slots_start = 1;
340 rom->slots_end = NUM_MEMSLOTS - 1;
341 rom->n_surfaces = cpu_to_le32(d->ssd.num_surfaces);
343 for (i = 0, n = 0; i < ARRAY_SIZE(qxl_modes); i++) {
344 fb = qxl_modes[i].y_res * qxl_modes[i].stride;
345 if (fb > d->vgamem_size) {
346 continue;
348 modes->modes[n].id = cpu_to_le32(i);
349 modes->modes[n].x_res = cpu_to_le32(qxl_modes[i].x_res);
350 modes->modes[n].y_res = cpu_to_le32(qxl_modes[i].y_res);
351 modes->modes[n].bits = cpu_to_le32(qxl_modes[i].bits);
352 modes->modes[n].stride = cpu_to_le32(qxl_modes[i].stride);
353 modes->modes[n].x_mili = cpu_to_le32(qxl_modes[i].x_mili);
354 modes->modes[n].y_mili = cpu_to_le32(qxl_modes[i].y_mili);
355 modes->modes[n].orientation = cpu_to_le32(qxl_modes[i].orientation);
356 n++;
358 modes->n_modes = cpu_to_le32(n);
360 ram_header_size = ALIGN(sizeof(QXLRam), 4096);
361 surface0_area_size = ALIGN(d->vgamem_size, 4096);
362 num_pages = d->vga.vram_size;
363 num_pages -= ram_header_size;
364 num_pages -= surface0_area_size;
365 num_pages = num_pages / QXL_PAGE_SIZE;
367 rom->draw_area_offset = cpu_to_le32(0);
368 rom->surface0_area_size = cpu_to_le32(surface0_area_size);
369 rom->pages_offset = cpu_to_le32(surface0_area_size);
370 rom->num_pages = cpu_to_le32(num_pages);
371 rom->ram_header_offset = cpu_to_le32(d->vga.vram_size - ram_header_size);
373 d->shadow_rom = *rom;
374 d->rom = rom;
375 d->modes = modes;
378 static void init_qxl_ram(PCIQXLDevice *d)
380 uint8_t *buf;
381 uint64_t *item;
383 buf = d->vga.vram_ptr;
384 d->ram = (QXLRam *)(buf + le32_to_cpu(d->shadow_rom.ram_header_offset));
385 d->ram->magic = cpu_to_le32(QXL_RAM_MAGIC);
386 d->ram->int_pending = cpu_to_le32(0);
387 d->ram->int_mask = cpu_to_le32(0);
388 d->ram->update_surface = 0;
389 d->ram->monitors_config = 0;
390 SPICE_RING_INIT(&d->ram->cmd_ring);
391 SPICE_RING_INIT(&d->ram->cursor_ring);
392 SPICE_RING_INIT(&d->ram->release_ring);
393 SPICE_RING_PROD_ITEM(d, &d->ram->release_ring, item);
394 assert(item);
395 *item = 0;
396 qxl_ring_set_dirty(d);
399 /* can be called from spice server thread context */
400 static void qxl_set_dirty(MemoryRegion *mr, ram_addr_t addr, ram_addr_t end)
402 memory_region_set_dirty(mr, addr, end - addr);
405 static void qxl_rom_set_dirty(PCIQXLDevice *qxl)
407 qxl_set_dirty(&qxl->rom_bar, 0, qxl->rom_size);
410 /* called from spice server thread context only */
411 static void qxl_ram_set_dirty(PCIQXLDevice *qxl, void *ptr)
413 void *base = qxl->vga.vram_ptr;
414 intptr_t offset;
416 offset = ptr - base;
417 assert(offset < qxl->vga.vram_size);
418 qxl_set_dirty(&qxl->vga.vram, offset, offset + 3);
421 /* can be called from spice server thread context */
422 static void qxl_ring_set_dirty(PCIQXLDevice *qxl)
424 ram_addr_t addr = qxl->shadow_rom.ram_header_offset;
425 ram_addr_t end = qxl->vga.vram_size;
426 qxl_set_dirty(&qxl->vga.vram, addr, end);
430 * keep track of some command state, for savevm/loadvm.
431 * called from spice server thread context only
433 static int qxl_track_command(PCIQXLDevice *qxl, struct QXLCommandExt *ext)
435 switch (le32_to_cpu(ext->cmd.type)) {
436 case QXL_CMD_SURFACE:
438 QXLSurfaceCmd *cmd = qxl_phys2virt(qxl, ext->cmd.data, ext->group_id);
440 if (!cmd) {
441 return 1;
443 uint32_t id = le32_to_cpu(cmd->surface_id);
445 if (id >= qxl->ssd.num_surfaces) {
446 qxl_set_guest_bug(qxl, "QXL_CMD_SURFACE id %d >= %d", id,
447 qxl->ssd.num_surfaces);
448 return 1;
450 if (cmd->type == QXL_SURFACE_CMD_CREATE &&
451 (cmd->u.surface_create.stride & 0x03) != 0) {
452 qxl_set_guest_bug(qxl, "QXL_CMD_SURFACE stride = %d %% 4 != 0\n",
453 cmd->u.surface_create.stride);
454 return 1;
456 qemu_mutex_lock(&qxl->track_lock);
457 if (cmd->type == QXL_SURFACE_CMD_CREATE) {
458 qxl->guest_surfaces.cmds[id] = ext->cmd.data;
459 qxl->guest_surfaces.count++;
460 if (qxl->guest_surfaces.max < qxl->guest_surfaces.count)
461 qxl->guest_surfaces.max = qxl->guest_surfaces.count;
463 if (cmd->type == QXL_SURFACE_CMD_DESTROY) {
464 qxl->guest_surfaces.cmds[id] = 0;
465 qxl->guest_surfaces.count--;
467 qemu_mutex_unlock(&qxl->track_lock);
468 break;
470 case QXL_CMD_CURSOR:
472 QXLCursorCmd *cmd = qxl_phys2virt(qxl, ext->cmd.data, ext->group_id);
474 if (!cmd) {
475 return 1;
477 if (cmd->type == QXL_CURSOR_SET) {
478 qemu_mutex_lock(&qxl->track_lock);
479 qxl->guest_cursor = ext->cmd.data;
480 qemu_mutex_unlock(&qxl->track_lock);
482 break;
485 return 0;
488 /* spice display interface callbacks */
490 static void interface_attach_worker(QXLInstance *sin, QXLWorker *qxl_worker)
492 PCIQXLDevice *qxl = container_of(sin, PCIQXLDevice, ssd.qxl);
494 trace_qxl_interface_attach_worker(qxl->id);
495 qxl->ssd.worker = qxl_worker;
498 static void interface_set_compression_level(QXLInstance *sin, int level)
500 PCIQXLDevice *qxl = container_of(sin, PCIQXLDevice, ssd.qxl);
502 trace_qxl_interface_set_compression_level(qxl->id, level);
503 qxl->shadow_rom.compression_level = cpu_to_le32(level);
504 qxl->rom->compression_level = cpu_to_le32(level);
505 qxl_rom_set_dirty(qxl);
508 static void interface_set_mm_time(QXLInstance *sin, uint32_t mm_time)
510 PCIQXLDevice *qxl = container_of(sin, PCIQXLDevice, ssd.qxl);
512 trace_qxl_interface_set_mm_time(qxl->id, mm_time);
513 qxl->shadow_rom.mm_clock = cpu_to_le32(mm_time);
514 qxl->rom->mm_clock = cpu_to_le32(mm_time);
515 qxl_rom_set_dirty(qxl);
518 static void interface_get_init_info(QXLInstance *sin, QXLDevInitInfo *info)
520 PCIQXLDevice *qxl = container_of(sin, PCIQXLDevice, ssd.qxl);
522 trace_qxl_interface_get_init_info(qxl->id);
523 info->memslot_gen_bits = MEMSLOT_GENERATION_BITS;
524 info->memslot_id_bits = MEMSLOT_SLOT_BITS;
525 info->num_memslots = NUM_MEMSLOTS;
526 info->num_memslots_groups = NUM_MEMSLOTS_GROUPS;
527 info->internal_groupslot_id = 0;
528 info->qxl_ram_size =
529 le32_to_cpu(qxl->shadow_rom.num_pages) << QXL_PAGE_BITS;
530 info->n_surfaces = qxl->ssd.num_surfaces;
533 static const char *qxl_mode_to_string(int mode)
535 switch (mode) {
536 case QXL_MODE_COMPAT:
537 return "compat";
538 case QXL_MODE_NATIVE:
539 return "native";
540 case QXL_MODE_UNDEFINED:
541 return "undefined";
542 case QXL_MODE_VGA:
543 return "vga";
545 return "INVALID";
548 static const char *io_port_to_string(uint32_t io_port)
550 if (io_port >= QXL_IO_RANGE_SIZE) {
551 return "out of range";
553 static const char *io_port_to_string[QXL_IO_RANGE_SIZE + 1] = {
554 [QXL_IO_NOTIFY_CMD] = "QXL_IO_NOTIFY_CMD",
555 [QXL_IO_NOTIFY_CURSOR] = "QXL_IO_NOTIFY_CURSOR",
556 [QXL_IO_UPDATE_AREA] = "QXL_IO_UPDATE_AREA",
557 [QXL_IO_UPDATE_IRQ] = "QXL_IO_UPDATE_IRQ",
558 [QXL_IO_NOTIFY_OOM] = "QXL_IO_NOTIFY_OOM",
559 [QXL_IO_RESET] = "QXL_IO_RESET",
560 [QXL_IO_SET_MODE] = "QXL_IO_SET_MODE",
561 [QXL_IO_LOG] = "QXL_IO_LOG",
562 [QXL_IO_MEMSLOT_ADD] = "QXL_IO_MEMSLOT_ADD",
563 [QXL_IO_MEMSLOT_DEL] = "QXL_IO_MEMSLOT_DEL",
564 [QXL_IO_DETACH_PRIMARY] = "QXL_IO_DETACH_PRIMARY",
565 [QXL_IO_ATTACH_PRIMARY] = "QXL_IO_ATTACH_PRIMARY",
566 [QXL_IO_CREATE_PRIMARY] = "QXL_IO_CREATE_PRIMARY",
567 [QXL_IO_DESTROY_PRIMARY] = "QXL_IO_DESTROY_PRIMARY",
568 [QXL_IO_DESTROY_SURFACE_WAIT] = "QXL_IO_DESTROY_SURFACE_WAIT",
569 [QXL_IO_DESTROY_ALL_SURFACES] = "QXL_IO_DESTROY_ALL_SURFACES",
570 [QXL_IO_UPDATE_AREA_ASYNC] = "QXL_IO_UPDATE_AREA_ASYNC",
571 [QXL_IO_MEMSLOT_ADD_ASYNC] = "QXL_IO_MEMSLOT_ADD_ASYNC",
572 [QXL_IO_CREATE_PRIMARY_ASYNC] = "QXL_IO_CREATE_PRIMARY_ASYNC",
573 [QXL_IO_DESTROY_PRIMARY_ASYNC] = "QXL_IO_DESTROY_PRIMARY_ASYNC",
574 [QXL_IO_DESTROY_SURFACE_ASYNC] = "QXL_IO_DESTROY_SURFACE_ASYNC",
575 [QXL_IO_DESTROY_ALL_SURFACES_ASYNC]
576 = "QXL_IO_DESTROY_ALL_SURFACES_ASYNC",
577 [QXL_IO_FLUSH_SURFACES_ASYNC] = "QXL_IO_FLUSH_SURFACES_ASYNC",
578 [QXL_IO_FLUSH_RELEASE] = "QXL_IO_FLUSH_RELEASE",
579 [QXL_IO_MONITORS_CONFIG_ASYNC] = "QXL_IO_MONITORS_CONFIG_ASYNC",
581 return io_port_to_string[io_port];
584 /* called from spice server thread context only */
585 static int interface_get_command(QXLInstance *sin, struct QXLCommandExt *ext)
587 PCIQXLDevice *qxl = container_of(sin, PCIQXLDevice, ssd.qxl);
588 SimpleSpiceUpdate *update;
589 QXLCommandRing *ring;
590 QXLCommand *cmd;
591 int notify, ret;
593 trace_qxl_ring_command_check(qxl->id, qxl_mode_to_string(qxl->mode));
595 switch (qxl->mode) {
596 case QXL_MODE_VGA:
597 ret = false;
598 qemu_mutex_lock(&qxl->ssd.lock);
599 update = QTAILQ_FIRST(&qxl->ssd.updates);
600 if (update != NULL) {
601 QTAILQ_REMOVE(&qxl->ssd.updates, update, next);
602 *ext = update->ext;
603 ret = true;
605 qemu_mutex_unlock(&qxl->ssd.lock);
606 if (ret) {
607 trace_qxl_ring_command_get(qxl->id, qxl_mode_to_string(qxl->mode));
608 qxl_log_command(qxl, "vga", ext);
610 return ret;
611 case QXL_MODE_COMPAT:
612 case QXL_MODE_NATIVE:
613 case QXL_MODE_UNDEFINED:
614 ring = &qxl->ram->cmd_ring;
615 if (qxl->guest_bug || SPICE_RING_IS_EMPTY(ring)) {
616 return false;
618 SPICE_RING_CONS_ITEM(qxl, ring, cmd);
619 if (!cmd) {
620 return false;
622 ext->cmd = *cmd;
623 ext->group_id = MEMSLOT_GROUP_GUEST;
624 ext->flags = qxl->cmdflags;
625 SPICE_RING_POP(ring, notify);
626 qxl_ring_set_dirty(qxl);
627 if (notify) {
628 qxl_send_events(qxl, QXL_INTERRUPT_DISPLAY);
630 qxl->guest_primary.commands++;
631 qxl_track_command(qxl, ext);
632 qxl_log_command(qxl, "cmd", ext);
633 trace_qxl_ring_command_get(qxl->id, qxl_mode_to_string(qxl->mode));
634 return true;
635 default:
636 return false;
640 /* called from spice server thread context only */
641 static int interface_req_cmd_notification(QXLInstance *sin)
643 PCIQXLDevice *qxl = container_of(sin, PCIQXLDevice, ssd.qxl);
644 int wait = 1;
646 trace_qxl_ring_command_req_notification(qxl->id);
647 switch (qxl->mode) {
648 case QXL_MODE_COMPAT:
649 case QXL_MODE_NATIVE:
650 case QXL_MODE_UNDEFINED:
651 SPICE_RING_CONS_WAIT(&qxl->ram->cmd_ring, wait);
652 qxl_ring_set_dirty(qxl);
653 break;
654 default:
655 /* nothing */
656 break;
658 return wait;
661 /* called from spice server thread context only */
662 static inline void qxl_push_free_res(PCIQXLDevice *d, int flush)
664 QXLReleaseRing *ring = &d->ram->release_ring;
665 uint64_t *item;
666 int notify;
668 #define QXL_FREE_BUNCH_SIZE 32
670 if (ring->prod - ring->cons + 1 == ring->num_items) {
671 /* ring full -- can't push */
672 return;
674 if (!flush && d->oom_running) {
675 /* collect everything from oom handler before pushing */
676 return;
678 if (!flush && d->num_free_res < QXL_FREE_BUNCH_SIZE) {
679 /* collect a bit more before pushing */
680 return;
683 SPICE_RING_PUSH(ring, notify);
684 trace_qxl_ring_res_push(d->id, qxl_mode_to_string(d->mode),
685 d->guest_surfaces.count, d->num_free_res,
686 d->last_release, notify ? "yes" : "no");
687 trace_qxl_ring_res_push_rest(d->id, ring->prod - ring->cons,
688 ring->num_items, ring->prod, ring->cons);
689 if (notify) {
690 qxl_send_events(d, QXL_INTERRUPT_DISPLAY);
692 SPICE_RING_PROD_ITEM(d, ring, item);
693 if (!item) {
694 return;
696 *item = 0;
697 d->num_free_res = 0;
698 d->last_release = NULL;
699 qxl_ring_set_dirty(d);
702 /* called from spice server thread context only */
703 static void interface_release_resource(QXLInstance *sin,
704 struct QXLReleaseInfoExt ext)
706 PCIQXLDevice *qxl = container_of(sin, PCIQXLDevice, ssd.qxl);
707 QXLReleaseRing *ring;
708 uint64_t *item, id;
710 if (ext.group_id == MEMSLOT_GROUP_HOST) {
711 /* host group -> vga mode update request */
712 qemu_spice_destroy_update(&qxl->ssd, (void *)(intptr_t)ext.info->id);
713 return;
717 * ext->info points into guest-visible memory
718 * pci bar 0, $command.release_info
720 ring = &qxl->ram->release_ring;
721 SPICE_RING_PROD_ITEM(qxl, ring, item);
722 if (!item) {
723 return;
725 if (*item == 0) {
726 /* stick head into the ring */
727 id = ext.info->id;
728 ext.info->next = 0;
729 qxl_ram_set_dirty(qxl, &ext.info->next);
730 *item = id;
731 qxl_ring_set_dirty(qxl);
732 } else {
733 /* append item to the list */
734 qxl->last_release->next = ext.info->id;
735 qxl_ram_set_dirty(qxl, &qxl->last_release->next);
736 ext.info->next = 0;
737 qxl_ram_set_dirty(qxl, &ext.info->next);
739 qxl->last_release = ext.info;
740 qxl->num_free_res++;
741 trace_qxl_ring_res_put(qxl->id, qxl->num_free_res);
742 qxl_push_free_res(qxl, 0);
745 /* called from spice server thread context only */
746 static int interface_get_cursor_command(QXLInstance *sin, struct QXLCommandExt *ext)
748 PCIQXLDevice *qxl = container_of(sin, PCIQXLDevice, ssd.qxl);
749 QXLCursorRing *ring;
750 QXLCommand *cmd;
751 int notify;
753 trace_qxl_ring_cursor_check(qxl->id, qxl_mode_to_string(qxl->mode));
755 switch (qxl->mode) {
756 case QXL_MODE_COMPAT:
757 case QXL_MODE_NATIVE:
758 case QXL_MODE_UNDEFINED:
759 ring = &qxl->ram->cursor_ring;
760 if (SPICE_RING_IS_EMPTY(ring)) {
761 return false;
763 SPICE_RING_CONS_ITEM(qxl, ring, cmd);
764 if (!cmd) {
765 return false;
767 ext->cmd = *cmd;
768 ext->group_id = MEMSLOT_GROUP_GUEST;
769 ext->flags = qxl->cmdflags;
770 SPICE_RING_POP(ring, notify);
771 qxl_ring_set_dirty(qxl);
772 if (notify) {
773 qxl_send_events(qxl, QXL_INTERRUPT_CURSOR);
775 qxl->guest_primary.commands++;
776 qxl_track_command(qxl, ext);
777 qxl_log_command(qxl, "csr", ext);
778 if (qxl->id == 0) {
779 qxl_render_cursor(qxl, ext);
781 trace_qxl_ring_cursor_get(qxl->id, qxl_mode_to_string(qxl->mode));
782 return true;
783 default:
784 return false;
788 /* called from spice server thread context only */
789 static int interface_req_cursor_notification(QXLInstance *sin)
791 PCIQXLDevice *qxl = container_of(sin, PCIQXLDevice, ssd.qxl);
792 int wait = 1;
794 trace_qxl_ring_cursor_req_notification(qxl->id);
795 switch (qxl->mode) {
796 case QXL_MODE_COMPAT:
797 case QXL_MODE_NATIVE:
798 case QXL_MODE_UNDEFINED:
799 SPICE_RING_CONS_WAIT(&qxl->ram->cursor_ring, wait);
800 qxl_ring_set_dirty(qxl);
801 break;
802 default:
803 /* nothing */
804 break;
806 return wait;
809 /* called from spice server thread context */
810 static void interface_notify_update(QXLInstance *sin, uint32_t update_id)
813 * Called by spice-server as a result of a QXL_CMD_UPDATE which is not in
814 * use by xf86-video-qxl and is defined out in the qxl windows driver.
815 * Probably was at some earlier version that is prior to git start (2009),
816 * and is still guest trigerrable.
818 fprintf(stderr, "%s: deprecated\n", __func__);
821 /* called from spice server thread context only */
822 static int interface_flush_resources(QXLInstance *sin)
824 PCIQXLDevice *qxl = container_of(sin, PCIQXLDevice, ssd.qxl);
825 int ret;
827 ret = qxl->num_free_res;
828 if (ret) {
829 qxl_push_free_res(qxl, 1);
831 return ret;
834 static void qxl_create_guest_primary_complete(PCIQXLDevice *d);
836 /* called from spice server thread context only */
837 static void interface_async_complete_io(PCIQXLDevice *qxl, QXLCookie *cookie)
839 uint32_t current_async;
841 qemu_mutex_lock(&qxl->async_lock);
842 current_async = qxl->current_async;
843 qxl->current_async = QXL_UNDEFINED_IO;
844 qemu_mutex_unlock(&qxl->async_lock);
846 trace_qxl_interface_async_complete_io(qxl->id, current_async, cookie);
847 if (!cookie) {
848 fprintf(stderr, "qxl: %s: error, cookie is NULL\n", __func__);
849 return;
851 if (cookie && current_async != cookie->io) {
852 fprintf(stderr,
853 "qxl: %s: error: current_async = %d != %"
854 PRId64 " = cookie->io\n", __func__, current_async, cookie->io);
856 switch (current_async) {
857 case QXL_IO_MEMSLOT_ADD_ASYNC:
858 case QXL_IO_DESTROY_PRIMARY_ASYNC:
859 case QXL_IO_UPDATE_AREA_ASYNC:
860 case QXL_IO_FLUSH_SURFACES_ASYNC:
861 case QXL_IO_MONITORS_CONFIG_ASYNC:
862 break;
863 case QXL_IO_CREATE_PRIMARY_ASYNC:
864 qxl_create_guest_primary_complete(qxl);
865 break;
866 case QXL_IO_DESTROY_ALL_SURFACES_ASYNC:
867 qxl_spice_destroy_surfaces_complete(qxl);
868 break;
869 case QXL_IO_DESTROY_SURFACE_ASYNC:
870 qxl_spice_destroy_surface_wait_complete(qxl, cookie->u.surface_id);
871 break;
872 default:
873 fprintf(stderr, "qxl: %s: unexpected current_async %d\n", __func__,
874 current_async);
876 qxl_send_events(qxl, QXL_INTERRUPT_IO_CMD);
879 /* called from spice server thread context only */
880 static void interface_update_area_complete(QXLInstance *sin,
881 uint32_t surface_id,
882 QXLRect *dirty, uint32_t num_updated_rects)
884 PCIQXLDevice *qxl = container_of(sin, PCIQXLDevice, ssd.qxl);
885 int i;
886 int qxl_i;
888 qemu_mutex_lock(&qxl->ssd.lock);
889 if (surface_id != 0 || !qxl->render_update_cookie_num) {
890 qemu_mutex_unlock(&qxl->ssd.lock);
891 return;
893 trace_qxl_interface_update_area_complete(qxl->id, surface_id, dirty->left,
894 dirty->right, dirty->top, dirty->bottom);
895 trace_qxl_interface_update_area_complete_rest(qxl->id, num_updated_rects);
896 if (qxl->num_dirty_rects + num_updated_rects > QXL_NUM_DIRTY_RECTS) {
898 * overflow - treat this as a full update. Not expected to be common.
900 trace_qxl_interface_update_area_complete_overflow(qxl->id,
901 QXL_NUM_DIRTY_RECTS);
902 qxl->guest_primary.resized = 1;
904 if (qxl->guest_primary.resized) {
906 * Don't bother copying or scheduling the bh since we will flip
907 * the whole area anyway on completion of the update_area async call
909 qemu_mutex_unlock(&qxl->ssd.lock);
910 return;
912 qxl_i = qxl->num_dirty_rects;
913 for (i = 0; i < num_updated_rects; i++) {
914 qxl->dirty[qxl_i++] = dirty[i];
916 qxl->num_dirty_rects += num_updated_rects;
917 trace_qxl_interface_update_area_complete_schedule_bh(qxl->id,
918 qxl->num_dirty_rects);
919 qemu_bh_schedule(qxl->update_area_bh);
920 qemu_mutex_unlock(&qxl->ssd.lock);
923 /* called from spice server thread context only */
924 static void interface_async_complete(QXLInstance *sin, uint64_t cookie_token)
926 PCIQXLDevice *qxl = container_of(sin, PCIQXLDevice, ssd.qxl);
927 QXLCookie *cookie = (QXLCookie *)(uintptr_t)cookie_token;
929 switch (cookie->type) {
930 case QXL_COOKIE_TYPE_IO:
931 interface_async_complete_io(qxl, cookie);
932 g_free(cookie);
933 break;
934 case QXL_COOKIE_TYPE_RENDER_UPDATE_AREA:
935 qxl_render_update_area_done(qxl, cookie);
936 break;
937 case QXL_COOKIE_TYPE_POST_LOAD_MONITORS_CONFIG:
938 break;
939 default:
940 fprintf(stderr, "qxl: %s: unexpected cookie type %d\n",
941 __func__, cookie->type);
942 g_free(cookie);
946 /* called from spice server thread context only */
947 static void interface_set_client_capabilities(QXLInstance *sin,
948 uint8_t client_present,
949 uint8_t caps[58])
951 PCIQXLDevice *qxl = container_of(sin, PCIQXLDevice, ssd.qxl);
953 if (qxl->revision < 4) {
954 trace_qxl_set_client_capabilities_unsupported_by_revision(qxl->id,
955 qxl->revision);
956 return;
959 if (runstate_check(RUN_STATE_INMIGRATE) ||
960 runstate_check(RUN_STATE_POSTMIGRATE)) {
961 return;
964 qxl->shadow_rom.client_present = client_present;
965 memcpy(qxl->shadow_rom.client_capabilities, caps,
966 sizeof(qxl->shadow_rom.client_capabilities));
967 qxl->rom->client_present = client_present;
968 memcpy(qxl->rom->client_capabilities, caps,
969 sizeof(qxl->rom->client_capabilities));
970 qxl_rom_set_dirty(qxl);
972 qxl_send_events(qxl, QXL_INTERRUPT_CLIENT);
975 static uint32_t qxl_crc32(const uint8_t *p, unsigned len)
978 * zlib xors the seed with 0xffffffff, and xors the result
979 * again with 0xffffffff; Both are not done with linux's crc32,
980 * which we want to be compatible with, so undo that.
982 return crc32(0xffffffff, p, len) ^ 0xffffffff;
985 /* called from main context only */
986 static int interface_client_monitors_config(QXLInstance *sin,
987 VDAgentMonitorsConfig *monitors_config)
989 PCIQXLDevice *qxl = container_of(sin, PCIQXLDevice, ssd.qxl);
990 QXLRom *rom = memory_region_get_ram_ptr(&qxl->rom_bar);
991 int i;
993 if (qxl->revision < 4) {
994 trace_qxl_client_monitors_config_unsupported_by_device(qxl->id,
995 qxl->revision);
996 return 0;
999 * Older windows drivers set int_mask to 0 when their ISR is called,
1000 * then later set it to ~0. So it doesn't relate to the actual interrupts
1001 * handled. However, they are old, so clearly they don't support this
1002 * interrupt
1004 if (qxl->ram->int_mask == 0 || qxl->ram->int_mask == ~0 ||
1005 !(qxl->ram->int_mask & QXL_INTERRUPT_CLIENT_MONITORS_CONFIG)) {
1006 trace_qxl_client_monitors_config_unsupported_by_guest(qxl->id,
1007 qxl->ram->int_mask,
1008 monitors_config);
1009 return 0;
1011 if (!monitors_config) {
1012 return 1;
1014 memset(&rom->client_monitors_config, 0,
1015 sizeof(rom->client_monitors_config));
1016 rom->client_monitors_config.count = monitors_config->num_of_monitors;
1017 /* monitors_config->flags ignored */
1018 if (rom->client_monitors_config.count >=
1019 ARRAY_SIZE(rom->client_monitors_config.heads)) {
1020 trace_qxl_client_monitors_config_capped(qxl->id,
1021 monitors_config->num_of_monitors,
1022 ARRAY_SIZE(rom->client_monitors_config.heads));
1023 rom->client_monitors_config.count =
1024 ARRAY_SIZE(rom->client_monitors_config.heads);
1026 for (i = 0 ; i < rom->client_monitors_config.count ; ++i) {
1027 VDAgentMonConfig *monitor = &monitors_config->monitors[i];
1028 QXLURect *rect = &rom->client_monitors_config.heads[i];
1029 /* monitor->depth ignored */
1030 rect->left = monitor->x;
1031 rect->top = monitor->y;
1032 rect->right = monitor->x + monitor->width;
1033 rect->bottom = monitor->y + monitor->height;
1035 rom->client_monitors_config_crc = qxl_crc32(
1036 (const uint8_t *)&rom->client_monitors_config,
1037 sizeof(rom->client_monitors_config));
1038 trace_qxl_client_monitors_config_crc(qxl->id,
1039 sizeof(rom->client_monitors_config),
1040 rom->client_monitors_config_crc);
1042 trace_qxl_interrupt_client_monitors_config(qxl->id,
1043 rom->client_monitors_config.count,
1044 rom->client_monitors_config.heads);
1045 qxl_send_events(qxl, QXL_INTERRUPT_CLIENT_MONITORS_CONFIG);
1046 return 1;
1049 static const QXLInterface qxl_interface = {
1050 .base.type = SPICE_INTERFACE_QXL,
1051 .base.description = "qxl gpu",
1052 .base.major_version = SPICE_INTERFACE_QXL_MAJOR,
1053 .base.minor_version = SPICE_INTERFACE_QXL_MINOR,
1055 .attache_worker = interface_attach_worker,
1056 .set_compression_level = interface_set_compression_level,
1057 .set_mm_time = interface_set_mm_time,
1058 .get_init_info = interface_get_init_info,
1060 /* the callbacks below are called from spice server thread context */
1061 .get_command = interface_get_command,
1062 .req_cmd_notification = interface_req_cmd_notification,
1063 .release_resource = interface_release_resource,
1064 .get_cursor_command = interface_get_cursor_command,
1065 .req_cursor_notification = interface_req_cursor_notification,
1066 .notify_update = interface_notify_update,
1067 .flush_resources = interface_flush_resources,
1068 .async_complete = interface_async_complete,
1069 .update_area_complete = interface_update_area_complete,
1070 .set_client_capabilities = interface_set_client_capabilities,
1071 .client_monitors_config = interface_client_monitors_config,
1074 static void qxl_enter_vga_mode(PCIQXLDevice *d)
1076 if (d->mode == QXL_MODE_VGA) {
1077 return;
1079 trace_qxl_enter_vga_mode(d->id);
1080 #if SPICE_SERVER_VERSION >= 0x000c03 /* release 0.12.3 */
1081 spice_qxl_driver_unload(&d->ssd.qxl);
1082 #endif
1083 qemu_spice_create_host_primary(&d->ssd);
1084 d->mode = QXL_MODE_VGA;
1085 vga_dirty_log_start(&d->vga);
1086 graphic_hw_update(d->vga.con);
1089 static void qxl_exit_vga_mode(PCIQXLDevice *d)
1091 if (d->mode != QXL_MODE_VGA) {
1092 return;
1094 trace_qxl_exit_vga_mode(d->id);
1095 vga_dirty_log_stop(&d->vga);
1096 qxl_destroy_primary(d, QXL_SYNC);
1099 static void qxl_update_irq(PCIQXLDevice *d)
1101 uint32_t pending = le32_to_cpu(d->ram->int_pending);
1102 uint32_t mask = le32_to_cpu(d->ram->int_mask);
1103 int level = !!(pending & mask);
1104 qemu_set_irq(d->pci.irq[0], level);
1105 qxl_ring_set_dirty(d);
1108 static void qxl_check_state(PCIQXLDevice *d)
1110 QXLRam *ram = d->ram;
1111 int spice_display_running = qemu_spice_display_is_running(&d->ssd);
1113 assert(!spice_display_running || SPICE_RING_IS_EMPTY(&ram->cmd_ring));
1114 assert(!spice_display_running || SPICE_RING_IS_EMPTY(&ram->cursor_ring));
1117 static void qxl_reset_state(PCIQXLDevice *d)
1119 QXLRom *rom = d->rom;
1121 qxl_check_state(d);
1122 d->shadow_rom.update_id = cpu_to_le32(0);
1123 *rom = d->shadow_rom;
1124 qxl_rom_set_dirty(d);
1125 init_qxl_ram(d);
1126 d->num_free_res = 0;
1127 d->last_release = NULL;
1128 memset(&d->ssd.dirty, 0, sizeof(d->ssd.dirty));
1131 static void qxl_soft_reset(PCIQXLDevice *d)
1133 trace_qxl_soft_reset(d->id);
1134 qxl_check_state(d);
1135 qxl_clear_guest_bug(d);
1136 d->current_async = QXL_UNDEFINED_IO;
1138 if (d->id == 0) {
1139 qxl_enter_vga_mode(d);
1140 } else {
1141 d->mode = QXL_MODE_UNDEFINED;
1145 static void qxl_hard_reset(PCIQXLDevice *d, int loadvm)
1147 trace_qxl_hard_reset(d->id, loadvm);
1149 qxl_spice_reset_cursor(d);
1150 qxl_spice_reset_image_cache(d);
1151 qxl_reset_surfaces(d);
1152 qxl_reset_memslots(d);
1154 /* pre loadvm reset must not touch QXLRam. This lives in
1155 * device memory, is migrated together with RAM and thus
1156 * already loaded at this point */
1157 if (!loadvm) {
1158 qxl_reset_state(d);
1160 qemu_spice_create_host_memslot(&d->ssd);
1161 qxl_soft_reset(d);
1164 static void qxl_reset_handler(DeviceState *dev)
1166 PCIQXLDevice *d = DO_UPCAST(PCIQXLDevice, pci.qdev, dev);
1168 qxl_hard_reset(d, 0);
1171 static void qxl_vga_ioport_write(void *opaque, uint32_t addr, uint32_t val)
1173 VGACommonState *vga = opaque;
1174 PCIQXLDevice *qxl = container_of(vga, PCIQXLDevice, vga);
1176 trace_qxl_io_write_vga(qxl->id, qxl_mode_to_string(qxl->mode), addr, val);
1177 if (qxl->mode != QXL_MODE_VGA) {
1178 qxl_destroy_primary(qxl, QXL_SYNC);
1179 qxl_soft_reset(qxl);
1181 vga_ioport_write(opaque, addr, val);
1184 static const MemoryRegionPortio qxl_vga_portio_list[] = {
1185 { 0x04, 2, 1, .read = vga_ioport_read,
1186 .write = qxl_vga_ioport_write }, /* 3b4 */
1187 { 0x0a, 1, 1, .read = vga_ioport_read,
1188 .write = qxl_vga_ioport_write }, /* 3ba */
1189 { 0x10, 16, 1, .read = vga_ioport_read,
1190 .write = qxl_vga_ioport_write }, /* 3c0 */
1191 { 0x24, 2, 1, .read = vga_ioport_read,
1192 .write = qxl_vga_ioport_write }, /* 3d4 */
1193 { 0x2a, 1, 1, .read = vga_ioport_read,
1194 .write = qxl_vga_ioport_write }, /* 3da */
1195 PORTIO_END_OF_LIST(),
1198 static int qxl_add_memslot(PCIQXLDevice *d, uint32_t slot_id, uint64_t delta,
1199 qxl_async_io async)
1201 static const int regions[] = {
1202 QXL_RAM_RANGE_INDEX,
1203 QXL_VRAM_RANGE_INDEX,
1204 QXL_VRAM64_RANGE_INDEX,
1206 uint64_t guest_start;
1207 uint64_t guest_end;
1208 int pci_region;
1209 pcibus_t pci_start;
1210 pcibus_t pci_end;
1211 intptr_t virt_start;
1212 QXLDevMemSlot memslot;
1213 int i;
1215 guest_start = le64_to_cpu(d->guest_slots[slot_id].slot.mem_start);
1216 guest_end = le64_to_cpu(d->guest_slots[slot_id].slot.mem_end);
1218 trace_qxl_memslot_add_guest(d->id, slot_id, guest_start, guest_end);
1220 if (slot_id >= NUM_MEMSLOTS) {
1221 qxl_set_guest_bug(d, "%s: slot_id >= NUM_MEMSLOTS %d >= %d", __func__,
1222 slot_id, NUM_MEMSLOTS);
1223 return 1;
1225 if (guest_start > guest_end) {
1226 qxl_set_guest_bug(d, "%s: guest_start > guest_end 0x%" PRIx64
1227 " > 0x%" PRIx64, __func__, guest_start, guest_end);
1228 return 1;
1231 for (i = 0; i < ARRAY_SIZE(regions); i++) {
1232 pci_region = regions[i];
1233 pci_start = d->pci.io_regions[pci_region].addr;
1234 pci_end = pci_start + d->pci.io_regions[pci_region].size;
1235 /* mapped? */
1236 if (pci_start == -1) {
1237 continue;
1239 /* start address in range ? */
1240 if (guest_start < pci_start || guest_start > pci_end) {
1241 continue;
1243 /* end address in range ? */
1244 if (guest_end > pci_end) {
1245 continue;
1247 /* passed */
1248 break;
1250 if (i == ARRAY_SIZE(regions)) {
1251 qxl_set_guest_bug(d, "%s: finished loop without match", __func__);
1252 return 1;
1255 switch (pci_region) {
1256 case QXL_RAM_RANGE_INDEX:
1257 virt_start = (intptr_t)memory_region_get_ram_ptr(&d->vga.vram);
1258 break;
1259 case QXL_VRAM_RANGE_INDEX:
1260 case 4 /* vram 64bit */:
1261 virt_start = (intptr_t)memory_region_get_ram_ptr(&d->vram_bar);
1262 break;
1263 default:
1264 /* should not happen */
1265 qxl_set_guest_bug(d, "%s: pci_region = %d", __func__, pci_region);
1266 return 1;
1269 memslot.slot_id = slot_id;
1270 memslot.slot_group_id = MEMSLOT_GROUP_GUEST; /* guest group */
1271 memslot.virt_start = virt_start + (guest_start - pci_start);
1272 memslot.virt_end = virt_start + (guest_end - pci_start);
1273 memslot.addr_delta = memslot.virt_start - delta;
1274 memslot.generation = d->rom->slot_generation = 0;
1275 qxl_rom_set_dirty(d);
1277 qemu_spice_add_memslot(&d->ssd, &memslot, async);
1278 d->guest_slots[slot_id].ptr = (void*)memslot.virt_start;
1279 d->guest_slots[slot_id].size = memslot.virt_end - memslot.virt_start;
1280 d->guest_slots[slot_id].delta = delta;
1281 d->guest_slots[slot_id].active = 1;
1282 return 0;
1285 static void qxl_del_memslot(PCIQXLDevice *d, uint32_t slot_id)
1287 qemu_spice_del_memslot(&d->ssd, MEMSLOT_GROUP_HOST, slot_id);
1288 d->guest_slots[slot_id].active = 0;
1291 static void qxl_reset_memslots(PCIQXLDevice *d)
1293 qxl_spice_reset_memslots(d);
1294 memset(&d->guest_slots, 0, sizeof(d->guest_slots));
1297 static void qxl_reset_surfaces(PCIQXLDevice *d)
1299 trace_qxl_reset_surfaces(d->id);
1300 d->mode = QXL_MODE_UNDEFINED;
1301 qxl_spice_destroy_surfaces(d, QXL_SYNC);
1304 /* can be also called from spice server thread context */
1305 void *qxl_phys2virt(PCIQXLDevice *qxl, QXLPHYSICAL pqxl, int group_id)
1307 uint64_t phys = le64_to_cpu(pqxl);
1308 uint32_t slot = (phys >> (64 - 8)) & 0xff;
1309 uint64_t offset = phys & 0xffffffffffff;
1311 switch (group_id) {
1312 case MEMSLOT_GROUP_HOST:
1313 return (void *)(intptr_t)offset;
1314 case MEMSLOT_GROUP_GUEST:
1315 if (slot >= NUM_MEMSLOTS) {
1316 qxl_set_guest_bug(qxl, "slot too large %d >= %d", slot,
1317 NUM_MEMSLOTS);
1318 return NULL;
1320 if (!qxl->guest_slots[slot].active) {
1321 qxl_set_guest_bug(qxl, "inactive slot %d\n", slot);
1322 return NULL;
1324 if (offset < qxl->guest_slots[slot].delta) {
1325 qxl_set_guest_bug(qxl,
1326 "slot %d offset %"PRIu64" < delta %"PRIu64"\n",
1327 slot, offset, qxl->guest_slots[slot].delta);
1328 return NULL;
1330 offset -= qxl->guest_slots[slot].delta;
1331 if (offset > qxl->guest_slots[slot].size) {
1332 qxl_set_guest_bug(qxl,
1333 "slot %d offset %"PRIu64" > size %"PRIu64"\n",
1334 slot, offset, qxl->guest_slots[slot].size);
1335 return NULL;
1337 return qxl->guest_slots[slot].ptr + offset;
1339 return NULL;
1342 static void qxl_create_guest_primary_complete(PCIQXLDevice *qxl)
1344 /* for local rendering */
1345 qxl_render_resize(qxl);
1348 static void qxl_create_guest_primary(PCIQXLDevice *qxl, int loadvm,
1349 qxl_async_io async)
1351 QXLDevSurfaceCreate surface;
1352 QXLSurfaceCreate *sc = &qxl->guest_primary.surface;
1353 int size;
1354 int requested_height = le32_to_cpu(sc->height);
1355 int requested_stride = le32_to_cpu(sc->stride);
1357 size = abs(requested_stride) * requested_height;
1358 if (size > qxl->vgamem_size) {
1359 qxl_set_guest_bug(qxl, "%s: requested primary larger then framebuffer"
1360 " size", __func__);
1361 return;
1364 if (qxl->mode == QXL_MODE_NATIVE) {
1365 qxl_set_guest_bug(qxl, "%s: nop since already in QXL_MODE_NATIVE",
1366 __func__);
1368 qxl_exit_vga_mode(qxl);
1370 surface.format = le32_to_cpu(sc->format);
1371 surface.height = le32_to_cpu(sc->height);
1372 surface.mem = le64_to_cpu(sc->mem);
1373 surface.position = le32_to_cpu(sc->position);
1374 surface.stride = le32_to_cpu(sc->stride);
1375 surface.width = le32_to_cpu(sc->width);
1376 surface.type = le32_to_cpu(sc->type);
1377 surface.flags = le32_to_cpu(sc->flags);
1378 trace_qxl_create_guest_primary(qxl->id, sc->width, sc->height, sc->mem,
1379 sc->format, sc->position);
1380 trace_qxl_create_guest_primary_rest(qxl->id, sc->stride, sc->type,
1381 sc->flags);
1383 if ((surface.stride & 0x3) != 0) {
1384 qxl_set_guest_bug(qxl, "primary surface stride = %d %% 4 != 0",
1385 surface.stride);
1386 return;
1389 surface.mouse_mode = true;
1390 surface.group_id = MEMSLOT_GROUP_GUEST;
1391 if (loadvm) {
1392 surface.flags |= QXL_SURF_FLAG_KEEP_DATA;
1395 qxl->mode = QXL_MODE_NATIVE;
1396 qxl->cmdflags = 0;
1397 qemu_spice_create_primary_surface(&qxl->ssd, 0, &surface, async);
1399 if (async == QXL_SYNC) {
1400 qxl_create_guest_primary_complete(qxl);
1404 /* return 1 if surface destoy was initiated (in QXL_ASYNC case) or
1405 * done (in QXL_SYNC case), 0 otherwise. */
1406 static int qxl_destroy_primary(PCIQXLDevice *d, qxl_async_io async)
1408 if (d->mode == QXL_MODE_UNDEFINED) {
1409 return 0;
1411 trace_qxl_destroy_primary(d->id);
1412 d->mode = QXL_MODE_UNDEFINED;
1413 qemu_spice_destroy_primary_surface(&d->ssd, 0, async);
1414 qxl_spice_reset_cursor(d);
1415 return 1;
1418 static void qxl_set_mode(PCIQXLDevice *d, int modenr, int loadvm)
1420 pcibus_t start = d->pci.io_regions[QXL_RAM_RANGE_INDEX].addr;
1421 pcibus_t end = d->pci.io_regions[QXL_RAM_RANGE_INDEX].size + start;
1422 QXLMode *mode = d->modes->modes + modenr;
1423 uint64_t devmem = d->pci.io_regions[QXL_RAM_RANGE_INDEX].addr;
1424 QXLMemSlot slot = {
1425 .mem_start = start,
1426 .mem_end = end
1428 QXLSurfaceCreate surface = {
1429 .width = mode->x_res,
1430 .height = mode->y_res,
1431 .stride = -mode->x_res * 4,
1432 .format = SPICE_SURFACE_FMT_32_xRGB,
1433 .flags = loadvm ? QXL_SURF_FLAG_KEEP_DATA : 0,
1434 .mouse_mode = true,
1435 .mem = devmem + d->shadow_rom.draw_area_offset,
1438 trace_qxl_set_mode(d->id, modenr, mode->x_res, mode->y_res, mode->bits,
1439 devmem);
1440 if (!loadvm) {
1441 qxl_hard_reset(d, 0);
1444 d->guest_slots[0].slot = slot;
1445 assert(qxl_add_memslot(d, 0, devmem, QXL_SYNC) == 0);
1447 d->guest_primary.surface = surface;
1448 qxl_create_guest_primary(d, 0, QXL_SYNC);
1450 d->mode = QXL_MODE_COMPAT;
1451 d->cmdflags = QXL_COMMAND_FLAG_COMPAT;
1452 if (mode->bits == 16) {
1453 d->cmdflags |= QXL_COMMAND_FLAG_COMPAT_16BPP;
1455 d->shadow_rom.mode = cpu_to_le32(modenr);
1456 d->rom->mode = cpu_to_le32(modenr);
1457 qxl_rom_set_dirty(d);
1460 static void ioport_write(void *opaque, hwaddr addr,
1461 uint64_t val, unsigned size)
1463 PCIQXLDevice *d = opaque;
1464 uint32_t io_port = addr;
1465 qxl_async_io async = QXL_SYNC;
1466 uint32_t orig_io_port = io_port;
1468 if (d->guest_bug && io_port != QXL_IO_RESET) {
1469 return;
1472 if (d->revision <= QXL_REVISION_STABLE_V10 &&
1473 io_port > QXL_IO_FLUSH_RELEASE) {
1474 qxl_set_guest_bug(d, "unsupported io %d for revision %d\n",
1475 io_port, d->revision);
1476 return;
1479 switch (io_port) {
1480 case QXL_IO_RESET:
1481 case QXL_IO_SET_MODE:
1482 case QXL_IO_MEMSLOT_ADD:
1483 case QXL_IO_MEMSLOT_DEL:
1484 case QXL_IO_CREATE_PRIMARY:
1485 case QXL_IO_UPDATE_IRQ:
1486 case QXL_IO_LOG:
1487 case QXL_IO_MEMSLOT_ADD_ASYNC:
1488 case QXL_IO_CREATE_PRIMARY_ASYNC:
1489 break;
1490 default:
1491 if (d->mode != QXL_MODE_VGA) {
1492 break;
1494 trace_qxl_io_unexpected_vga_mode(d->id,
1495 addr, val, io_port_to_string(io_port));
1496 /* be nice to buggy guest drivers */
1497 if (io_port >= QXL_IO_UPDATE_AREA_ASYNC &&
1498 io_port < QXL_IO_RANGE_SIZE) {
1499 qxl_send_events(d, QXL_INTERRUPT_IO_CMD);
1501 return;
1504 /* we change the io_port to avoid ifdeffery in the main switch */
1505 orig_io_port = io_port;
1506 switch (io_port) {
1507 case QXL_IO_UPDATE_AREA_ASYNC:
1508 io_port = QXL_IO_UPDATE_AREA;
1509 goto async_common;
1510 case QXL_IO_MEMSLOT_ADD_ASYNC:
1511 io_port = QXL_IO_MEMSLOT_ADD;
1512 goto async_common;
1513 case QXL_IO_CREATE_PRIMARY_ASYNC:
1514 io_port = QXL_IO_CREATE_PRIMARY;
1515 goto async_common;
1516 case QXL_IO_DESTROY_PRIMARY_ASYNC:
1517 io_port = QXL_IO_DESTROY_PRIMARY;
1518 goto async_common;
1519 case QXL_IO_DESTROY_SURFACE_ASYNC:
1520 io_port = QXL_IO_DESTROY_SURFACE_WAIT;
1521 goto async_common;
1522 case QXL_IO_DESTROY_ALL_SURFACES_ASYNC:
1523 io_port = QXL_IO_DESTROY_ALL_SURFACES;
1524 goto async_common;
1525 case QXL_IO_FLUSH_SURFACES_ASYNC:
1526 case QXL_IO_MONITORS_CONFIG_ASYNC:
1527 async_common:
1528 async = QXL_ASYNC;
1529 qemu_mutex_lock(&d->async_lock);
1530 if (d->current_async != QXL_UNDEFINED_IO) {
1531 qxl_set_guest_bug(d, "%d async started before last (%d) complete",
1532 io_port, d->current_async);
1533 qemu_mutex_unlock(&d->async_lock);
1534 return;
1536 d->current_async = orig_io_port;
1537 qemu_mutex_unlock(&d->async_lock);
1538 break;
1539 default:
1540 break;
1542 trace_qxl_io_write(d->id, qxl_mode_to_string(d->mode),
1543 addr, io_port_to_string(addr),
1544 val, size, async);
1546 switch (io_port) {
1547 case QXL_IO_UPDATE_AREA:
1549 QXLCookie *cookie = NULL;
1550 QXLRect update = d->ram->update_area;
1552 if (d->ram->update_surface > d->ssd.num_surfaces) {
1553 qxl_set_guest_bug(d, "QXL_IO_UPDATE_AREA: invalid surface id %d\n",
1554 d->ram->update_surface);
1555 break;
1557 if (update.left >= update.right || update.top >= update.bottom ||
1558 update.left < 0 || update.top < 0) {
1559 qxl_set_guest_bug(d,
1560 "QXL_IO_UPDATE_AREA: invalid area (%ux%u)x(%ux%u)\n",
1561 update.left, update.top, update.right, update.bottom);
1562 break;
1564 if (async == QXL_ASYNC) {
1565 cookie = qxl_cookie_new(QXL_COOKIE_TYPE_IO,
1566 QXL_IO_UPDATE_AREA_ASYNC);
1567 cookie->u.area = update;
1569 qxl_spice_update_area(d, d->ram->update_surface,
1570 cookie ? &cookie->u.area : &update,
1571 NULL, 0, 0, async, cookie);
1572 break;
1574 case QXL_IO_NOTIFY_CMD:
1575 qemu_spice_wakeup(&d->ssd);
1576 break;
1577 case QXL_IO_NOTIFY_CURSOR:
1578 qemu_spice_wakeup(&d->ssd);
1579 break;
1580 case QXL_IO_UPDATE_IRQ:
1581 qxl_update_irq(d);
1582 break;
1583 case QXL_IO_NOTIFY_OOM:
1584 if (!SPICE_RING_IS_EMPTY(&d->ram->release_ring)) {
1585 break;
1587 d->oom_running = 1;
1588 qxl_spice_oom(d);
1589 d->oom_running = 0;
1590 break;
1591 case QXL_IO_SET_MODE:
1592 qxl_set_mode(d, val, 0);
1593 break;
1594 case QXL_IO_LOG:
1595 trace_qxl_io_log(d->id, d->ram->log_buf);
1596 if (d->guestdebug) {
1597 fprintf(stderr, "qxl/guest-%d: %" PRId64 ": %s", d->id,
1598 qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL), d->ram->log_buf);
1600 break;
1601 case QXL_IO_RESET:
1602 qxl_hard_reset(d, 0);
1603 break;
1604 case QXL_IO_MEMSLOT_ADD:
1605 if (val >= NUM_MEMSLOTS) {
1606 qxl_set_guest_bug(d, "QXL_IO_MEMSLOT_ADD: val out of range");
1607 break;
1609 if (d->guest_slots[val].active) {
1610 qxl_set_guest_bug(d,
1611 "QXL_IO_MEMSLOT_ADD: memory slot already active");
1612 break;
1614 d->guest_slots[val].slot = d->ram->mem_slot;
1615 qxl_add_memslot(d, val, 0, async);
1616 break;
1617 case QXL_IO_MEMSLOT_DEL:
1618 if (val >= NUM_MEMSLOTS) {
1619 qxl_set_guest_bug(d, "QXL_IO_MEMSLOT_DEL: val out of range");
1620 break;
1622 qxl_del_memslot(d, val);
1623 break;
1624 case QXL_IO_CREATE_PRIMARY:
1625 if (val != 0) {
1626 qxl_set_guest_bug(d, "QXL_IO_CREATE_PRIMARY (async=%d): val != 0",
1627 async);
1628 goto cancel_async;
1630 d->guest_primary.surface = d->ram->create_surface;
1631 qxl_create_guest_primary(d, 0, async);
1632 break;
1633 case QXL_IO_DESTROY_PRIMARY:
1634 if (val != 0) {
1635 qxl_set_guest_bug(d, "QXL_IO_DESTROY_PRIMARY (async=%d): val != 0",
1636 async);
1637 goto cancel_async;
1639 if (!qxl_destroy_primary(d, async)) {
1640 trace_qxl_io_destroy_primary_ignored(d->id,
1641 qxl_mode_to_string(d->mode));
1642 goto cancel_async;
1644 break;
1645 case QXL_IO_DESTROY_SURFACE_WAIT:
1646 if (val >= d->ssd.num_surfaces) {
1647 qxl_set_guest_bug(d, "QXL_IO_DESTROY_SURFACE (async=%d):"
1648 "%" PRIu64 " >= NUM_SURFACES", async, val);
1649 goto cancel_async;
1651 qxl_spice_destroy_surface_wait(d, val, async);
1652 break;
1653 case QXL_IO_FLUSH_RELEASE: {
1654 QXLReleaseRing *ring = &d->ram->release_ring;
1655 if (ring->prod - ring->cons + 1 == ring->num_items) {
1656 fprintf(stderr,
1657 "ERROR: no flush, full release ring [p%d,%dc]\n",
1658 ring->prod, ring->cons);
1660 qxl_push_free_res(d, 1 /* flush */);
1661 break;
1663 case QXL_IO_FLUSH_SURFACES_ASYNC:
1664 qxl_spice_flush_surfaces_async(d);
1665 break;
1666 case QXL_IO_DESTROY_ALL_SURFACES:
1667 d->mode = QXL_MODE_UNDEFINED;
1668 qxl_spice_destroy_surfaces(d, async);
1669 break;
1670 case QXL_IO_MONITORS_CONFIG_ASYNC:
1671 qxl_spice_monitors_config_async(d, 0);
1672 break;
1673 default:
1674 qxl_set_guest_bug(d, "%s: unexpected ioport=0x%x\n", __func__, io_port);
1676 return;
1677 cancel_async:
1678 if (async) {
1679 qxl_send_events(d, QXL_INTERRUPT_IO_CMD);
1680 qemu_mutex_lock(&d->async_lock);
1681 d->current_async = QXL_UNDEFINED_IO;
1682 qemu_mutex_unlock(&d->async_lock);
1686 static uint64_t ioport_read(void *opaque, hwaddr addr,
1687 unsigned size)
1689 PCIQXLDevice *qxl = opaque;
1691 trace_qxl_io_read_unexpected(qxl->id);
1692 return 0xff;
1695 static const MemoryRegionOps qxl_io_ops = {
1696 .read = ioport_read,
1697 .write = ioport_write,
1698 .valid = {
1699 .min_access_size = 1,
1700 .max_access_size = 1,
1704 static void pipe_read(void *opaque)
1706 PCIQXLDevice *d = opaque;
1707 char dummy;
1708 int len;
1710 do {
1711 len = read(d->pipe[0], &dummy, sizeof(dummy));
1712 } while (len == sizeof(dummy));
1713 qxl_update_irq(d);
1716 static void qxl_send_events(PCIQXLDevice *d, uint32_t events)
1718 uint32_t old_pending;
1719 uint32_t le_events = cpu_to_le32(events);
1721 trace_qxl_send_events(d->id, events);
1722 if (!qemu_spice_display_is_running(&d->ssd)) {
1723 /* spice-server tracks guest running state and should not do this */
1724 fprintf(stderr, "%s: spice-server bug: guest stopped, ignoring\n",
1725 __func__);
1726 trace_qxl_send_events_vm_stopped(d->id, events);
1727 return;
1729 old_pending = atomic_fetch_or(&d->ram->int_pending, le_events);
1730 if ((old_pending & le_events) == le_events) {
1731 return;
1733 if (qemu_thread_is_self(&d->main)) {
1734 qxl_update_irq(d);
1735 } else {
1736 if (write(d->pipe[1], d, 1) != 1) {
1737 dprint(d, 1, "%s: write to pipe failed\n", __func__);
1742 static void init_pipe_signaling(PCIQXLDevice *d)
1744 if (pipe(d->pipe) < 0) {
1745 fprintf(stderr, "%s:%s: qxl pipe creation failed\n",
1746 __FILE__, __func__);
1747 exit(1);
1749 fcntl(d->pipe[0], F_SETFL, O_NONBLOCK);
1750 fcntl(d->pipe[1], F_SETFL, O_NONBLOCK);
1751 fcntl(d->pipe[0], F_SETOWN, getpid());
1753 qemu_thread_get_self(&d->main);
1754 qemu_set_fd_handler(d->pipe[0], pipe_read, NULL, d);
1757 /* graphics console */
1759 static void qxl_hw_update(void *opaque)
1761 PCIQXLDevice *qxl = opaque;
1762 VGACommonState *vga = &qxl->vga;
1764 switch (qxl->mode) {
1765 case QXL_MODE_VGA:
1766 vga->hw_ops->gfx_update(vga);
1767 break;
1768 case QXL_MODE_COMPAT:
1769 case QXL_MODE_NATIVE:
1770 qxl_render_update(qxl);
1771 break;
1772 default:
1773 break;
1777 static void qxl_hw_invalidate(void *opaque)
1779 PCIQXLDevice *qxl = opaque;
1780 VGACommonState *vga = &qxl->vga;
1782 if (qxl->mode == QXL_MODE_VGA) {
1783 vga->hw_ops->invalidate(vga);
1784 return;
1788 static void qxl_hw_text_update(void *opaque, console_ch_t *chardata)
1790 PCIQXLDevice *qxl = opaque;
1791 VGACommonState *vga = &qxl->vga;
1793 if (qxl->mode == QXL_MODE_VGA) {
1794 vga->hw_ops->text_update(vga, chardata);
1795 return;
1799 static void qxl_dirty_surfaces(PCIQXLDevice *qxl)
1801 uintptr_t vram_start;
1802 int i;
1804 if (qxl->mode != QXL_MODE_NATIVE && qxl->mode != QXL_MODE_COMPAT) {
1805 return;
1808 /* dirty the primary surface */
1809 qxl_set_dirty(&qxl->vga.vram, qxl->shadow_rom.draw_area_offset,
1810 qxl->shadow_rom.surface0_area_size);
1812 vram_start = (uintptr_t)memory_region_get_ram_ptr(&qxl->vram_bar);
1814 /* dirty the off-screen surfaces */
1815 for (i = 0; i < qxl->ssd.num_surfaces; i++) {
1816 QXLSurfaceCmd *cmd;
1817 intptr_t surface_offset;
1818 int surface_size;
1820 if (qxl->guest_surfaces.cmds[i] == 0) {
1821 continue;
1824 cmd = qxl_phys2virt(qxl, qxl->guest_surfaces.cmds[i],
1825 MEMSLOT_GROUP_GUEST);
1826 assert(cmd);
1827 assert(cmd->type == QXL_SURFACE_CMD_CREATE);
1828 surface_offset = (intptr_t)qxl_phys2virt(qxl,
1829 cmd->u.surface_create.data,
1830 MEMSLOT_GROUP_GUEST);
1831 assert(surface_offset);
1832 surface_offset -= vram_start;
1833 surface_size = cmd->u.surface_create.height *
1834 abs(cmd->u.surface_create.stride);
1835 trace_qxl_surfaces_dirty(qxl->id, i, (int)surface_offset, surface_size);
1836 qxl_set_dirty(&qxl->vram_bar, surface_offset, surface_size);
1840 static void qxl_vm_change_state_handler(void *opaque, int running,
1841 RunState state)
1843 PCIQXLDevice *qxl = opaque;
1845 if (running) {
1847 * if qxl_send_events was called from spice server context before
1848 * migration ended, qxl_update_irq for these events might not have been
1849 * called
1851 qxl_update_irq(qxl);
1852 } else {
1853 /* make sure surfaces are saved before migration */
1854 qxl_dirty_surfaces(qxl);
1858 /* display change listener */
1860 static void display_update(DisplayChangeListener *dcl,
1861 int x, int y, int w, int h)
1863 PCIQXLDevice *qxl = container_of(dcl, PCIQXLDevice, ssd.dcl);
1865 if (qxl->mode == QXL_MODE_VGA) {
1866 qemu_spice_display_update(&qxl->ssd, x, y, w, h);
1870 static void display_switch(DisplayChangeListener *dcl,
1871 struct DisplaySurface *surface)
1873 PCIQXLDevice *qxl = container_of(dcl, PCIQXLDevice, ssd.dcl);
1875 qxl->ssd.ds = surface;
1876 if (qxl->mode == QXL_MODE_VGA) {
1877 qemu_spice_display_switch(&qxl->ssd, surface);
1881 static void display_refresh(DisplayChangeListener *dcl)
1883 PCIQXLDevice *qxl = container_of(dcl, PCIQXLDevice, ssd.dcl);
1885 if (qxl->mode == QXL_MODE_VGA) {
1886 qemu_spice_display_refresh(&qxl->ssd);
1887 } else {
1888 qemu_mutex_lock(&qxl->ssd.lock);
1889 qemu_spice_cursor_refresh_unlocked(&qxl->ssd);
1890 qemu_mutex_unlock(&qxl->ssd.lock);
1894 static DisplayChangeListenerOps display_listener_ops = {
1895 .dpy_name = "spice/qxl",
1896 .dpy_gfx_update = display_update,
1897 .dpy_gfx_switch = display_switch,
1898 .dpy_refresh = display_refresh,
1901 static void qxl_init_ramsize(PCIQXLDevice *qxl)
1903 /* vga mode framebuffer / primary surface (bar 0, first part) */
1904 if (qxl->vgamem_size_mb < 8) {
1905 qxl->vgamem_size_mb = 8;
1907 qxl->vgamem_size = qxl->vgamem_size_mb * 1024 * 1024;
1909 /* vga ram (bar 0, total) */
1910 if (qxl->ram_size_mb != -1) {
1911 qxl->vga.vram_size = qxl->ram_size_mb * 1024 * 1024;
1913 if (qxl->vga.vram_size < qxl->vgamem_size * 2) {
1914 qxl->vga.vram_size = qxl->vgamem_size * 2;
1917 /* vram32 (surfaces, 32bit, bar 1) */
1918 if (qxl->vram32_size_mb != -1) {
1919 qxl->vram32_size = qxl->vram32_size_mb * 1024 * 1024;
1921 if (qxl->vram32_size < 4096) {
1922 qxl->vram32_size = 4096;
1925 /* vram (surfaces, 64bit, bar 4+5) */
1926 if (qxl->vram_size_mb != -1) {
1927 qxl->vram_size = qxl->vram_size_mb * 1024 * 1024;
1929 if (qxl->vram_size < qxl->vram32_size) {
1930 qxl->vram_size = qxl->vram32_size;
1933 if (qxl->revision == 1) {
1934 qxl->vram32_size = 4096;
1935 qxl->vram_size = 4096;
1937 qxl->vgamem_size = msb_mask(qxl->vgamem_size * 2 - 1);
1938 qxl->vga.vram_size = msb_mask(qxl->vga.vram_size * 2 - 1);
1939 qxl->vram32_size = msb_mask(qxl->vram32_size * 2 - 1);
1940 qxl->vram_size = msb_mask(qxl->vram_size * 2 - 1);
1943 static int qxl_init_common(PCIQXLDevice *qxl)
1945 uint8_t* config = qxl->pci.config;
1946 uint32_t pci_device_rev;
1947 uint32_t io_size;
1949 qxl->mode = QXL_MODE_UNDEFINED;
1950 qxl->generation = 1;
1951 qxl->num_memslots = NUM_MEMSLOTS;
1952 qemu_mutex_init(&qxl->track_lock);
1953 qemu_mutex_init(&qxl->async_lock);
1954 qxl->current_async = QXL_UNDEFINED_IO;
1955 qxl->guest_bug = 0;
1957 switch (qxl->revision) {
1958 case 1: /* spice 0.4 -- qxl-1 */
1959 pci_device_rev = QXL_REVISION_STABLE_V04;
1960 io_size = 8;
1961 break;
1962 case 2: /* spice 0.6 -- qxl-2 */
1963 pci_device_rev = QXL_REVISION_STABLE_V06;
1964 io_size = 16;
1965 break;
1966 case 3: /* qxl-3 */
1967 pci_device_rev = QXL_REVISION_STABLE_V10;
1968 io_size = 32; /* PCI region size must be pow2 */
1969 break;
1970 case 4: /* qxl-4 */
1971 pci_device_rev = QXL_REVISION_STABLE_V12;
1972 io_size = msb_mask(QXL_IO_RANGE_SIZE * 2 - 1);
1973 break;
1974 default:
1975 error_report("Invalid revision %d for qxl device (max %d)",
1976 qxl->revision, QXL_DEFAULT_REVISION);
1977 return -1;
1980 pci_set_byte(&config[PCI_REVISION_ID], pci_device_rev);
1981 pci_set_byte(&config[PCI_INTERRUPT_PIN], 1);
1983 qxl->rom_size = qxl_rom_size();
1984 memory_region_init_ram(&qxl->rom_bar, OBJECT(qxl), "qxl.vrom",
1985 qxl->rom_size);
1986 vmstate_register_ram(&qxl->rom_bar, &qxl->pci.qdev);
1987 init_qxl_rom(qxl);
1988 init_qxl_ram(qxl);
1990 qxl->guest_surfaces.cmds = g_new0(QXLPHYSICAL, qxl->ssd.num_surfaces);
1991 memory_region_init_ram(&qxl->vram_bar, OBJECT(qxl), "qxl.vram",
1992 qxl->vram_size);
1993 vmstate_register_ram(&qxl->vram_bar, &qxl->pci.qdev);
1994 memory_region_init_alias(&qxl->vram32_bar, OBJECT(qxl), "qxl.vram32",
1995 &qxl->vram_bar, 0, qxl->vram32_size);
1997 memory_region_init_io(&qxl->io_bar, OBJECT(qxl), &qxl_io_ops, qxl,
1998 "qxl-ioports", io_size);
1999 if (qxl->id == 0) {
2000 vga_dirty_log_start(&qxl->vga);
2002 memory_region_set_flush_coalesced(&qxl->io_bar);
2005 pci_register_bar(&qxl->pci, QXL_IO_RANGE_INDEX,
2006 PCI_BASE_ADDRESS_SPACE_IO, &qxl->io_bar);
2008 pci_register_bar(&qxl->pci, QXL_ROM_RANGE_INDEX,
2009 PCI_BASE_ADDRESS_SPACE_MEMORY, &qxl->rom_bar);
2011 pci_register_bar(&qxl->pci, QXL_RAM_RANGE_INDEX,
2012 PCI_BASE_ADDRESS_SPACE_MEMORY, &qxl->vga.vram);
2014 pci_register_bar(&qxl->pci, QXL_VRAM_RANGE_INDEX,
2015 PCI_BASE_ADDRESS_SPACE_MEMORY, &qxl->vram32_bar);
2017 if (qxl->vram32_size < qxl->vram_size) {
2019 * Make the 64bit vram bar show up only in case it is
2020 * configured to be larger than the 32bit vram bar.
2022 pci_register_bar(&qxl->pci, QXL_VRAM64_RANGE_INDEX,
2023 PCI_BASE_ADDRESS_SPACE_MEMORY |
2024 PCI_BASE_ADDRESS_MEM_TYPE_64 |
2025 PCI_BASE_ADDRESS_MEM_PREFETCH,
2026 &qxl->vram_bar);
2029 /* print pci bar details */
2030 dprint(qxl, 1, "ram/%s: %d MB [region 0]\n",
2031 qxl->id == 0 ? "pri" : "sec",
2032 qxl->vga.vram_size / (1024*1024));
2033 dprint(qxl, 1, "vram/32: %d MB [region 1]\n",
2034 qxl->vram32_size / (1024*1024));
2035 dprint(qxl, 1, "vram/64: %d MB %s\n",
2036 qxl->vram_size / (1024*1024),
2037 qxl->vram32_size < qxl->vram_size ? "[region 4]" : "[unmapped]");
2039 qxl->ssd.qxl.base.sif = &qxl_interface.base;
2040 qxl->ssd.qxl.id = qxl->id;
2041 if (qemu_spice_add_interface(&qxl->ssd.qxl.base) != 0) {
2042 error_report("qxl interface %d.%d not supported by spice-server",
2043 SPICE_INTERFACE_QXL_MAJOR, SPICE_INTERFACE_QXL_MINOR);
2044 return -1;
2046 qemu_add_vm_change_state_handler(qxl_vm_change_state_handler, qxl);
2048 init_pipe_signaling(qxl);
2049 qxl_reset_state(qxl);
2051 qxl->update_area_bh = qemu_bh_new(qxl_render_update_area_bh, qxl);
2053 return 0;
2056 static const GraphicHwOps qxl_ops = {
2057 .invalidate = qxl_hw_invalidate,
2058 .gfx_update = qxl_hw_update,
2059 .text_update = qxl_hw_text_update,
2062 static int qxl_init_primary(PCIDevice *dev)
2064 PCIQXLDevice *qxl = DO_UPCAST(PCIQXLDevice, pci, dev);
2065 VGACommonState *vga = &qxl->vga;
2066 PortioList *qxl_vga_port_list = g_new(PortioList, 1);
2067 int rc;
2069 qxl->id = 0;
2070 qxl_init_ramsize(qxl);
2071 vga->vram_size_mb = qxl->vga.vram_size >> 20;
2072 vga_common_init(vga, OBJECT(dev));
2073 vga_init(vga, OBJECT(dev),
2074 pci_address_space(dev), pci_address_space_io(dev), false);
2075 portio_list_init(qxl_vga_port_list, OBJECT(dev), qxl_vga_portio_list,
2076 vga, "vga");
2077 portio_list_set_flush_coalesced(qxl_vga_port_list);
2078 portio_list_add(qxl_vga_port_list, pci_address_space_io(dev), 0x3b0);
2080 vga->con = graphic_console_init(DEVICE(dev), &qxl_ops, qxl);
2081 qemu_spice_display_init_common(&qxl->ssd);
2083 rc = qxl_init_common(qxl);
2084 if (rc != 0) {
2085 return rc;
2088 qxl->ssd.dcl.ops = &display_listener_ops;
2089 qxl->ssd.dcl.con = vga->con;
2090 register_displaychangelistener(&qxl->ssd.dcl);
2091 return rc;
2094 static int qxl_init_secondary(PCIDevice *dev)
2096 static int device_id = 1;
2097 PCIQXLDevice *qxl = DO_UPCAST(PCIQXLDevice, pci, dev);
2099 qxl->id = device_id++;
2100 qxl_init_ramsize(qxl);
2101 memory_region_init_ram(&qxl->vga.vram, OBJECT(dev), "qxl.vgavram",
2102 qxl->vga.vram_size);
2103 vmstate_register_ram(&qxl->vga.vram, &qxl->pci.qdev);
2104 qxl->vga.vram_ptr = memory_region_get_ram_ptr(&qxl->vga.vram);
2105 qxl->vga.con = graphic_console_init(DEVICE(dev), &qxl_ops, qxl);
2107 return qxl_init_common(qxl);
2110 static void qxl_pre_save(void *opaque)
2112 PCIQXLDevice* d = opaque;
2113 uint8_t *ram_start = d->vga.vram_ptr;
2115 trace_qxl_pre_save(d->id);
2116 if (d->last_release == NULL) {
2117 d->last_release_offset = 0;
2118 } else {
2119 d->last_release_offset = (uint8_t *)d->last_release - ram_start;
2121 assert(d->last_release_offset < d->vga.vram_size);
2124 static int qxl_pre_load(void *opaque)
2126 PCIQXLDevice* d = opaque;
2128 trace_qxl_pre_load(d->id);
2129 qxl_hard_reset(d, 1);
2130 qxl_exit_vga_mode(d);
2131 return 0;
2134 static void qxl_create_memslots(PCIQXLDevice *d)
2136 int i;
2138 for (i = 0; i < NUM_MEMSLOTS; i++) {
2139 if (!d->guest_slots[i].active) {
2140 continue;
2142 qxl_add_memslot(d, i, 0, QXL_SYNC);
2146 static int qxl_post_load(void *opaque, int version)
2148 PCIQXLDevice* d = opaque;
2149 uint8_t *ram_start = d->vga.vram_ptr;
2150 QXLCommandExt *cmds;
2151 int in, out, newmode;
2153 assert(d->last_release_offset < d->vga.vram_size);
2154 if (d->last_release_offset == 0) {
2155 d->last_release = NULL;
2156 } else {
2157 d->last_release = (QXLReleaseInfo *)(ram_start + d->last_release_offset);
2160 d->modes = (QXLModes*)((uint8_t*)d->rom + d->rom->modes_offset);
2162 trace_qxl_post_load(d->id, qxl_mode_to_string(d->mode));
2163 newmode = d->mode;
2164 d->mode = QXL_MODE_UNDEFINED;
2166 switch (newmode) {
2167 case QXL_MODE_UNDEFINED:
2168 qxl_create_memslots(d);
2169 break;
2170 case QXL_MODE_VGA:
2171 qxl_create_memslots(d);
2172 qxl_enter_vga_mode(d);
2173 break;
2174 case QXL_MODE_NATIVE:
2175 qxl_create_memslots(d);
2176 qxl_create_guest_primary(d, 1, QXL_SYNC);
2178 /* replay surface-create and cursor-set commands */
2179 cmds = g_malloc0(sizeof(QXLCommandExt) * (d->ssd.num_surfaces + 1));
2180 for (in = 0, out = 0; in < d->ssd.num_surfaces; in++) {
2181 if (d->guest_surfaces.cmds[in] == 0) {
2182 continue;
2184 cmds[out].cmd.data = d->guest_surfaces.cmds[in];
2185 cmds[out].cmd.type = QXL_CMD_SURFACE;
2186 cmds[out].group_id = MEMSLOT_GROUP_GUEST;
2187 out++;
2189 if (d->guest_cursor) {
2190 cmds[out].cmd.data = d->guest_cursor;
2191 cmds[out].cmd.type = QXL_CMD_CURSOR;
2192 cmds[out].group_id = MEMSLOT_GROUP_GUEST;
2193 out++;
2195 qxl_spice_loadvm_commands(d, cmds, out);
2196 g_free(cmds);
2197 if (d->guest_monitors_config) {
2198 qxl_spice_monitors_config_async(d, 1);
2200 break;
2201 case QXL_MODE_COMPAT:
2202 /* note: no need to call qxl_create_memslots, qxl_set_mode
2203 * creates the mem slot. */
2204 qxl_set_mode(d, d->shadow_rom.mode, 1);
2205 break;
2207 return 0;
2210 #define QXL_SAVE_VERSION 21
2212 static bool qxl_monitors_config_needed(void *opaque)
2214 PCIQXLDevice *qxl = opaque;
2216 return qxl->guest_monitors_config != 0;
2220 static VMStateDescription qxl_memslot = {
2221 .name = "qxl-memslot",
2222 .version_id = QXL_SAVE_VERSION,
2223 .minimum_version_id = QXL_SAVE_VERSION,
2224 .fields = (VMStateField[]) {
2225 VMSTATE_UINT64(slot.mem_start, struct guest_slots),
2226 VMSTATE_UINT64(slot.mem_end, struct guest_slots),
2227 VMSTATE_UINT32(active, struct guest_slots),
2228 VMSTATE_END_OF_LIST()
2232 static VMStateDescription qxl_surface = {
2233 .name = "qxl-surface",
2234 .version_id = QXL_SAVE_VERSION,
2235 .minimum_version_id = QXL_SAVE_VERSION,
2236 .fields = (VMStateField[]) {
2237 VMSTATE_UINT32(width, QXLSurfaceCreate),
2238 VMSTATE_UINT32(height, QXLSurfaceCreate),
2239 VMSTATE_INT32(stride, QXLSurfaceCreate),
2240 VMSTATE_UINT32(format, QXLSurfaceCreate),
2241 VMSTATE_UINT32(position, QXLSurfaceCreate),
2242 VMSTATE_UINT32(mouse_mode, QXLSurfaceCreate),
2243 VMSTATE_UINT32(flags, QXLSurfaceCreate),
2244 VMSTATE_UINT32(type, QXLSurfaceCreate),
2245 VMSTATE_UINT64(mem, QXLSurfaceCreate),
2246 VMSTATE_END_OF_LIST()
2250 static VMStateDescription qxl_vmstate_monitors_config = {
2251 .name = "qxl/monitors-config",
2252 .version_id = 1,
2253 .minimum_version_id = 1,
2254 .fields = (VMStateField[]) {
2255 VMSTATE_UINT64(guest_monitors_config, PCIQXLDevice),
2256 VMSTATE_END_OF_LIST()
2260 static VMStateDescription qxl_vmstate = {
2261 .name = "qxl",
2262 .version_id = QXL_SAVE_VERSION,
2263 .minimum_version_id = QXL_SAVE_VERSION,
2264 .pre_save = qxl_pre_save,
2265 .pre_load = qxl_pre_load,
2266 .post_load = qxl_post_load,
2267 .fields = (VMStateField[]) {
2268 VMSTATE_PCI_DEVICE(pci, PCIQXLDevice),
2269 VMSTATE_STRUCT(vga, PCIQXLDevice, 0, vmstate_vga_common, VGACommonState),
2270 VMSTATE_UINT32(shadow_rom.mode, PCIQXLDevice),
2271 VMSTATE_UINT32(num_free_res, PCIQXLDevice),
2272 VMSTATE_UINT32(last_release_offset, PCIQXLDevice),
2273 VMSTATE_UINT32(mode, PCIQXLDevice),
2274 VMSTATE_UINT32(ssd.unique, PCIQXLDevice),
2275 VMSTATE_INT32_EQUAL(num_memslots, PCIQXLDevice),
2276 VMSTATE_STRUCT_ARRAY(guest_slots, PCIQXLDevice, NUM_MEMSLOTS, 0,
2277 qxl_memslot, struct guest_slots),
2278 VMSTATE_STRUCT(guest_primary.surface, PCIQXLDevice, 0,
2279 qxl_surface, QXLSurfaceCreate),
2280 VMSTATE_INT32_EQUAL(ssd.num_surfaces, PCIQXLDevice),
2281 VMSTATE_VARRAY_INT32(guest_surfaces.cmds, PCIQXLDevice,
2282 ssd.num_surfaces, 0,
2283 vmstate_info_uint64, uint64_t),
2284 VMSTATE_UINT64(guest_cursor, PCIQXLDevice),
2285 VMSTATE_END_OF_LIST()
2287 .subsections = (VMStateSubsection[]) {
2289 .vmsd = &qxl_vmstate_monitors_config,
2290 .needed = qxl_monitors_config_needed,
2291 }, {
2292 /* empty */
2297 static Property qxl_properties[] = {
2298 DEFINE_PROP_UINT32("ram_size", PCIQXLDevice, vga.vram_size,
2299 64 * 1024 * 1024),
2300 DEFINE_PROP_UINT32("vram_size", PCIQXLDevice, vram32_size,
2301 64 * 1024 * 1024),
2302 DEFINE_PROP_UINT32("revision", PCIQXLDevice, revision,
2303 QXL_DEFAULT_REVISION),
2304 DEFINE_PROP_UINT32("debug", PCIQXLDevice, debug, 0),
2305 DEFINE_PROP_UINT32("guestdebug", PCIQXLDevice, guestdebug, 0),
2306 DEFINE_PROP_UINT32("cmdlog", PCIQXLDevice, cmdlog, 0),
2307 DEFINE_PROP_UINT32("ram_size_mb", PCIQXLDevice, ram_size_mb, -1),
2308 DEFINE_PROP_UINT32("vram_size_mb", PCIQXLDevice, vram32_size_mb, -1),
2309 DEFINE_PROP_UINT32("vram64_size_mb", PCIQXLDevice, vram_size_mb, -1),
2310 DEFINE_PROP_UINT32("vgamem_mb", PCIQXLDevice, vgamem_size_mb, 16),
2311 DEFINE_PROP_INT32("surfaces", PCIQXLDevice, ssd.num_surfaces, 1024),
2312 DEFINE_PROP_END_OF_LIST(),
2315 static void qxl_primary_class_init(ObjectClass *klass, void *data)
2317 DeviceClass *dc = DEVICE_CLASS(klass);
2318 PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
2320 k->no_hotplug = 1;
2321 k->init = qxl_init_primary;
2322 k->romfile = "vgabios-qxl.bin";
2323 k->vendor_id = REDHAT_PCI_VENDOR_ID;
2324 k->device_id = QXL_DEVICE_ID_STABLE;
2325 k->class_id = PCI_CLASS_DISPLAY_VGA;
2326 set_bit(DEVICE_CATEGORY_DISPLAY, dc->categories);
2327 dc->desc = "Spice QXL GPU (primary, vga compatible)";
2328 dc->reset = qxl_reset_handler;
2329 dc->vmsd = &qxl_vmstate;
2330 dc->props = qxl_properties;
2333 static const TypeInfo qxl_primary_info = {
2334 .name = "qxl-vga",
2335 .parent = TYPE_PCI_DEVICE,
2336 .instance_size = sizeof(PCIQXLDevice),
2337 .class_init = qxl_primary_class_init,
2340 static void qxl_secondary_class_init(ObjectClass *klass, void *data)
2342 DeviceClass *dc = DEVICE_CLASS(klass);
2343 PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
2345 k->init = qxl_init_secondary;
2346 k->vendor_id = REDHAT_PCI_VENDOR_ID;
2347 k->device_id = QXL_DEVICE_ID_STABLE;
2348 k->class_id = PCI_CLASS_DISPLAY_OTHER;
2349 set_bit(DEVICE_CATEGORY_DISPLAY, dc->categories);
2350 dc->desc = "Spice QXL GPU (secondary)";
2351 dc->reset = qxl_reset_handler;
2352 dc->vmsd = &qxl_vmstate;
2353 dc->props = qxl_properties;
2356 static const TypeInfo qxl_secondary_info = {
2357 .name = "qxl",
2358 .parent = TYPE_PCI_DEVICE,
2359 .instance_size = sizeof(PCIQXLDevice),
2360 .class_init = qxl_secondary_class_init,
2363 static void qxl_register_types(void)
2365 type_register_static(&qxl_primary_info);
2366 type_register_static(&qxl_secondary_info);
2369 type_init(qxl_register_types)