hw/arm/orangepi: check for potential NULL pointer when calling blk_is_available
[qemu/ar7.git] / include / exec / cpu-all.h
blob49384bb66a581086cdbf156c07d6c6f39f29781d
1 /*
2 * defines common to all virtual CPUs
4 * Copyright (c) 2003 Fabrice Bellard
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
16 * You should have received a copy of the GNU Lesser General Public
17 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
19 #ifndef CPU_ALL_H
20 #define CPU_ALL_H
22 #include "exec/cpu-common.h"
23 #include "exec/memory.h"
24 #include "qemu/thread.h"
25 #include "hw/core/cpu.h"
26 #include "qemu/rcu.h"
28 #define EXCP_INTERRUPT 0x10000 /* async interruption */
29 #define EXCP_HLT 0x10001 /* hlt instruction reached */
30 #define EXCP_DEBUG 0x10002 /* cpu stopped after a breakpoint or singlestep */
31 #define EXCP_HALTED 0x10003 /* cpu is halted (waiting for external event) */
32 #define EXCP_YIELD 0x10004 /* cpu wants to yield timeslice to another */
33 #define EXCP_ATOMIC 0x10005 /* stop-the-world and emulate atomic */
35 /* some important defines:
37 * HOST_WORDS_BIGENDIAN : if defined, the host cpu is big endian and
38 * otherwise little endian.
40 * TARGET_WORDS_BIGENDIAN : same for target cpu
43 #if defined(HOST_WORDS_BIGENDIAN) != defined(TARGET_WORDS_BIGENDIAN)
44 #define BSWAP_NEEDED
45 #endif
47 #ifdef BSWAP_NEEDED
49 static inline uint16_t tswap16(uint16_t s)
51 return bswap16(s);
54 static inline uint32_t tswap32(uint32_t s)
56 return bswap32(s);
59 static inline uint64_t tswap64(uint64_t s)
61 return bswap64(s);
64 static inline void tswap16s(uint16_t *s)
66 *s = bswap16(*s);
69 static inline void tswap32s(uint32_t *s)
71 *s = bswap32(*s);
74 static inline void tswap64s(uint64_t *s)
76 *s = bswap64(*s);
79 #else
81 static inline uint16_t tswap16(uint16_t s)
83 return s;
86 static inline uint32_t tswap32(uint32_t s)
88 return s;
91 static inline uint64_t tswap64(uint64_t s)
93 return s;
96 static inline void tswap16s(uint16_t *s)
100 static inline void tswap32s(uint32_t *s)
104 static inline void tswap64s(uint64_t *s)
108 #endif
110 #if TARGET_LONG_SIZE == 4
111 #define tswapl(s) tswap32(s)
112 #define tswapls(s) tswap32s((uint32_t *)(s))
113 #define bswaptls(s) bswap32s(s)
114 #else
115 #define tswapl(s) tswap64(s)
116 #define tswapls(s) tswap64s((uint64_t *)(s))
117 #define bswaptls(s) bswap64s(s)
118 #endif
120 /* Target-endianness CPU memory access functions. These fit into the
121 * {ld,st}{type}{sign}{size}{endian}_p naming scheme described in bswap.h.
123 #if defined(TARGET_WORDS_BIGENDIAN)
124 #define lduw_p(p) lduw_be_p(p)
125 #define ldsw_p(p) ldsw_be_p(p)
126 #define ldl_p(p) ldl_be_p(p)
127 #define ldq_p(p) ldq_be_p(p)
128 #define ldfl_p(p) ldfl_be_p(p)
129 #define ldfq_p(p) ldfq_be_p(p)
130 #define stw_p(p, v) stw_be_p(p, v)
131 #define stl_p(p, v) stl_be_p(p, v)
132 #define stq_p(p, v) stq_be_p(p, v)
133 #define stfl_p(p, v) stfl_be_p(p, v)
134 #define stfq_p(p, v) stfq_be_p(p, v)
135 #define ldn_p(p, sz) ldn_be_p(p, sz)
136 #define stn_p(p, sz, v) stn_be_p(p, sz, v)
137 #else
138 #define lduw_p(p) lduw_le_p(p)
139 #define ldsw_p(p) ldsw_le_p(p)
140 #define ldl_p(p) ldl_le_p(p)
141 #define ldq_p(p) ldq_le_p(p)
142 #define ldfl_p(p) ldfl_le_p(p)
143 #define ldfq_p(p) ldfq_le_p(p)
144 #define stw_p(p, v) stw_le_p(p, v)
145 #define stl_p(p, v) stl_le_p(p, v)
146 #define stq_p(p, v) stq_le_p(p, v)
147 #define stfl_p(p, v) stfl_le_p(p, v)
148 #define stfq_p(p, v) stfq_le_p(p, v)
149 #define ldn_p(p, sz) ldn_le_p(p, sz)
150 #define stn_p(p, sz, v) stn_le_p(p, sz, v)
151 #endif
153 /* MMU memory access macros */
155 #if defined(CONFIG_USER_ONLY)
156 #include "exec/user/abitypes.h"
158 /* On some host systems the guest address space is reserved on the host.
159 * This allows the guest address space to be offset to a convenient location.
161 extern unsigned long guest_base;
162 extern int have_guest_base;
163 extern unsigned long reserved_va;
165 #if HOST_LONG_BITS <= TARGET_VIRT_ADDR_SPACE_BITS
166 #define GUEST_ADDR_MAX (~0ul)
167 #else
168 #define GUEST_ADDR_MAX (reserved_va ? reserved_va - 1 : \
169 (1ul << TARGET_VIRT_ADDR_SPACE_BITS) - 1)
170 #endif
171 #else
173 #include "exec/hwaddr.h"
175 #define SUFFIX
176 #define ARG1 as
177 #define ARG1_DECL AddressSpace *as
178 #define TARGET_ENDIANNESS
179 #include "exec/memory_ldst.inc.h"
181 #define SUFFIX _cached_slow
182 #define ARG1 cache
183 #define ARG1_DECL MemoryRegionCache *cache
184 #define TARGET_ENDIANNESS
185 #include "exec/memory_ldst.inc.h"
187 static inline void stl_phys_notdirty(AddressSpace *as, hwaddr addr, uint32_t val)
189 address_space_stl_notdirty(as, addr, val,
190 MEMTXATTRS_UNSPECIFIED, NULL);
193 #define SUFFIX
194 #define ARG1 as
195 #define ARG1_DECL AddressSpace *as
196 #define TARGET_ENDIANNESS
197 #include "exec/memory_ldst_phys.inc.h"
199 /* Inline fast path for direct RAM access. */
200 #define ENDIANNESS
201 #include "exec/memory_ldst_cached.inc.h"
203 #define SUFFIX _cached
204 #define ARG1 cache
205 #define ARG1_DECL MemoryRegionCache *cache
206 #define TARGET_ENDIANNESS
207 #include "exec/memory_ldst_phys.inc.h"
208 #endif
210 /* page related stuff */
212 #ifdef TARGET_PAGE_BITS_VARY
213 typedef struct {
214 bool decided;
215 int bits;
216 target_long mask;
217 } TargetPageBits;
218 #if defined(CONFIG_ATTRIBUTE_ALIAS) || !defined(IN_EXEC_VARY)
219 extern const TargetPageBits target_page;
220 #else
221 extern TargetPageBits target_page;
222 #endif
223 #ifdef CONFIG_DEBUG_TCG
224 #define TARGET_PAGE_BITS ({ assert(target_page.decided); target_page.bits; })
225 #define TARGET_PAGE_MASK ({ assert(target_page.decided); target_page.mask; })
226 #else
227 #define TARGET_PAGE_BITS target_page.bits
228 #define TARGET_PAGE_MASK target_page.mask
229 #endif
230 #define TARGET_PAGE_SIZE (-(int)TARGET_PAGE_MASK)
231 #else
232 #define TARGET_PAGE_BITS_MIN TARGET_PAGE_BITS
233 #define TARGET_PAGE_SIZE (1 << TARGET_PAGE_BITS)
234 #define TARGET_PAGE_MASK ((target_long)-1 << TARGET_PAGE_BITS)
235 #endif
237 #define TARGET_PAGE_ALIGN(addr) ROUND_UP((addr), TARGET_PAGE_SIZE)
239 /* Using intptr_t ensures that qemu_*_page_mask is sign-extended even
240 * when intptr_t is 32-bit and we are aligning a long long.
242 extern uintptr_t qemu_host_page_size;
243 extern intptr_t qemu_host_page_mask;
245 #define HOST_PAGE_ALIGN(addr) ROUND_UP((addr), qemu_host_page_size)
246 #define REAL_HOST_PAGE_ALIGN(addr) ROUND_UP((addr), qemu_real_host_page_size)
248 /* same as PROT_xxx */
249 #define PAGE_READ 0x0001
250 #define PAGE_WRITE 0x0002
251 #define PAGE_EXEC 0x0004
252 #define PAGE_BITS (PAGE_READ | PAGE_WRITE | PAGE_EXEC)
253 #define PAGE_VALID 0x0008
254 /* original state of the write flag (used when tracking self-modifying
255 code */
256 #define PAGE_WRITE_ORG 0x0010
257 /* Invalidate the TLB entry immediately, helpful for s390x
258 * Low-Address-Protection. Used with PAGE_WRITE in tlb_set_page_with_attrs() */
259 #define PAGE_WRITE_INV 0x0040
260 #if defined(CONFIG_BSD) && defined(CONFIG_USER_ONLY)
261 /* FIXME: Code that sets/uses this is broken and needs to go away. */
262 #define PAGE_RESERVED 0x0020
263 #endif
265 #if defined(CONFIG_USER_ONLY)
266 void page_dump(FILE *f);
268 typedef int (*walk_memory_regions_fn)(void *, target_ulong,
269 target_ulong, unsigned long);
270 int walk_memory_regions(void *, walk_memory_regions_fn);
272 int page_get_flags(target_ulong address);
273 void page_set_flags(target_ulong start, target_ulong end, int flags);
274 int page_check_range(target_ulong start, target_ulong len, int flags);
275 #endif
277 CPUArchState *cpu_copy(CPUArchState *env);
279 /* Flags for use in ENV->INTERRUPT_PENDING.
281 The numbers assigned here are non-sequential in order to preserve
282 binary compatibility with the vmstate dump. Bit 0 (0x0001) was
283 previously used for CPU_INTERRUPT_EXIT, and is cleared when loading
284 the vmstate dump. */
286 /* External hardware interrupt pending. This is typically used for
287 interrupts from devices. */
288 #define CPU_INTERRUPT_HARD 0x0002
290 /* Exit the current TB. This is typically used when some system-level device
291 makes some change to the memory mapping. E.g. the a20 line change. */
292 #define CPU_INTERRUPT_EXITTB 0x0004
294 /* Halt the CPU. */
295 #define CPU_INTERRUPT_HALT 0x0020
297 /* Debug event pending. */
298 #define CPU_INTERRUPT_DEBUG 0x0080
300 /* Reset signal. */
301 #define CPU_INTERRUPT_RESET 0x0400
303 /* Several target-specific external hardware interrupts. Each target/cpu.h
304 should define proper names based on these defines. */
305 #define CPU_INTERRUPT_TGT_EXT_0 0x0008
306 #define CPU_INTERRUPT_TGT_EXT_1 0x0010
307 #define CPU_INTERRUPT_TGT_EXT_2 0x0040
308 #define CPU_INTERRUPT_TGT_EXT_3 0x0200
309 #define CPU_INTERRUPT_TGT_EXT_4 0x1000
311 /* Several target-specific internal interrupts. These differ from the
312 preceding target-specific interrupts in that they are intended to
313 originate from within the cpu itself, typically in response to some
314 instruction being executed. These, therefore, are not masked while
315 single-stepping within the debugger. */
316 #define CPU_INTERRUPT_TGT_INT_0 0x0100
317 #define CPU_INTERRUPT_TGT_INT_1 0x0800
318 #define CPU_INTERRUPT_TGT_INT_2 0x2000
320 /* First unused bit: 0x4000. */
322 /* The set of all bits that should be masked when single-stepping. */
323 #define CPU_INTERRUPT_SSTEP_MASK \
324 (CPU_INTERRUPT_HARD \
325 | CPU_INTERRUPT_TGT_EXT_0 \
326 | CPU_INTERRUPT_TGT_EXT_1 \
327 | CPU_INTERRUPT_TGT_EXT_2 \
328 | CPU_INTERRUPT_TGT_EXT_3 \
329 | CPU_INTERRUPT_TGT_EXT_4)
331 #if !defined(CONFIG_USER_ONLY)
334 * Flags stored in the low bits of the TLB virtual address.
335 * These are defined so that fast path ram access is all zeros.
336 * The flags all must be between TARGET_PAGE_BITS and
337 * maximum address alignment bit.
339 * Use TARGET_PAGE_BITS_MIN so that these bits are constant
340 * when TARGET_PAGE_BITS_VARY is in effect.
342 /* Zero if TLB entry is valid. */
343 #define TLB_INVALID_MASK (1 << (TARGET_PAGE_BITS_MIN - 1))
344 /* Set if TLB entry references a clean RAM page. The iotlb entry will
345 contain the page physical address. */
346 #define TLB_NOTDIRTY (1 << (TARGET_PAGE_BITS_MIN - 2))
347 /* Set if TLB entry is an IO callback. */
348 #define TLB_MMIO (1 << (TARGET_PAGE_BITS_MIN - 3))
349 /* Set if TLB entry contains a watchpoint. */
350 #define TLB_WATCHPOINT (1 << (TARGET_PAGE_BITS_MIN - 4))
351 /* Set if TLB entry requires byte swap. */
352 #define TLB_BSWAP (1 << (TARGET_PAGE_BITS_MIN - 5))
353 /* Set if TLB entry writes ignored. */
354 #define TLB_DISCARD_WRITE (1 << (TARGET_PAGE_BITS_MIN - 6))
356 /* Use this mask to check interception with an alignment mask
357 * in a TCG backend.
359 #define TLB_FLAGS_MASK \
360 (TLB_INVALID_MASK | TLB_NOTDIRTY | TLB_MMIO \
361 | TLB_WATCHPOINT | TLB_BSWAP | TLB_DISCARD_WRITE)
364 * tlb_hit_page: return true if page aligned @addr is a hit against the
365 * TLB entry @tlb_addr
367 * @addr: virtual address to test (must be page aligned)
368 * @tlb_addr: TLB entry address (a CPUTLBEntry addr_read/write/code value)
370 static inline bool tlb_hit_page(target_ulong tlb_addr, target_ulong addr)
372 return addr == (tlb_addr & (TARGET_PAGE_MASK | TLB_INVALID_MASK));
376 * tlb_hit: return true if @addr is a hit against the TLB entry @tlb_addr
378 * @addr: virtual address to test (need not be page aligned)
379 * @tlb_addr: TLB entry address (a CPUTLBEntry addr_read/write/code value)
381 static inline bool tlb_hit(target_ulong tlb_addr, target_ulong addr)
383 return tlb_hit_page(tlb_addr, addr & TARGET_PAGE_MASK);
386 void dump_exec_info(void);
387 void dump_opcount_info(void);
388 #endif /* !CONFIG_USER_ONLY */
390 int cpu_memory_rw_debug(CPUState *cpu, target_ulong addr,
391 void *ptr, target_ulong len, bool is_write);
393 int cpu_exec(CPUState *cpu);
396 * cpu_set_cpustate_pointers(cpu)
397 * @cpu: The cpu object
399 * Set the generic pointers in CPUState into the outer object.
401 static inline void cpu_set_cpustate_pointers(ArchCPU *cpu)
403 cpu->parent_obj.env_ptr = &cpu->env;
404 cpu->parent_obj.icount_decr_ptr = &cpu->neg.icount_decr;
408 * env_archcpu(env)
409 * @env: The architecture environment
411 * Return the ArchCPU associated with the environment.
413 static inline ArchCPU *env_archcpu(CPUArchState *env)
415 return container_of(env, ArchCPU, env);
419 * env_cpu(env)
420 * @env: The architecture environment
422 * Return the CPUState associated with the environment.
424 static inline CPUState *env_cpu(CPUArchState *env)
426 return &env_archcpu(env)->parent_obj;
430 * env_neg(env)
431 * @env: The architecture environment
433 * Return the CPUNegativeOffsetState associated with the environment.
435 static inline CPUNegativeOffsetState *env_neg(CPUArchState *env)
437 ArchCPU *arch_cpu = container_of(env, ArchCPU, env);
438 return &arch_cpu->neg;
442 * cpu_neg(cpu)
443 * @cpu: The generic CPUState
445 * Return the CPUNegativeOffsetState associated with the cpu.
447 static inline CPUNegativeOffsetState *cpu_neg(CPUState *cpu)
449 ArchCPU *arch_cpu = container_of(cpu, ArchCPU, parent_obj);
450 return &arch_cpu->neg;
454 * env_tlb(env)
455 * @env: The architecture environment
457 * Return the CPUTLB state associated with the environment.
459 static inline CPUTLB *env_tlb(CPUArchState *env)
461 return &env_neg(env)->tlb;
464 #endif /* CPU_ALL_H */