vl: fix max_cpus check
[qemu/ar7.git] / hw / char / grlib_apbuart.c
blob35ef66177185ca96e70e974d475bf521ad3bec8d
1 /*
2 * QEMU GRLIB APB UART Emulator
4 * Copyright (c) 2010-2011 AdaCore
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 * THE SOFTWARE.
25 #include "hw/sysbus.h"
26 #include "sysemu/char.h"
28 #include "trace.h"
30 #define UART_REG_SIZE 20 /* Size of memory mapped registers */
32 /* UART status register fields */
33 #define UART_DATA_READY (1 << 0)
34 #define UART_TRANSMIT_SHIFT_EMPTY (1 << 1)
35 #define UART_TRANSMIT_FIFO_EMPTY (1 << 2)
36 #define UART_BREAK_RECEIVED (1 << 3)
37 #define UART_OVERRUN (1 << 4)
38 #define UART_PARITY_ERROR (1 << 5)
39 #define UART_FRAMING_ERROR (1 << 6)
40 #define UART_TRANSMIT_FIFO_HALF (1 << 7)
41 #define UART_RECEIVE_FIFO_HALF (1 << 8)
42 #define UART_TRANSMIT_FIFO_FULL (1 << 9)
43 #define UART_RECEIVE_FIFO_FULL (1 << 10)
45 /* UART control register fields */
46 #define UART_RECEIVE_ENABLE (1 << 0)
47 #define UART_TRANSMIT_ENABLE (1 << 1)
48 #define UART_RECEIVE_INTERRUPT (1 << 2)
49 #define UART_TRANSMIT_INTERRUPT (1 << 3)
50 #define UART_PARITY_SELECT (1 << 4)
51 #define UART_PARITY_ENABLE (1 << 5)
52 #define UART_FLOW_CONTROL (1 << 6)
53 #define UART_LOOPBACK (1 << 7)
54 #define UART_EXTERNAL_CLOCK (1 << 8)
55 #define UART_RECEIVE_FIFO_INTERRUPT (1 << 9)
56 #define UART_TRANSMIT_FIFO_INTERRUPT (1 << 10)
57 #define UART_FIFO_DEBUG_MODE (1 << 11)
58 #define UART_OUTPUT_ENABLE (1 << 12)
59 #define UART_FIFO_AVAILABLE (1 << 31)
61 /* Memory mapped register offsets */
62 #define DATA_OFFSET 0x00
63 #define STATUS_OFFSET 0x04
64 #define CONTROL_OFFSET 0x08
65 #define SCALER_OFFSET 0x0C /* not supported */
66 #define FIFO_DEBUG_OFFSET 0x10 /* not supported */
68 #define FIFO_LENGTH 1024
70 #define TYPE_GRLIB_APB_UART "grlib,apbuart"
71 #define GRLIB_APB_UART(obj) \
72 OBJECT_CHECK(UART, (obj), TYPE_GRLIB_APB_UART)
74 typedef struct UART {
75 SysBusDevice parent_obj;
77 MemoryRegion iomem;
78 qemu_irq irq;
80 CharDriverState *chr;
82 /* registers */
83 uint32_t status;
84 uint32_t control;
86 /* FIFO */
87 char buffer[FIFO_LENGTH];
88 int len;
89 int current;
90 } UART;
92 static int uart_data_to_read(UART *uart)
94 return uart->current < uart->len;
97 static char uart_pop(UART *uart)
99 char ret;
101 if (uart->len == 0) {
102 uart->status &= ~UART_DATA_READY;
103 return 0;
106 ret = uart->buffer[uart->current++];
108 if (uart->current >= uart->len) {
109 /* Flush */
110 uart->len = 0;
111 uart->current = 0;
114 if (!uart_data_to_read(uart)) {
115 uart->status &= ~UART_DATA_READY;
118 return ret;
121 static void uart_add_to_fifo(UART *uart,
122 const uint8_t *buffer,
123 int length)
125 if (uart->len + length > FIFO_LENGTH) {
126 abort();
128 memcpy(uart->buffer + uart->len, buffer, length);
129 uart->len += length;
132 static int grlib_apbuart_can_receive(void *opaque)
134 UART *uart = opaque;
136 return FIFO_LENGTH - uart->len;
139 static void grlib_apbuart_receive(void *opaque, const uint8_t *buf, int size)
141 UART *uart = opaque;
143 if (uart->control & UART_RECEIVE_ENABLE) {
144 uart_add_to_fifo(uart, buf, size);
146 uart->status |= UART_DATA_READY;
148 if (uart->control & UART_RECEIVE_INTERRUPT) {
149 qemu_irq_pulse(uart->irq);
154 static void grlib_apbuart_event(void *opaque, int event)
156 trace_grlib_apbuart_event(event);
160 static uint64_t grlib_apbuart_read(void *opaque, hwaddr addr,
161 unsigned size)
163 UART *uart = opaque;
165 addr &= 0xff;
167 /* Unit registers */
168 switch (addr) {
169 case DATA_OFFSET:
170 case DATA_OFFSET + 3: /* when only one byte read */
171 return uart_pop(uart);
173 case STATUS_OFFSET:
174 /* Read Only */
175 return uart->status;
177 case CONTROL_OFFSET:
178 return uart->control;
180 case SCALER_OFFSET:
181 /* Not supported */
182 return 0;
184 default:
185 trace_grlib_apbuart_readl_unknown(addr);
186 return 0;
190 static void grlib_apbuart_write(void *opaque, hwaddr addr,
191 uint64_t value, unsigned size)
193 UART *uart = opaque;
194 unsigned char c = 0;
196 addr &= 0xff;
198 /* Unit registers */
199 switch (addr) {
200 case DATA_OFFSET:
201 case DATA_OFFSET + 3: /* When only one byte write */
202 /* Transmit when character device available and transmitter enabled */
203 if ((uart->chr) && (uart->control & UART_TRANSMIT_ENABLE)) {
204 c = value & 0xFF;
205 qemu_chr_fe_write(uart->chr, &c, 1);
206 /* Generate interrupt */
207 if (uart->control & UART_TRANSMIT_INTERRUPT) {
208 qemu_irq_pulse(uart->irq);
211 return;
213 case STATUS_OFFSET:
214 /* Read Only */
215 return;
217 case CONTROL_OFFSET:
218 uart->control = value;
219 return;
221 case SCALER_OFFSET:
222 /* Not supported */
223 return;
225 default:
226 break;
229 trace_grlib_apbuart_writel_unknown(addr, value);
232 static const MemoryRegionOps grlib_apbuart_ops = {
233 .write = grlib_apbuart_write,
234 .read = grlib_apbuart_read,
235 .endianness = DEVICE_NATIVE_ENDIAN,
238 static int grlib_apbuart_init(SysBusDevice *dev)
240 UART *uart = GRLIB_APB_UART(dev);
242 qemu_chr_add_handlers(uart->chr,
243 grlib_apbuart_can_receive,
244 grlib_apbuart_receive,
245 grlib_apbuart_event,
246 uart);
248 sysbus_init_irq(dev, &uart->irq);
250 memory_region_init_io(&uart->iomem, OBJECT(uart), &grlib_apbuart_ops, uart,
251 "uart", UART_REG_SIZE);
253 sysbus_init_mmio(dev, &uart->iomem);
255 return 0;
258 static void grlib_apbuart_reset(DeviceState *d)
260 UART *uart = GRLIB_APB_UART(d);
262 /* Transmitter FIFO and shift registers are always empty in QEMU */
263 uart->status = UART_TRANSMIT_FIFO_EMPTY | UART_TRANSMIT_SHIFT_EMPTY;
264 /* Everything is off */
265 uart->control = 0;
266 /* Flush receive FIFO */
267 uart->len = 0;
268 uart->current = 0;
271 static Property grlib_apbuart_properties[] = {
272 DEFINE_PROP_CHR("chrdev", UART, chr),
273 DEFINE_PROP_END_OF_LIST(),
276 static void grlib_apbuart_class_init(ObjectClass *klass, void *data)
278 DeviceClass *dc = DEVICE_CLASS(klass);
279 SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass);
281 k->init = grlib_apbuart_init;
282 dc->reset = grlib_apbuart_reset;
283 dc->props = grlib_apbuart_properties;
286 static const TypeInfo grlib_apbuart_info = {
287 .name = TYPE_GRLIB_APB_UART,
288 .parent = TYPE_SYS_BUS_DEVICE,
289 .instance_size = sizeof(UART),
290 .class_init = grlib_apbuart_class_init,
293 static void grlib_apbuart_register_types(void)
295 type_register_static(&grlib_apbuart_info);
298 type_init(grlib_apbuart_register_types)