spapr: Clean up local variable shadowing in spapr_dt_cpus()
[qemu/ar7.git] / hw / ppc / spapr.c
blob612dbdf35614c24c0903114f62f49786e2c20ef6
1 /*
2 * QEMU PowerPC pSeries Logical Partition (aka sPAPR) hardware System Emulator
4 * Copyright (c) 2004-2007 Fabrice Bellard
5 * Copyright (c) 2007 Jocelyn Mayer
6 * Copyright (c) 2010 David Gibson, IBM Corporation.
8 * Permission is hereby granted, free of charge, to any person obtaining a copy
9 * of this software and associated documentation files (the "Software"), to deal
10 * in the Software without restriction, including without limitation the rights
11 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
12 * copies of the Software, and to permit persons to whom the Software is
13 * furnished to do so, subject to the following conditions:
15 * The above copyright notice and this permission notice shall be included in
16 * all copies or substantial portions of the Software.
18 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
19 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
20 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
21 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
22 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
23 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
24 * THE SOFTWARE.
27 #include "qemu/osdep.h"
28 #include "qemu/datadir.h"
29 #include "qemu/memalign.h"
30 #include "qemu/guest-random.h"
31 #include "qapi/error.h"
32 #include "qapi/qapi-events-machine.h"
33 #include "qapi/qapi-events-qdev.h"
34 #include "qapi/visitor.h"
35 #include "sysemu/sysemu.h"
36 #include "sysemu/hostmem.h"
37 #include "sysemu/numa.h"
38 #include "sysemu/qtest.h"
39 #include "sysemu/reset.h"
40 #include "sysemu/runstate.h"
41 #include "qemu/log.h"
42 #include "hw/fw-path-provider.h"
43 #include "elf.h"
44 #include "net/net.h"
45 #include "sysemu/device_tree.h"
46 #include "sysemu/cpus.h"
47 #include "sysemu/hw_accel.h"
48 #include "kvm_ppc.h"
49 #include "migration/misc.h"
50 #include "migration/qemu-file-types.h"
51 #include "migration/global_state.h"
52 #include "migration/register.h"
53 #include "migration/blocker.h"
54 #include "mmu-hash64.h"
55 #include "mmu-book3s-v3.h"
56 #include "cpu-models.h"
57 #include "hw/core/cpu.h"
59 #include "hw/ppc/ppc.h"
60 #include "hw/loader.h"
62 #include "hw/ppc/fdt.h"
63 #include "hw/ppc/spapr.h"
64 #include "hw/ppc/spapr_nested.h"
65 #include "hw/ppc/spapr_vio.h"
66 #include "hw/ppc/vof.h"
67 #include "hw/qdev-properties.h"
68 #include "hw/pci-host/spapr.h"
69 #include "hw/pci/msi.h"
71 #include "hw/pci/pci.h"
72 #include "hw/scsi/scsi.h"
73 #include "hw/virtio/virtio-scsi.h"
74 #include "hw/virtio/vhost-scsi-common.h"
76 #include "exec/ram_addr.h"
77 #include "hw/usb.h"
78 #include "qemu/config-file.h"
79 #include "qemu/error-report.h"
80 #include "trace.h"
81 #include "hw/nmi.h"
82 #include "hw/intc/intc.h"
84 #include "hw/ppc/spapr_cpu_core.h"
85 #include "hw/mem/memory-device.h"
86 #include "hw/ppc/spapr_tpm_proxy.h"
87 #include "hw/ppc/spapr_nvdimm.h"
88 #include "hw/ppc/spapr_numa.h"
89 #include "hw/ppc/pef.h"
91 #include "monitor/monitor.h"
93 #include <libfdt.h>
95 /* SLOF memory layout:
97 * SLOF raw image loaded at 0, copies its romfs right below the flat
98 * device-tree, then position SLOF itself 31M below that
100 * So we set FW_OVERHEAD to 40MB which should account for all of that
101 * and more
103 * We load our kernel at 4M, leaving space for SLOF initial image
105 #define FDT_MAX_ADDR 0x80000000 /* FDT must stay below that */
106 #define FW_MAX_SIZE 0x400000
107 #define FW_FILE_NAME "slof.bin"
108 #define FW_FILE_NAME_VOF "vof.bin"
109 #define FW_OVERHEAD 0x2800000
110 #define KERNEL_LOAD_ADDR FW_MAX_SIZE
112 #define MIN_RMA_SLOF (128 * MiB)
114 #define PHANDLE_INTC 0x00001111
116 /* These two functions implement the VCPU id numbering: one to compute them
117 * all and one to identify thread 0 of a VCORE. Any change to the first one
118 * is likely to have an impact on the second one, so let's keep them close.
120 static int spapr_vcpu_id(SpaprMachineState *spapr, int cpu_index)
122 MachineState *ms = MACHINE(spapr);
123 unsigned int smp_threads = ms->smp.threads;
125 assert(spapr->vsmt);
126 return
127 (cpu_index / smp_threads) * spapr->vsmt + cpu_index % smp_threads;
129 static bool spapr_is_thread0_in_vcore(SpaprMachineState *spapr,
130 PowerPCCPU *cpu)
132 assert(spapr->vsmt);
133 return spapr_get_vcpu_id(cpu) % spapr->vsmt == 0;
136 static bool pre_2_10_vmstate_dummy_icp_needed(void *opaque)
138 /* Dummy entries correspond to unused ICPState objects in older QEMUs,
139 * and newer QEMUs don't even have them. In both cases, we don't want
140 * to send anything on the wire.
142 return false;
145 static const VMStateDescription pre_2_10_vmstate_dummy_icp = {
146 .name = "icp/server",
147 .version_id = 1,
148 .minimum_version_id = 1,
149 .needed = pre_2_10_vmstate_dummy_icp_needed,
150 .fields = (VMStateField[]) {
151 VMSTATE_UNUSED(4), /* uint32_t xirr */
152 VMSTATE_UNUSED(1), /* uint8_t pending_priority */
153 VMSTATE_UNUSED(1), /* uint8_t mfrr */
154 VMSTATE_END_OF_LIST()
158 static void pre_2_10_vmstate_register_dummy_icp(int i)
160 vmstate_register(NULL, i, &pre_2_10_vmstate_dummy_icp,
161 (void *)(uintptr_t) i);
164 static void pre_2_10_vmstate_unregister_dummy_icp(int i)
166 vmstate_unregister(NULL, &pre_2_10_vmstate_dummy_icp,
167 (void *)(uintptr_t) i);
170 int spapr_max_server_number(SpaprMachineState *spapr)
172 MachineState *ms = MACHINE(spapr);
174 assert(spapr->vsmt);
175 return DIV_ROUND_UP(ms->smp.max_cpus * spapr->vsmt, ms->smp.threads);
178 static int spapr_fixup_cpu_smt_dt(void *fdt, int offset, PowerPCCPU *cpu,
179 int smt_threads)
181 int i, ret = 0;
182 g_autofree uint32_t *servers_prop = g_new(uint32_t, smt_threads);
183 g_autofree uint32_t *gservers_prop = g_new(uint32_t, smt_threads * 2);
184 int index = spapr_get_vcpu_id(cpu);
186 if (cpu->compat_pvr) {
187 ret = fdt_setprop_cell(fdt, offset, "cpu-version", cpu->compat_pvr);
188 if (ret < 0) {
189 return ret;
193 /* Build interrupt servers and gservers properties */
194 for (i = 0; i < smt_threads; i++) {
195 servers_prop[i] = cpu_to_be32(index + i);
196 /* Hack, direct the group queues back to cpu 0 */
197 gservers_prop[i*2] = cpu_to_be32(index + i);
198 gservers_prop[i*2 + 1] = 0;
200 ret = fdt_setprop(fdt, offset, "ibm,ppc-interrupt-server#s",
201 servers_prop, sizeof(*servers_prop) * smt_threads);
202 if (ret < 0) {
203 return ret;
205 ret = fdt_setprop(fdt, offset, "ibm,ppc-interrupt-gserver#s",
206 gservers_prop, sizeof(*gservers_prop) * smt_threads * 2);
208 return ret;
211 static void spapr_dt_pa_features(SpaprMachineState *spapr,
212 PowerPCCPU *cpu,
213 void *fdt, int offset)
215 uint8_t pa_features_206[] = { 6, 0,
216 0xf6, 0x1f, 0xc7, 0x00, 0x80, 0xc0 };
217 uint8_t pa_features_207[] = { 24, 0,
218 0xf6, 0x1f, 0xc7, 0xc0, 0x80, 0xf0,
219 0x80, 0x00, 0x00, 0x00, 0x00, 0x00,
220 0x00, 0x00, 0x00, 0x00, 0x80, 0x00,
221 0x80, 0x00, 0x80, 0x00, 0x00, 0x00 };
222 uint8_t pa_features_300[] = { 66, 0,
223 /* 0: MMU|FPU|SLB|RUN|DABR|NX, 1: fri[nzpm]|DABRX|SPRG3|SLB0|PP110 */
224 /* 2: VPM|DS205|PPR|DS202|DS206, 3: LSD|URG, SSO, 5: LE|CFAR|EB|LSQ */
225 0xf6, 0x1f, 0xc7, 0xc0, 0x80, 0xf0, /* 0 - 5 */
226 /* 6: DS207 */
227 0x80, 0x00, 0x00, 0x00, 0x00, 0x00, /* 6 - 11 */
228 /* 16: Vector */
229 0x00, 0x00, 0x00, 0x00, 0x80, 0x00, /* 12 - 17 */
230 /* 18: Vec. Scalar, 20: Vec. XOR, 22: HTM */
231 0x80, 0x00, 0x80, 0x00, 0x00, 0x00, /* 18 - 23 */
232 /* 24: Ext. Dec, 26: 64 bit ftrs, 28: PM ftrs */
233 0x80, 0x00, 0x80, 0x00, 0x80, 0x00, /* 24 - 29 */
234 /* 30: MMR, 32: LE atomic, 34: EBB + ext EBB */
235 0x80, 0x00, 0x80, 0x00, 0xC0, 0x00, /* 30 - 35 */
236 /* 36: SPR SO, 38: Copy/Paste, 40: Radix MMU */
237 0x80, 0x00, 0x80, 0x00, 0x80, 0x00, /* 36 - 41 */
238 /* 42: PM, 44: PC RA, 46: SC vec'd */
239 0x80, 0x00, 0x80, 0x00, 0x80, 0x00, /* 42 - 47 */
240 /* 48: SIMD, 50: QP BFP, 52: String */
241 0x80, 0x00, 0x80, 0x00, 0x80, 0x00, /* 48 - 53 */
242 /* 54: DecFP, 56: DecI, 58: SHA */
243 0x80, 0x00, 0x80, 0x00, 0x80, 0x00, /* 54 - 59 */
244 /* 60: NM atomic, 62: RNG */
245 0x80, 0x00, 0x80, 0x00, 0x00, 0x00, /* 60 - 65 */
247 uint8_t *pa_features = NULL;
248 size_t pa_size;
250 if (ppc_check_compat(cpu, CPU_POWERPC_LOGICAL_2_06, 0, cpu->compat_pvr)) {
251 pa_features = pa_features_206;
252 pa_size = sizeof(pa_features_206);
254 if (ppc_check_compat(cpu, CPU_POWERPC_LOGICAL_2_07, 0, cpu->compat_pvr)) {
255 pa_features = pa_features_207;
256 pa_size = sizeof(pa_features_207);
258 if (ppc_check_compat(cpu, CPU_POWERPC_LOGICAL_3_00, 0, cpu->compat_pvr)) {
259 pa_features = pa_features_300;
260 pa_size = sizeof(pa_features_300);
262 if (!pa_features) {
263 return;
266 if (ppc_hash64_has(cpu, PPC_HASH64_CI_LARGEPAGE)) {
268 * Note: we keep CI large pages off by default because a 64K capable
269 * guest provisioned with large pages might otherwise try to map a qemu
270 * framebuffer (or other kind of memory mapped PCI BAR) using 64K pages
271 * even if that qemu runs on a 4k host.
272 * We dd this bit back here if we are confident this is not an issue
274 pa_features[3] |= 0x20;
276 if ((spapr_get_cap(spapr, SPAPR_CAP_HTM) != 0) && pa_size > 24) {
277 pa_features[24] |= 0x80; /* Transactional memory support */
279 if (spapr->cas_pre_isa3_guest && pa_size > 40) {
280 /* Workaround for broken kernels that attempt (guest) radix
281 * mode when they can't handle it, if they see the radix bit set
282 * in pa-features. So hide it from them. */
283 pa_features[40 + 2] &= ~0x80; /* Radix MMU */
286 _FDT((fdt_setprop(fdt, offset, "ibm,pa-features", pa_features, pa_size)));
289 static hwaddr spapr_node0_size(MachineState *machine)
291 if (machine->numa_state->num_nodes) {
292 int i;
293 for (i = 0; i < machine->numa_state->num_nodes; ++i) {
294 if (machine->numa_state->nodes[i].node_mem) {
295 return MIN(pow2floor(machine->numa_state->nodes[i].node_mem),
296 machine->ram_size);
300 return machine->ram_size;
303 static void add_str(GString *s, const gchar *s1)
305 g_string_append_len(s, s1, strlen(s1) + 1);
308 static int spapr_dt_memory_node(SpaprMachineState *spapr, void *fdt, int nodeid,
309 hwaddr start, hwaddr size)
311 char mem_name[32];
312 uint64_t mem_reg_property[2];
313 int off;
315 mem_reg_property[0] = cpu_to_be64(start);
316 mem_reg_property[1] = cpu_to_be64(size);
318 sprintf(mem_name, "memory@%" HWADDR_PRIx, start);
319 off = fdt_add_subnode(fdt, 0, mem_name);
320 _FDT(off);
321 _FDT((fdt_setprop_string(fdt, off, "device_type", "memory")));
322 _FDT((fdt_setprop(fdt, off, "reg", mem_reg_property,
323 sizeof(mem_reg_property))));
324 spapr_numa_write_associativity_dt(spapr, fdt, off, nodeid);
325 return off;
328 static uint32_t spapr_pc_dimm_node(MemoryDeviceInfoList *list, ram_addr_t addr)
330 MemoryDeviceInfoList *info;
332 for (info = list; info; info = info->next) {
333 MemoryDeviceInfo *value = info->value;
335 if (value && value->type == MEMORY_DEVICE_INFO_KIND_DIMM) {
336 PCDIMMDeviceInfo *pcdimm_info = value->u.dimm.data;
338 if (addr >= pcdimm_info->addr &&
339 addr < (pcdimm_info->addr + pcdimm_info->size)) {
340 return pcdimm_info->node;
345 return -1;
348 struct sPAPRDrconfCellV2 {
349 uint32_t seq_lmbs;
350 uint64_t base_addr;
351 uint32_t drc_index;
352 uint32_t aa_index;
353 uint32_t flags;
354 } QEMU_PACKED;
356 typedef struct DrconfCellQueue {
357 struct sPAPRDrconfCellV2 cell;
358 QSIMPLEQ_ENTRY(DrconfCellQueue) entry;
359 } DrconfCellQueue;
361 static DrconfCellQueue *
362 spapr_get_drconf_cell(uint32_t seq_lmbs, uint64_t base_addr,
363 uint32_t drc_index, uint32_t aa_index,
364 uint32_t flags)
366 DrconfCellQueue *elem;
368 elem = g_malloc0(sizeof(*elem));
369 elem->cell.seq_lmbs = cpu_to_be32(seq_lmbs);
370 elem->cell.base_addr = cpu_to_be64(base_addr);
371 elem->cell.drc_index = cpu_to_be32(drc_index);
372 elem->cell.aa_index = cpu_to_be32(aa_index);
373 elem->cell.flags = cpu_to_be32(flags);
375 return elem;
378 static int spapr_dt_dynamic_memory_v2(SpaprMachineState *spapr, void *fdt,
379 int offset, MemoryDeviceInfoList *dimms)
381 MachineState *machine = MACHINE(spapr);
382 uint8_t *int_buf, *cur_index;
383 int ret;
384 uint64_t lmb_size = SPAPR_MEMORY_BLOCK_SIZE;
385 uint64_t addr, cur_addr, size;
386 uint32_t nr_boot_lmbs = (machine->device_memory->base / lmb_size);
387 uint64_t mem_end = machine->device_memory->base +
388 memory_region_size(&machine->device_memory->mr);
389 uint32_t node, buf_len, nr_entries = 0;
390 SpaprDrc *drc;
391 DrconfCellQueue *elem, *next;
392 MemoryDeviceInfoList *info;
393 QSIMPLEQ_HEAD(, DrconfCellQueue) drconf_queue
394 = QSIMPLEQ_HEAD_INITIALIZER(drconf_queue);
396 /* Entry to cover RAM and the gap area */
397 elem = spapr_get_drconf_cell(nr_boot_lmbs, 0, 0, -1,
398 SPAPR_LMB_FLAGS_RESERVED |
399 SPAPR_LMB_FLAGS_DRC_INVALID);
400 QSIMPLEQ_INSERT_TAIL(&drconf_queue, elem, entry);
401 nr_entries++;
403 cur_addr = machine->device_memory->base;
404 for (info = dimms; info; info = info->next) {
405 PCDIMMDeviceInfo *di = info->value->u.dimm.data;
407 addr = di->addr;
408 size = di->size;
409 node = di->node;
412 * The NVDIMM area is hotpluggable after the NVDIMM is unplugged. The
413 * area is marked hotpluggable in the next iteration for the bigger
414 * chunk including the NVDIMM occupied area.
416 if (info->value->type == MEMORY_DEVICE_INFO_KIND_NVDIMM)
417 continue;
419 /* Entry for hot-pluggable area */
420 if (cur_addr < addr) {
421 drc = spapr_drc_by_id(TYPE_SPAPR_DRC_LMB, cur_addr / lmb_size);
422 g_assert(drc);
423 elem = spapr_get_drconf_cell((addr - cur_addr) / lmb_size,
424 cur_addr, spapr_drc_index(drc), -1, 0);
425 QSIMPLEQ_INSERT_TAIL(&drconf_queue, elem, entry);
426 nr_entries++;
429 /* Entry for DIMM */
430 drc = spapr_drc_by_id(TYPE_SPAPR_DRC_LMB, addr / lmb_size);
431 g_assert(drc);
432 elem = spapr_get_drconf_cell(size / lmb_size, addr,
433 spapr_drc_index(drc), node,
434 (SPAPR_LMB_FLAGS_ASSIGNED |
435 SPAPR_LMB_FLAGS_HOTREMOVABLE));
436 QSIMPLEQ_INSERT_TAIL(&drconf_queue, elem, entry);
437 nr_entries++;
438 cur_addr = addr + size;
441 /* Entry for remaining hotpluggable area */
442 if (cur_addr < mem_end) {
443 drc = spapr_drc_by_id(TYPE_SPAPR_DRC_LMB, cur_addr / lmb_size);
444 g_assert(drc);
445 elem = spapr_get_drconf_cell((mem_end - cur_addr) / lmb_size,
446 cur_addr, spapr_drc_index(drc), -1, 0);
447 QSIMPLEQ_INSERT_TAIL(&drconf_queue, elem, entry);
448 nr_entries++;
451 buf_len = nr_entries * sizeof(struct sPAPRDrconfCellV2) + sizeof(uint32_t);
452 int_buf = cur_index = g_malloc0(buf_len);
453 *(uint32_t *)int_buf = cpu_to_be32(nr_entries);
454 cur_index += sizeof(nr_entries);
456 QSIMPLEQ_FOREACH_SAFE(elem, &drconf_queue, entry, next) {
457 memcpy(cur_index, &elem->cell, sizeof(elem->cell));
458 cur_index += sizeof(elem->cell);
459 QSIMPLEQ_REMOVE(&drconf_queue, elem, DrconfCellQueue, entry);
460 g_free(elem);
463 ret = fdt_setprop(fdt, offset, "ibm,dynamic-memory-v2", int_buf, buf_len);
464 g_free(int_buf);
465 if (ret < 0) {
466 return -1;
468 return 0;
471 static int spapr_dt_dynamic_memory(SpaprMachineState *spapr, void *fdt,
472 int offset, MemoryDeviceInfoList *dimms)
474 MachineState *machine = MACHINE(spapr);
475 int i, ret;
476 uint64_t lmb_size = SPAPR_MEMORY_BLOCK_SIZE;
477 uint32_t device_lmb_start = machine->device_memory->base / lmb_size;
478 uint32_t nr_lmbs = (machine->device_memory->base +
479 memory_region_size(&machine->device_memory->mr)) /
480 lmb_size;
481 uint32_t *int_buf, *cur_index, buf_len;
484 * Allocate enough buffer size to fit in ibm,dynamic-memory
486 buf_len = (nr_lmbs * SPAPR_DR_LMB_LIST_ENTRY_SIZE + 1) * sizeof(uint32_t);
487 cur_index = int_buf = g_malloc0(buf_len);
488 int_buf[0] = cpu_to_be32(nr_lmbs);
489 cur_index++;
490 for (i = 0; i < nr_lmbs; i++) {
491 uint64_t addr = i * lmb_size;
492 uint32_t *dynamic_memory = cur_index;
494 if (i >= device_lmb_start) {
495 SpaprDrc *drc;
497 drc = spapr_drc_by_id(TYPE_SPAPR_DRC_LMB, i);
498 g_assert(drc);
500 dynamic_memory[0] = cpu_to_be32(addr >> 32);
501 dynamic_memory[1] = cpu_to_be32(addr & 0xffffffff);
502 dynamic_memory[2] = cpu_to_be32(spapr_drc_index(drc));
503 dynamic_memory[3] = cpu_to_be32(0); /* reserved */
504 dynamic_memory[4] = cpu_to_be32(spapr_pc_dimm_node(dimms, addr));
505 if (memory_region_present(get_system_memory(), addr)) {
506 dynamic_memory[5] = cpu_to_be32(SPAPR_LMB_FLAGS_ASSIGNED);
507 } else {
508 dynamic_memory[5] = cpu_to_be32(0);
510 } else {
512 * LMB information for RMA, boot time RAM and gap b/n RAM and
513 * device memory region -- all these are marked as reserved
514 * and as having no valid DRC.
516 dynamic_memory[0] = cpu_to_be32(addr >> 32);
517 dynamic_memory[1] = cpu_to_be32(addr & 0xffffffff);
518 dynamic_memory[2] = cpu_to_be32(0);
519 dynamic_memory[3] = cpu_to_be32(0); /* reserved */
520 dynamic_memory[4] = cpu_to_be32(-1);
521 dynamic_memory[5] = cpu_to_be32(SPAPR_LMB_FLAGS_RESERVED |
522 SPAPR_LMB_FLAGS_DRC_INVALID);
525 cur_index += SPAPR_DR_LMB_LIST_ENTRY_SIZE;
527 ret = fdt_setprop(fdt, offset, "ibm,dynamic-memory", int_buf, buf_len);
528 g_free(int_buf);
529 if (ret < 0) {
530 return -1;
532 return 0;
536 * Adds ibm,dynamic-reconfiguration-memory node.
537 * Refer to docs/specs/ppc-spapr-hotplug.txt for the documentation
538 * of this device tree node.
540 static int spapr_dt_dynamic_reconfiguration_memory(SpaprMachineState *spapr,
541 void *fdt)
543 MachineState *machine = MACHINE(spapr);
544 int ret, offset;
545 uint64_t lmb_size = SPAPR_MEMORY_BLOCK_SIZE;
546 uint32_t prop_lmb_size[] = {cpu_to_be32(lmb_size >> 32),
547 cpu_to_be32(lmb_size & 0xffffffff)};
548 MemoryDeviceInfoList *dimms = NULL;
550 /* Don't create the node if there is no device memory. */
551 if (!machine->device_memory) {
552 return 0;
555 offset = fdt_add_subnode(fdt, 0, "ibm,dynamic-reconfiguration-memory");
557 ret = fdt_setprop(fdt, offset, "ibm,lmb-size", prop_lmb_size,
558 sizeof(prop_lmb_size));
559 if (ret < 0) {
560 return ret;
563 ret = fdt_setprop_cell(fdt, offset, "ibm,memory-flags-mask", 0xff);
564 if (ret < 0) {
565 return ret;
568 ret = fdt_setprop_cell(fdt, offset, "ibm,memory-preservation-time", 0x0);
569 if (ret < 0) {
570 return ret;
573 /* ibm,dynamic-memory or ibm,dynamic-memory-v2 */
574 dimms = qmp_memory_device_list();
575 if (spapr_ovec_test(spapr->ov5_cas, OV5_DRMEM_V2)) {
576 ret = spapr_dt_dynamic_memory_v2(spapr, fdt, offset, dimms);
577 } else {
578 ret = spapr_dt_dynamic_memory(spapr, fdt, offset, dimms);
580 qapi_free_MemoryDeviceInfoList(dimms);
582 if (ret < 0) {
583 return ret;
586 ret = spapr_numa_write_assoc_lookup_arrays(spapr, fdt, offset);
588 return ret;
591 static int spapr_dt_memory(SpaprMachineState *spapr, void *fdt)
593 MachineState *machine = MACHINE(spapr);
594 SpaprMachineClass *smc = SPAPR_MACHINE_GET_CLASS(spapr);
595 hwaddr mem_start, node_size;
596 int i, nb_nodes = machine->numa_state->num_nodes;
597 NodeInfo *nodes = machine->numa_state->nodes;
599 for (i = 0, mem_start = 0; i < nb_nodes; ++i) {
600 if (!nodes[i].node_mem) {
601 continue;
603 if (mem_start >= machine->ram_size) {
604 node_size = 0;
605 } else {
606 node_size = nodes[i].node_mem;
607 if (node_size > machine->ram_size - mem_start) {
608 node_size = machine->ram_size - mem_start;
611 if (!mem_start) {
612 /* spapr_machine_init() checks for rma_size <= node0_size
613 * already */
614 spapr_dt_memory_node(spapr, fdt, i, 0, spapr->rma_size);
615 mem_start += spapr->rma_size;
616 node_size -= spapr->rma_size;
618 for ( ; node_size; ) {
619 hwaddr sizetmp = pow2floor(node_size);
621 /* mem_start != 0 here */
622 if (ctzl(mem_start) < ctzl(sizetmp)) {
623 sizetmp = 1ULL << ctzl(mem_start);
626 spapr_dt_memory_node(spapr, fdt, i, mem_start, sizetmp);
627 node_size -= sizetmp;
628 mem_start += sizetmp;
632 /* Generate ibm,dynamic-reconfiguration-memory node if required */
633 if (spapr_ovec_test(spapr->ov5_cas, OV5_DRCONF_MEMORY)) {
634 int ret;
636 g_assert(smc->dr_lmb_enabled);
637 ret = spapr_dt_dynamic_reconfiguration_memory(spapr, fdt);
638 if (ret) {
639 return ret;
643 return 0;
646 static void spapr_dt_cpu(CPUState *cs, void *fdt, int offset,
647 SpaprMachineState *spapr)
649 MachineState *ms = MACHINE(spapr);
650 PowerPCCPU *cpu = POWERPC_CPU(cs);
651 CPUPPCState *env = &cpu->env;
652 PowerPCCPUClass *pcc = POWERPC_CPU_GET_CLASS(cs);
653 int index = spapr_get_vcpu_id(cpu);
654 uint32_t segs[] = {cpu_to_be32(28), cpu_to_be32(40),
655 0xffffffff, 0xffffffff};
656 uint32_t tbfreq = kvm_enabled() ? kvmppc_get_tbfreq()
657 : SPAPR_TIMEBASE_FREQ;
658 uint32_t cpufreq = kvm_enabled() ? kvmppc_get_clockfreq() : 1000000000;
659 uint32_t page_sizes_prop[64];
660 size_t page_sizes_prop_size;
661 unsigned int smp_threads = ms->smp.threads;
662 uint32_t vcpus_per_socket = smp_threads * ms->smp.cores;
663 uint32_t pft_size_prop[] = {0, cpu_to_be32(spapr->htab_shift)};
664 int compat_smt = MIN(smp_threads, ppc_compat_max_vthreads(cpu));
665 SpaprDrc *drc;
666 int drc_index;
667 uint32_t radix_AP_encodings[PPC_PAGE_SIZES_MAX_SZ];
668 int i;
670 drc = spapr_drc_by_id(TYPE_SPAPR_DRC_CPU, index);
671 if (drc) {
672 drc_index = spapr_drc_index(drc);
673 _FDT((fdt_setprop_cell(fdt, offset, "ibm,my-drc-index", drc_index)));
676 _FDT((fdt_setprop_cell(fdt, offset, "reg", index)));
677 _FDT((fdt_setprop_string(fdt, offset, "device_type", "cpu")));
679 _FDT((fdt_setprop_cell(fdt, offset, "cpu-version", env->spr[SPR_PVR])));
680 _FDT((fdt_setprop_cell(fdt, offset, "d-cache-block-size",
681 env->dcache_line_size)));
682 _FDT((fdt_setprop_cell(fdt, offset, "d-cache-line-size",
683 env->dcache_line_size)));
684 _FDT((fdt_setprop_cell(fdt, offset, "i-cache-block-size",
685 env->icache_line_size)));
686 _FDT((fdt_setprop_cell(fdt, offset, "i-cache-line-size",
687 env->icache_line_size)));
689 if (pcc->l1_dcache_size) {
690 _FDT((fdt_setprop_cell(fdt, offset, "d-cache-size",
691 pcc->l1_dcache_size)));
692 } else {
693 warn_report("Unknown L1 dcache size for cpu");
695 if (pcc->l1_icache_size) {
696 _FDT((fdt_setprop_cell(fdt, offset, "i-cache-size",
697 pcc->l1_icache_size)));
698 } else {
699 warn_report("Unknown L1 icache size for cpu");
702 _FDT((fdt_setprop_cell(fdt, offset, "timebase-frequency", tbfreq)));
703 _FDT((fdt_setprop_cell(fdt, offset, "clock-frequency", cpufreq)));
704 _FDT((fdt_setprop_cell(fdt, offset, "slb-size", cpu->hash64_opts->slb_size)));
705 _FDT((fdt_setprop_cell(fdt, offset, "ibm,slb-size", cpu->hash64_opts->slb_size)));
706 _FDT((fdt_setprop_string(fdt, offset, "status", "okay")));
707 _FDT((fdt_setprop(fdt, offset, "64-bit", NULL, 0)));
709 if (ppc_has_spr(cpu, SPR_PURR)) {
710 _FDT((fdt_setprop_cell(fdt, offset, "ibm,purr", 1)));
712 if (ppc_has_spr(cpu, SPR_PURR)) {
713 _FDT((fdt_setprop_cell(fdt, offset, "ibm,spurr", 1)));
716 if (ppc_hash64_has(cpu, PPC_HASH64_1TSEG)) {
717 _FDT((fdt_setprop(fdt, offset, "ibm,processor-segment-sizes",
718 segs, sizeof(segs))));
721 /* Advertise VSX (vector extensions) if available
722 * 1 == VMX / Altivec available
723 * 2 == VSX available
725 * Only CPUs for which we create core types in spapr_cpu_core.c
726 * are possible, and all of those have VMX */
727 if (env->insns_flags & PPC_ALTIVEC) {
728 if (spapr_get_cap(spapr, SPAPR_CAP_VSX) != 0) {
729 _FDT((fdt_setprop_cell(fdt, offset, "ibm,vmx", 2)));
730 } else {
731 _FDT((fdt_setprop_cell(fdt, offset, "ibm,vmx", 1)));
735 /* Advertise DFP (Decimal Floating Point) if available
736 * 0 / no property == no DFP
737 * 1 == DFP available */
738 if (spapr_get_cap(spapr, SPAPR_CAP_DFP) != 0) {
739 _FDT((fdt_setprop_cell(fdt, offset, "ibm,dfp", 1)));
742 page_sizes_prop_size = ppc_create_page_sizes_prop(cpu, page_sizes_prop,
743 sizeof(page_sizes_prop));
744 if (page_sizes_prop_size) {
745 _FDT((fdt_setprop(fdt, offset, "ibm,segment-page-sizes",
746 page_sizes_prop, page_sizes_prop_size)));
749 spapr_dt_pa_features(spapr, cpu, fdt, offset);
751 _FDT((fdt_setprop_cell(fdt, offset, "ibm,chip-id",
752 cs->cpu_index / vcpus_per_socket)));
754 _FDT((fdt_setprop(fdt, offset, "ibm,pft-size",
755 pft_size_prop, sizeof(pft_size_prop))));
757 if (ms->numa_state->num_nodes > 1) {
758 _FDT(spapr_numa_fixup_cpu_dt(spapr, fdt, offset, cpu));
761 _FDT(spapr_fixup_cpu_smt_dt(fdt, offset, cpu, compat_smt));
763 if (pcc->radix_page_info) {
764 for (i = 0; i < pcc->radix_page_info->count; i++) {
765 radix_AP_encodings[i] =
766 cpu_to_be32(pcc->radix_page_info->entries[i]);
768 _FDT((fdt_setprop(fdt, offset, "ibm,processor-radix-AP-encodings",
769 radix_AP_encodings,
770 pcc->radix_page_info->count *
771 sizeof(radix_AP_encodings[0]))));
775 * We set this property to let the guest know that it can use the large
776 * decrementer and its width in bits.
778 if (spapr_get_cap(spapr, SPAPR_CAP_LARGE_DECREMENTER) != SPAPR_CAP_OFF)
779 _FDT((fdt_setprop_u32(fdt, offset, "ibm,dec-bits",
780 pcc->lrg_decr_bits)));
783 static void spapr_dt_one_cpu(void *fdt, SpaprMachineState *spapr, CPUState *cs,
784 int cpus_offset)
786 PowerPCCPU *cpu = POWERPC_CPU(cs);
787 int index = spapr_get_vcpu_id(cpu);
788 DeviceClass *dc = DEVICE_GET_CLASS(cs);
789 g_autofree char *nodename = NULL;
790 int offset;
792 if (!spapr_is_thread0_in_vcore(spapr, cpu)) {
793 return;
796 nodename = g_strdup_printf("%s@%x", dc->fw_name, index);
797 offset = fdt_add_subnode(fdt, cpus_offset, nodename);
798 _FDT(offset);
799 spapr_dt_cpu(cs, fdt, offset, spapr);
803 static void spapr_dt_cpus(void *fdt, SpaprMachineState *spapr)
805 CPUState **rev;
806 CPUState *cs;
807 int n_cpus;
808 int cpus_offset;
809 int i;
811 cpus_offset = fdt_add_subnode(fdt, 0, "cpus");
812 _FDT(cpus_offset);
813 _FDT((fdt_setprop_cell(fdt, cpus_offset, "#address-cells", 0x1)));
814 _FDT((fdt_setprop_cell(fdt, cpus_offset, "#size-cells", 0x0)));
817 * We walk the CPUs in reverse order to ensure that CPU DT nodes
818 * created by fdt_add_subnode() end up in the right order in FDT
819 * for the guest kernel the enumerate the CPUs correctly.
821 * The CPU list cannot be traversed in reverse order, so we need
822 * to do extra work.
824 n_cpus = 0;
825 rev = NULL;
826 CPU_FOREACH(cs) {
827 rev = g_renew(CPUState *, rev, n_cpus + 1);
828 rev[n_cpus++] = cs;
831 for (i = n_cpus - 1; i >= 0; i--) {
832 spapr_dt_one_cpu(fdt, spapr, rev[i], cpus_offset);
835 g_free(rev);
838 static int spapr_dt_rng(void *fdt)
840 int node;
841 int ret;
843 node = qemu_fdt_add_subnode(fdt, "/ibm,platform-facilities");
844 if (node <= 0) {
845 return -1;
847 ret = fdt_setprop_string(fdt, node, "device_type",
848 "ibm,platform-facilities");
849 ret |= fdt_setprop_cell(fdt, node, "#address-cells", 0x1);
850 ret |= fdt_setprop_cell(fdt, node, "#size-cells", 0x0);
852 node = fdt_add_subnode(fdt, node, "ibm,random-v1");
853 if (node <= 0) {
854 return -1;
856 ret |= fdt_setprop_string(fdt, node, "compatible", "ibm,random");
858 return ret ? -1 : 0;
861 static void spapr_dt_rtas(SpaprMachineState *spapr, void *fdt)
863 MachineState *ms = MACHINE(spapr);
864 int rtas;
865 GString *hypertas = g_string_sized_new(256);
866 GString *qemu_hypertas = g_string_sized_new(256);
867 uint32_t lrdr_capacity[] = {
870 cpu_to_be32(SPAPR_MEMORY_BLOCK_SIZE >> 32),
871 cpu_to_be32(SPAPR_MEMORY_BLOCK_SIZE & 0xffffffff),
872 cpu_to_be32(ms->smp.max_cpus / ms->smp.threads),
875 /* Do we have device memory? */
876 if (MACHINE(spapr)->device_memory) {
877 uint64_t max_device_addr = MACHINE(spapr)->device_memory->base +
878 memory_region_size(&MACHINE(spapr)->device_memory->mr);
880 lrdr_capacity[0] = cpu_to_be32(max_device_addr >> 32);
881 lrdr_capacity[1] = cpu_to_be32(max_device_addr & 0xffffffff);
884 _FDT(rtas = fdt_add_subnode(fdt, 0, "rtas"));
886 /* hypertas */
887 add_str(hypertas, "hcall-pft");
888 add_str(hypertas, "hcall-term");
889 add_str(hypertas, "hcall-dabr");
890 add_str(hypertas, "hcall-interrupt");
891 add_str(hypertas, "hcall-tce");
892 add_str(hypertas, "hcall-vio");
893 add_str(hypertas, "hcall-splpar");
894 add_str(hypertas, "hcall-join");
895 add_str(hypertas, "hcall-bulk");
896 add_str(hypertas, "hcall-set-mode");
897 add_str(hypertas, "hcall-sprg0");
898 add_str(hypertas, "hcall-copy");
899 add_str(hypertas, "hcall-debug");
900 add_str(hypertas, "hcall-vphn");
901 if (spapr_get_cap(spapr, SPAPR_CAP_RPT_INVALIDATE) == SPAPR_CAP_ON) {
902 add_str(hypertas, "hcall-rpt-invalidate");
905 add_str(qemu_hypertas, "hcall-memop1");
907 if (!kvm_enabled() || kvmppc_spapr_use_multitce()) {
908 add_str(hypertas, "hcall-multi-tce");
911 if (spapr->resize_hpt != SPAPR_RESIZE_HPT_DISABLED) {
912 add_str(hypertas, "hcall-hpt-resize");
915 add_str(hypertas, "hcall-watchdog");
917 _FDT(fdt_setprop(fdt, rtas, "ibm,hypertas-functions",
918 hypertas->str, hypertas->len));
919 g_string_free(hypertas, TRUE);
920 _FDT(fdt_setprop(fdt, rtas, "qemu,hypertas-functions",
921 qemu_hypertas->str, qemu_hypertas->len));
922 g_string_free(qemu_hypertas, TRUE);
924 spapr_numa_write_rtas_dt(spapr, fdt, rtas);
927 * FWNMI reserves RTAS_ERROR_LOG_MAX for the machine check error log,
928 * and 16 bytes per CPU for system reset error log plus an extra 8 bytes.
930 * The system reset requirements are driven by existing Linux and PowerVM
931 * implementation which (contrary to PAPR) saves r3 in the error log
932 * structure like machine check, so Linux expects to find the saved r3
933 * value at the address in r3 upon FWNMI-enabled sreset interrupt (and
934 * does not look at the error value).
936 * System reset interrupts are not subject to interlock like machine
937 * check, so this memory area could be corrupted if the sreset is
938 * interrupted by a machine check (or vice versa) if it was shared. To
939 * prevent this, system reset uses per-CPU areas for the sreset save
940 * area. A system reset that interrupts a system reset handler could
941 * still overwrite this area, but Linux doesn't try to recover in that
942 * case anyway.
944 * The extra 8 bytes is required because Linux's FWNMI error log check
945 * is off-by-one.
947 * RTAS_MIN_SIZE is required for the RTAS blob itself.
949 _FDT(fdt_setprop_cell(fdt, rtas, "rtas-size", RTAS_MIN_SIZE +
950 RTAS_ERROR_LOG_MAX +
951 ms->smp.max_cpus * sizeof(uint64_t) * 2 +
952 sizeof(uint64_t)));
953 _FDT(fdt_setprop_cell(fdt, rtas, "rtas-error-log-max",
954 RTAS_ERROR_LOG_MAX));
955 _FDT(fdt_setprop_cell(fdt, rtas, "rtas-event-scan-rate",
956 RTAS_EVENT_SCAN_RATE));
958 g_assert(msi_nonbroken);
959 _FDT(fdt_setprop(fdt, rtas, "ibm,change-msix-capable", NULL, 0));
962 * According to PAPR, rtas ibm,os-term does not guarantee a return
963 * back to the guest cpu.
965 * While an additional ibm,extended-os-term property indicates
966 * that rtas call return will always occur. Set this property.
968 _FDT(fdt_setprop(fdt, rtas, "ibm,extended-os-term", NULL, 0));
970 _FDT(fdt_setprop(fdt, rtas, "ibm,lrdr-capacity",
971 lrdr_capacity, sizeof(lrdr_capacity)));
973 spapr_dt_rtas_tokens(fdt, rtas);
977 * Prepare ibm,arch-vec-5-platform-support, which indicates the MMU
978 * and the XIVE features that the guest may request and thus the valid
979 * values for bytes 23..26 of option vector 5:
981 static void spapr_dt_ov5_platform_support(SpaprMachineState *spapr, void *fdt,
982 int chosen)
984 PowerPCCPU *first_ppc_cpu = POWERPC_CPU(first_cpu);
986 char val[2 * 4] = {
987 23, 0x00, /* XICS / XIVE mode */
988 24, 0x00, /* Hash/Radix, filled in below. */
989 25, 0x00, /* Hash options: Segment Tables == no, GTSE == no. */
990 26, 0x40, /* Radix options: GTSE == yes. */
993 if (spapr->irq->xics && spapr->irq->xive) {
994 val[1] = SPAPR_OV5_XIVE_BOTH;
995 } else if (spapr->irq->xive) {
996 val[1] = SPAPR_OV5_XIVE_EXPLOIT;
997 } else {
998 assert(spapr->irq->xics);
999 val[1] = SPAPR_OV5_XIVE_LEGACY;
1002 if (!ppc_check_compat(first_ppc_cpu, CPU_POWERPC_LOGICAL_3_00, 0,
1003 first_ppc_cpu->compat_pvr)) {
1005 * If we're in a pre POWER9 compat mode then the guest should
1006 * do hash and use the legacy interrupt mode
1008 val[1] = SPAPR_OV5_XIVE_LEGACY; /* XICS */
1009 val[3] = 0x00; /* Hash */
1010 spapr_check_mmu_mode(false);
1011 } else if (kvm_enabled()) {
1012 if (kvmppc_has_cap_mmu_radix() && kvmppc_has_cap_mmu_hash_v3()) {
1013 val[3] = 0x80; /* OV5_MMU_BOTH */
1014 } else if (kvmppc_has_cap_mmu_radix()) {
1015 val[3] = 0x40; /* OV5_MMU_RADIX_300 */
1016 } else {
1017 val[3] = 0x00; /* Hash */
1019 } else {
1020 /* V3 MMU supports both hash and radix in tcg (with dynamic switching) */
1021 val[3] = 0xC0;
1023 _FDT(fdt_setprop(fdt, chosen, "ibm,arch-vec-5-platform-support",
1024 val, sizeof(val)));
1027 static void spapr_dt_chosen(SpaprMachineState *spapr, void *fdt, bool reset)
1029 MachineState *machine = MACHINE(spapr);
1030 SpaprMachineClass *smc = SPAPR_MACHINE_GET_CLASS(machine);
1031 int chosen;
1033 _FDT(chosen = fdt_add_subnode(fdt, 0, "chosen"));
1035 if (reset) {
1036 const char *boot_device = spapr->boot_device;
1037 g_autofree char *stdout_path = spapr_vio_stdout_path(spapr->vio_bus);
1038 size_t cb = 0;
1039 g_autofree char *bootlist = get_boot_devices_list(&cb);
1041 if (machine->kernel_cmdline && machine->kernel_cmdline[0]) {
1042 _FDT(fdt_setprop_string(fdt, chosen, "bootargs",
1043 machine->kernel_cmdline));
1046 if (spapr->initrd_size) {
1047 _FDT(fdt_setprop_cell(fdt, chosen, "linux,initrd-start",
1048 spapr->initrd_base));
1049 _FDT(fdt_setprop_cell(fdt, chosen, "linux,initrd-end",
1050 spapr->initrd_base + spapr->initrd_size));
1053 if (spapr->kernel_size) {
1054 uint64_t kprop[2] = { cpu_to_be64(spapr->kernel_addr),
1055 cpu_to_be64(spapr->kernel_size) };
1057 _FDT(fdt_setprop(fdt, chosen, "qemu,boot-kernel",
1058 &kprop, sizeof(kprop)));
1059 if (spapr->kernel_le) {
1060 _FDT(fdt_setprop(fdt, chosen, "qemu,boot-kernel-le", NULL, 0));
1063 if (machine->boot_config.has_menu && machine->boot_config.menu) {
1064 _FDT((fdt_setprop_cell(fdt, chosen, "qemu,boot-menu", true)));
1066 _FDT(fdt_setprop_cell(fdt, chosen, "qemu,graphic-width", graphic_width));
1067 _FDT(fdt_setprop_cell(fdt, chosen, "qemu,graphic-height", graphic_height));
1068 _FDT(fdt_setprop_cell(fdt, chosen, "qemu,graphic-depth", graphic_depth));
1070 if (cb && bootlist) {
1071 int i;
1073 for (i = 0; i < cb; i++) {
1074 if (bootlist[i] == '\n') {
1075 bootlist[i] = ' ';
1078 _FDT(fdt_setprop_string(fdt, chosen, "qemu,boot-list", bootlist));
1081 if (boot_device && strlen(boot_device)) {
1082 _FDT(fdt_setprop_string(fdt, chosen, "qemu,boot-device", boot_device));
1085 if (spapr->want_stdout_path && stdout_path) {
1087 * "linux,stdout-path" and "stdout" properties are
1088 * deprecated by linux kernel. New platforms should only
1089 * use the "stdout-path" property. Set the new property
1090 * and continue using older property to remain compatible
1091 * with the existing firmware.
1093 _FDT(fdt_setprop_string(fdt, chosen, "linux,stdout-path", stdout_path));
1094 _FDT(fdt_setprop_string(fdt, chosen, "stdout-path", stdout_path));
1098 * We can deal with BAR reallocation just fine, advertise it
1099 * to the guest
1101 if (smc->linux_pci_probe) {
1102 _FDT(fdt_setprop_cell(fdt, chosen, "linux,pci-probe-only", 0));
1105 spapr_dt_ov5_platform_support(spapr, fdt, chosen);
1108 _FDT(fdt_setprop(fdt, chosen, "rng-seed", spapr->fdt_rng_seed, 32));
1110 _FDT(spapr_dt_ovec(fdt, chosen, spapr->ov5_cas, "ibm,architecture-vec-5"));
1113 static void spapr_dt_hypervisor(SpaprMachineState *spapr, void *fdt)
1115 /* The /hypervisor node isn't in PAPR - this is a hack to allow PR
1116 * KVM to work under pHyp with some guest co-operation */
1117 int hypervisor;
1118 uint8_t hypercall[16];
1120 _FDT(hypervisor = fdt_add_subnode(fdt, 0, "hypervisor"));
1121 /* indicate KVM hypercall interface */
1122 _FDT(fdt_setprop_string(fdt, hypervisor, "compatible", "linux,kvm"));
1123 if (kvmppc_has_cap_fixup_hcalls()) {
1125 * Older KVM versions with older guest kernels were broken
1126 * with the magic page, don't allow the guest to map it.
1128 if (!kvmppc_get_hypercall(first_cpu->env_ptr, hypercall,
1129 sizeof(hypercall))) {
1130 _FDT(fdt_setprop(fdt, hypervisor, "hcall-instructions",
1131 hypercall, sizeof(hypercall)));
1136 void *spapr_build_fdt(SpaprMachineState *spapr, bool reset, size_t space)
1138 MachineState *machine = MACHINE(spapr);
1139 MachineClass *mc = MACHINE_GET_CLASS(machine);
1140 SpaprMachineClass *smc = SPAPR_MACHINE_GET_CLASS(machine);
1141 uint32_t root_drc_type_mask = 0;
1142 int ret;
1143 void *fdt;
1144 SpaprPhbState *phb;
1145 char *buf;
1147 fdt = g_malloc0(space);
1148 _FDT((fdt_create_empty_tree(fdt, space)));
1150 /* Root node */
1151 _FDT(fdt_setprop_string(fdt, 0, "device_type", "chrp"));
1152 _FDT(fdt_setprop_string(fdt, 0, "model", "IBM pSeries (emulated by qemu)"));
1153 _FDT(fdt_setprop_string(fdt, 0, "compatible", "qemu,pseries"));
1155 /* Guest UUID & Name*/
1156 buf = qemu_uuid_unparse_strdup(&qemu_uuid);
1157 _FDT(fdt_setprop_string(fdt, 0, "vm,uuid", buf));
1158 if (qemu_uuid_set) {
1159 _FDT(fdt_setprop_string(fdt, 0, "system-id", buf));
1161 g_free(buf);
1163 if (qemu_get_vm_name()) {
1164 _FDT(fdt_setprop_string(fdt, 0, "ibm,partition-name",
1165 qemu_get_vm_name()));
1168 /* Host Model & Serial Number */
1169 if (spapr->host_model) {
1170 _FDT(fdt_setprop_string(fdt, 0, "host-model", spapr->host_model));
1171 } else if (smc->broken_host_serial_model && kvmppc_get_host_model(&buf)) {
1172 _FDT(fdt_setprop_string(fdt, 0, "host-model", buf));
1173 g_free(buf);
1176 if (spapr->host_serial) {
1177 _FDT(fdt_setprop_string(fdt, 0, "host-serial", spapr->host_serial));
1178 } else if (smc->broken_host_serial_model && kvmppc_get_host_serial(&buf)) {
1179 _FDT(fdt_setprop_string(fdt, 0, "host-serial", buf));
1180 g_free(buf);
1183 _FDT(fdt_setprop_cell(fdt, 0, "#address-cells", 2));
1184 _FDT(fdt_setprop_cell(fdt, 0, "#size-cells", 2));
1186 /* /interrupt controller */
1187 spapr_irq_dt(spapr, spapr_max_server_number(spapr), fdt, PHANDLE_INTC);
1189 ret = spapr_dt_memory(spapr, fdt);
1190 if (ret < 0) {
1191 error_report("couldn't setup memory nodes in fdt");
1192 exit(1);
1195 /* /vdevice */
1196 spapr_dt_vdevice(spapr->vio_bus, fdt);
1198 if (object_resolve_path_type("", TYPE_SPAPR_RNG, NULL)) {
1199 ret = spapr_dt_rng(fdt);
1200 if (ret < 0) {
1201 error_report("could not set up rng device in the fdt");
1202 exit(1);
1206 QLIST_FOREACH(phb, &spapr->phbs, list) {
1207 ret = spapr_dt_phb(spapr, phb, PHANDLE_INTC, fdt, NULL);
1208 if (ret < 0) {
1209 error_report("couldn't setup PCI devices in fdt");
1210 exit(1);
1214 spapr_dt_cpus(fdt, spapr);
1216 /* ibm,drc-indexes and friends */
1217 if (smc->dr_lmb_enabled) {
1218 root_drc_type_mask |= SPAPR_DR_CONNECTOR_TYPE_LMB;
1220 if (smc->dr_phb_enabled) {
1221 root_drc_type_mask |= SPAPR_DR_CONNECTOR_TYPE_PHB;
1223 if (mc->nvdimm_supported) {
1224 root_drc_type_mask |= SPAPR_DR_CONNECTOR_TYPE_PMEM;
1226 if (root_drc_type_mask) {
1227 _FDT(spapr_dt_drc(fdt, 0, NULL, root_drc_type_mask));
1230 if (mc->has_hotpluggable_cpus) {
1231 int offset = fdt_path_offset(fdt, "/cpus");
1232 ret = spapr_dt_drc(fdt, offset, NULL, SPAPR_DR_CONNECTOR_TYPE_CPU);
1233 if (ret < 0) {
1234 error_report("Couldn't set up CPU DR device tree properties");
1235 exit(1);
1239 /* /event-sources */
1240 spapr_dt_events(spapr, fdt);
1242 /* /rtas */
1243 spapr_dt_rtas(spapr, fdt);
1245 /* /chosen */
1246 spapr_dt_chosen(spapr, fdt, reset);
1248 /* /hypervisor */
1249 if (kvm_enabled()) {
1250 spapr_dt_hypervisor(spapr, fdt);
1253 /* Build memory reserve map */
1254 if (reset) {
1255 if (spapr->kernel_size) {
1256 _FDT((fdt_add_mem_rsv(fdt, spapr->kernel_addr,
1257 spapr->kernel_size)));
1259 if (spapr->initrd_size) {
1260 _FDT((fdt_add_mem_rsv(fdt, spapr->initrd_base,
1261 spapr->initrd_size)));
1265 /* NVDIMM devices */
1266 if (mc->nvdimm_supported) {
1267 spapr_dt_persistent_memory(spapr, fdt);
1270 return fdt;
1273 static uint64_t translate_kernel_address(void *opaque, uint64_t addr)
1275 SpaprMachineState *spapr = opaque;
1277 return (addr & 0x0fffffff) + spapr->kernel_addr;
1280 static void emulate_spapr_hypercall(PPCVirtualHypervisor *vhyp,
1281 PowerPCCPU *cpu)
1283 CPUPPCState *env = &cpu->env;
1285 /* The TCG path should also be holding the BQL at this point */
1286 g_assert(qemu_mutex_iothread_locked());
1288 g_assert(!vhyp_cpu_in_nested(cpu));
1290 if (FIELD_EX64(env->msr, MSR, PR)) {
1291 hcall_dprintf("Hypercall made with MSR[PR]=1\n");
1292 env->gpr[3] = H_PRIVILEGE;
1293 } else {
1294 env->gpr[3] = spapr_hypercall(cpu, env->gpr[3], &env->gpr[4]);
1298 struct LPCRSyncState {
1299 target_ulong value;
1300 target_ulong mask;
1303 static void do_lpcr_sync(CPUState *cs, run_on_cpu_data arg)
1305 struct LPCRSyncState *s = arg.host_ptr;
1306 PowerPCCPU *cpu = POWERPC_CPU(cs);
1307 CPUPPCState *env = &cpu->env;
1308 target_ulong lpcr;
1310 cpu_synchronize_state(cs);
1311 lpcr = env->spr[SPR_LPCR];
1312 lpcr &= ~s->mask;
1313 lpcr |= s->value;
1314 ppc_store_lpcr(cpu, lpcr);
1317 void spapr_set_all_lpcrs(target_ulong value, target_ulong mask)
1319 CPUState *cs;
1320 struct LPCRSyncState s = {
1321 .value = value,
1322 .mask = mask
1324 CPU_FOREACH(cs) {
1325 run_on_cpu(cs, do_lpcr_sync, RUN_ON_CPU_HOST_PTR(&s));
1329 /* May be used when the machine is not running */
1330 void spapr_init_all_lpcrs(target_ulong value, target_ulong mask)
1332 CPUState *cs;
1333 CPU_FOREACH(cs) {
1334 PowerPCCPU *cpu = POWERPC_CPU(cs);
1335 CPUPPCState *env = &cpu->env;
1336 target_ulong lpcr;
1338 lpcr = env->spr[SPR_LPCR];
1339 lpcr &= ~(LPCR_HR | LPCR_UPRT);
1340 ppc_store_lpcr(cpu, lpcr);
1345 static bool spapr_get_pate(PPCVirtualHypervisor *vhyp, PowerPCCPU *cpu,
1346 target_ulong lpid, ppc_v3_pate_t *entry)
1348 SpaprMachineState *spapr = SPAPR_MACHINE(vhyp);
1349 SpaprCpuState *spapr_cpu = spapr_cpu_state(cpu);
1351 if (!spapr_cpu->in_nested) {
1352 assert(lpid == 0);
1354 /* Copy PATE1:GR into PATE0:HR */
1355 entry->dw0 = spapr->patb_entry & PATE0_HR;
1356 entry->dw1 = spapr->patb_entry;
1358 } else {
1359 uint64_t patb, pats;
1361 assert(lpid != 0);
1363 patb = spapr->nested_ptcr & PTCR_PATB;
1364 pats = spapr->nested_ptcr & PTCR_PATS;
1366 /* Check if partition table is properly aligned */
1367 if (patb & MAKE_64BIT_MASK(0, pats + 12)) {
1368 return false;
1371 /* Calculate number of entries */
1372 pats = 1ull << (pats + 12 - 4);
1373 if (pats <= lpid) {
1374 return false;
1377 /* Grab entry */
1378 patb += 16 * lpid;
1379 entry->dw0 = ldq_phys(CPU(cpu)->as, patb);
1380 entry->dw1 = ldq_phys(CPU(cpu)->as, patb + 8);
1383 return true;
1386 #define HPTE(_table, _i) (void *)(((uint64_t *)(_table)) + ((_i) * 2))
1387 #define HPTE_VALID(_hpte) (tswap64(*((uint64_t *)(_hpte))) & HPTE64_V_VALID)
1388 #define HPTE_DIRTY(_hpte) (tswap64(*((uint64_t *)(_hpte))) & HPTE64_V_HPTE_DIRTY)
1389 #define CLEAN_HPTE(_hpte) ((*(uint64_t *)(_hpte)) &= tswap64(~HPTE64_V_HPTE_DIRTY))
1390 #define DIRTY_HPTE(_hpte) ((*(uint64_t *)(_hpte)) |= tswap64(HPTE64_V_HPTE_DIRTY))
1393 * Get the fd to access the kernel htab, re-opening it if necessary
1395 static int get_htab_fd(SpaprMachineState *spapr)
1397 Error *local_err = NULL;
1399 if (spapr->htab_fd >= 0) {
1400 return spapr->htab_fd;
1403 spapr->htab_fd = kvmppc_get_htab_fd(false, 0, &local_err);
1404 if (spapr->htab_fd < 0) {
1405 error_report_err(local_err);
1408 return spapr->htab_fd;
1411 void close_htab_fd(SpaprMachineState *spapr)
1413 if (spapr->htab_fd >= 0) {
1414 close(spapr->htab_fd);
1416 spapr->htab_fd = -1;
1419 static hwaddr spapr_hpt_mask(PPCVirtualHypervisor *vhyp)
1421 SpaprMachineState *spapr = SPAPR_MACHINE(vhyp);
1423 return HTAB_SIZE(spapr) / HASH_PTEG_SIZE_64 - 1;
1426 static target_ulong spapr_encode_hpt_for_kvm_pr(PPCVirtualHypervisor *vhyp)
1428 SpaprMachineState *spapr = SPAPR_MACHINE(vhyp);
1430 assert(kvm_enabled());
1432 if (!spapr->htab) {
1433 return 0;
1436 return (target_ulong)(uintptr_t)spapr->htab | (spapr->htab_shift - 18);
1439 static const ppc_hash_pte64_t *spapr_map_hptes(PPCVirtualHypervisor *vhyp,
1440 hwaddr ptex, int n)
1442 SpaprMachineState *spapr = SPAPR_MACHINE(vhyp);
1443 hwaddr pte_offset = ptex * HASH_PTE_SIZE_64;
1445 if (!spapr->htab) {
1447 * HTAB is controlled by KVM. Fetch into temporary buffer
1449 ppc_hash_pte64_t *hptes = g_malloc(n * HASH_PTE_SIZE_64);
1450 kvmppc_read_hptes(hptes, ptex, n);
1451 return hptes;
1455 * HTAB is controlled by QEMU. Just point to the internally
1456 * accessible PTEG.
1458 return (const ppc_hash_pte64_t *)(spapr->htab + pte_offset);
1461 static void spapr_unmap_hptes(PPCVirtualHypervisor *vhyp,
1462 const ppc_hash_pte64_t *hptes,
1463 hwaddr ptex, int n)
1465 SpaprMachineState *spapr = SPAPR_MACHINE(vhyp);
1467 if (!spapr->htab) {
1468 g_free((void *)hptes);
1471 /* Nothing to do for qemu managed HPT */
1474 void spapr_store_hpte(PowerPCCPU *cpu, hwaddr ptex,
1475 uint64_t pte0, uint64_t pte1)
1477 SpaprMachineState *spapr = SPAPR_MACHINE(cpu->vhyp);
1478 hwaddr offset = ptex * HASH_PTE_SIZE_64;
1480 if (!spapr->htab) {
1481 kvmppc_write_hpte(ptex, pte0, pte1);
1482 } else {
1483 if (pte0 & HPTE64_V_VALID) {
1484 stq_p(spapr->htab + offset + HPTE64_DW1, pte1);
1486 * When setting valid, we write PTE1 first. This ensures
1487 * proper synchronization with the reading code in
1488 * ppc_hash64_pteg_search()
1490 smp_wmb();
1491 stq_p(spapr->htab + offset, pte0);
1492 } else {
1493 stq_p(spapr->htab + offset, pte0);
1495 * When clearing it we set PTE0 first. This ensures proper
1496 * synchronization with the reading code in
1497 * ppc_hash64_pteg_search()
1499 smp_wmb();
1500 stq_p(spapr->htab + offset + HPTE64_DW1, pte1);
1505 static void spapr_hpte_set_c(PPCVirtualHypervisor *vhyp, hwaddr ptex,
1506 uint64_t pte1)
1508 hwaddr offset = ptex * HASH_PTE_SIZE_64 + HPTE64_DW1_C;
1509 SpaprMachineState *spapr = SPAPR_MACHINE(vhyp);
1511 if (!spapr->htab) {
1512 /* There should always be a hash table when this is called */
1513 error_report("spapr_hpte_set_c called with no hash table !");
1514 return;
1517 /* The HW performs a non-atomic byte update */
1518 stb_p(spapr->htab + offset, (pte1 & 0xff) | 0x80);
1521 static void spapr_hpte_set_r(PPCVirtualHypervisor *vhyp, hwaddr ptex,
1522 uint64_t pte1)
1524 hwaddr offset = ptex * HASH_PTE_SIZE_64 + HPTE64_DW1_R;
1525 SpaprMachineState *spapr = SPAPR_MACHINE(vhyp);
1527 if (!spapr->htab) {
1528 /* There should always be a hash table when this is called */
1529 error_report("spapr_hpte_set_r called with no hash table !");
1530 return;
1533 /* The HW performs a non-atomic byte update */
1534 stb_p(spapr->htab + offset, ((pte1 >> 8) & 0xff) | 0x01);
1537 int spapr_hpt_shift_for_ramsize(uint64_t ramsize)
1539 int shift;
1541 /* We aim for a hash table of size 1/128 the size of RAM (rounded
1542 * up). The PAPR recommendation is actually 1/64 of RAM size, but
1543 * that's much more than is needed for Linux guests */
1544 shift = ctz64(pow2ceil(ramsize)) - 7;
1545 shift = MAX(shift, 18); /* Minimum architected size */
1546 shift = MIN(shift, 46); /* Maximum architected size */
1547 return shift;
1550 void spapr_free_hpt(SpaprMachineState *spapr)
1552 qemu_vfree(spapr->htab);
1553 spapr->htab = NULL;
1554 spapr->htab_shift = 0;
1555 close_htab_fd(spapr);
1558 int spapr_reallocate_hpt(SpaprMachineState *spapr, int shift, Error **errp)
1560 ERRP_GUARD();
1561 long rc;
1563 /* Clean up any HPT info from a previous boot */
1564 spapr_free_hpt(spapr);
1566 rc = kvmppc_reset_htab(shift);
1568 if (rc == -EOPNOTSUPP) {
1569 error_setg(errp, "HPT not supported in nested guests");
1570 return -EOPNOTSUPP;
1573 if (rc < 0) {
1574 /* kernel-side HPT needed, but couldn't allocate one */
1575 error_setg_errno(errp, errno, "Failed to allocate KVM HPT of order %d",
1576 shift);
1577 error_append_hint(errp, "Try smaller maxmem?\n");
1578 return -errno;
1579 } else if (rc > 0) {
1580 /* kernel-side HPT allocated */
1581 if (rc != shift) {
1582 error_setg(errp,
1583 "Requested order %d HPT, but kernel allocated order %ld",
1584 shift, rc);
1585 error_append_hint(errp, "Try smaller maxmem?\n");
1586 return -ENOSPC;
1589 spapr->htab_shift = shift;
1590 spapr->htab = NULL;
1591 } else {
1592 /* kernel-side HPT not needed, allocate in userspace instead */
1593 size_t size = 1ULL << shift;
1594 int i;
1596 spapr->htab = qemu_memalign(size, size);
1597 memset(spapr->htab, 0, size);
1598 spapr->htab_shift = shift;
1600 for (i = 0; i < size / HASH_PTE_SIZE_64; i++) {
1601 DIRTY_HPTE(HPTE(spapr->htab, i));
1604 /* We're setting up a hash table, so that means we're not radix */
1605 spapr->patb_entry = 0;
1606 spapr_init_all_lpcrs(0, LPCR_HR | LPCR_UPRT);
1607 return 0;
1610 void spapr_setup_hpt(SpaprMachineState *spapr)
1612 int hpt_shift;
1614 if (spapr->resize_hpt == SPAPR_RESIZE_HPT_DISABLED) {
1615 hpt_shift = spapr_hpt_shift_for_ramsize(MACHINE(spapr)->maxram_size);
1616 } else {
1617 uint64_t current_ram_size;
1619 current_ram_size = MACHINE(spapr)->ram_size + get_plugged_memory_size();
1620 hpt_shift = spapr_hpt_shift_for_ramsize(current_ram_size);
1622 spapr_reallocate_hpt(spapr, hpt_shift, &error_fatal);
1624 if (kvm_enabled()) {
1625 hwaddr vrma_limit = kvmppc_vrma_limit(spapr->htab_shift);
1627 /* Check our RMA fits in the possible VRMA */
1628 if (vrma_limit < spapr->rma_size) {
1629 error_report("Unable to create %" HWADDR_PRIu
1630 "MiB RMA (VRMA only allows %" HWADDR_PRIu "MiB",
1631 spapr->rma_size / MiB, vrma_limit / MiB);
1632 exit(EXIT_FAILURE);
1637 void spapr_check_mmu_mode(bool guest_radix)
1639 if (guest_radix) {
1640 if (kvm_enabled() && !kvmppc_has_cap_mmu_radix()) {
1641 error_report("Guest requested unavailable MMU mode (radix).");
1642 exit(EXIT_FAILURE);
1644 } else {
1645 if (kvm_enabled() && kvmppc_has_cap_mmu_radix()
1646 && !kvmppc_has_cap_mmu_hash_v3()) {
1647 error_report("Guest requested unavailable MMU mode (hash).");
1648 exit(EXIT_FAILURE);
1653 static void spapr_machine_reset(MachineState *machine, ShutdownCause reason)
1655 SpaprMachineState *spapr = SPAPR_MACHINE(machine);
1656 PowerPCCPU *first_ppc_cpu;
1657 hwaddr fdt_addr;
1658 void *fdt;
1659 int rc;
1661 if (reason != SHUTDOWN_CAUSE_SNAPSHOT_LOAD) {
1663 * Record-replay snapshot load must not consume random, this was
1664 * already replayed from initial machine reset.
1666 qemu_guest_getrandom_nofail(spapr->fdt_rng_seed, 32);
1669 pef_kvm_reset(machine->cgs, &error_fatal);
1670 spapr_caps_apply(spapr);
1672 first_ppc_cpu = POWERPC_CPU(first_cpu);
1673 if (kvm_enabled() && kvmppc_has_cap_mmu_radix() &&
1674 ppc_type_check_compat(machine->cpu_type, CPU_POWERPC_LOGICAL_3_00, 0,
1675 spapr->max_compat_pvr)) {
1677 * If using KVM with radix mode available, VCPUs can be started
1678 * without a HPT because KVM will start them in radix mode.
1679 * Set the GR bit in PATE so that we know there is no HPT.
1681 spapr->patb_entry = PATE1_GR;
1682 spapr_set_all_lpcrs(LPCR_HR | LPCR_UPRT, LPCR_HR | LPCR_UPRT);
1683 } else {
1684 spapr_setup_hpt(spapr);
1687 qemu_devices_reset(reason);
1689 spapr_ovec_cleanup(spapr->ov5_cas);
1690 spapr->ov5_cas = spapr_ovec_new();
1692 ppc_init_compat_all(spapr->max_compat_pvr, &error_fatal);
1695 * This is fixing some of the default configuration of the XIVE
1696 * devices. To be called after the reset of the machine devices.
1698 spapr_irq_reset(spapr, &error_fatal);
1701 * There is no CAS under qtest. Simulate one to please the code that
1702 * depends on spapr->ov5_cas. This is especially needed to test device
1703 * unplug, so we do that before resetting the DRCs.
1705 if (qtest_enabled()) {
1706 spapr_ovec_cleanup(spapr->ov5_cas);
1707 spapr->ov5_cas = spapr_ovec_clone(spapr->ov5);
1710 spapr_nvdimm_finish_flushes();
1712 /* DRC reset may cause a device to be unplugged. This will cause troubles
1713 * if this device is used by another device (eg, a running vhost backend
1714 * will crash QEMU if the DIMM holding the vring goes away). To avoid such
1715 * situations, we reset DRCs after all devices have been reset.
1717 spapr_drc_reset_all(spapr);
1719 spapr_clear_pending_events(spapr);
1722 * We place the device tree just below either the top of the RMA,
1723 * or just below 2GB, whichever is lower, so that it can be
1724 * processed with 32-bit real mode code if necessary
1726 fdt_addr = MIN(spapr->rma_size, FDT_MAX_ADDR) - FDT_MAX_SIZE;
1728 fdt = spapr_build_fdt(spapr, true, FDT_MAX_SIZE);
1729 if (spapr->vof) {
1730 spapr_vof_reset(spapr, fdt, &error_fatal);
1732 * Do not pack the FDT as the client may change properties.
1733 * VOF client does not expect the FDT so we do not load it to the VM.
1735 } else {
1736 rc = fdt_pack(fdt);
1737 /* Should only fail if we've built a corrupted tree */
1738 assert(rc == 0);
1740 spapr_cpu_set_entry_state(first_ppc_cpu, SPAPR_ENTRY_POINT,
1741 0, fdt_addr, 0);
1742 cpu_physical_memory_write(fdt_addr, fdt, fdt_totalsize(fdt));
1744 qemu_fdt_dumpdtb(fdt, fdt_totalsize(fdt));
1746 g_free(spapr->fdt_blob);
1747 spapr->fdt_size = fdt_totalsize(fdt);
1748 spapr->fdt_initial_size = spapr->fdt_size;
1749 spapr->fdt_blob = fdt;
1751 /* Set machine->fdt for 'dumpdtb' QMP/HMP command */
1752 machine->fdt = fdt;
1754 /* Set up the entry state */
1755 first_ppc_cpu->env.gpr[5] = 0;
1757 spapr->fwnmi_system_reset_addr = -1;
1758 spapr->fwnmi_machine_check_addr = -1;
1759 spapr->fwnmi_machine_check_interlock = -1;
1761 /* Signal all vCPUs waiting on this condition */
1762 qemu_cond_broadcast(&spapr->fwnmi_machine_check_interlock_cond);
1764 migrate_del_blocker(spapr->fwnmi_migration_blocker);
1767 static void spapr_create_nvram(SpaprMachineState *spapr)
1769 DeviceState *dev = qdev_new("spapr-nvram");
1770 DriveInfo *dinfo = drive_get(IF_PFLASH, 0, 0);
1772 if (dinfo) {
1773 qdev_prop_set_drive_err(dev, "drive", blk_by_legacy_dinfo(dinfo),
1774 &error_fatal);
1777 qdev_realize_and_unref(dev, &spapr->vio_bus->bus, &error_fatal);
1779 spapr->nvram = (struct SpaprNvram *)dev;
1782 static void spapr_rtc_create(SpaprMachineState *spapr)
1784 object_initialize_child_with_props(OBJECT(spapr), "rtc", &spapr->rtc,
1785 sizeof(spapr->rtc), TYPE_SPAPR_RTC,
1786 &error_fatal, NULL);
1787 qdev_realize(DEVICE(&spapr->rtc), NULL, &error_fatal);
1788 object_property_add_alias(OBJECT(spapr), "rtc-time", OBJECT(&spapr->rtc),
1789 "date");
1792 /* Returns whether we want to use VGA or not */
1793 static bool spapr_vga_init(PCIBus *pci_bus, Error **errp)
1795 vga_interface_created = true;
1796 switch (vga_interface_type) {
1797 case VGA_NONE:
1798 return false;
1799 case VGA_DEVICE:
1800 return true;
1801 case VGA_STD:
1802 case VGA_VIRTIO:
1803 case VGA_CIRRUS:
1804 return pci_vga_init(pci_bus) != NULL;
1805 default:
1806 error_setg(errp,
1807 "Unsupported VGA mode, only -vga std or -vga virtio is supported");
1808 return false;
1812 static int spapr_pre_load(void *opaque)
1814 int rc;
1816 rc = spapr_caps_pre_load(opaque);
1817 if (rc) {
1818 return rc;
1821 return 0;
1824 static int spapr_post_load(void *opaque, int version_id)
1826 SpaprMachineState *spapr = (SpaprMachineState *)opaque;
1827 int err = 0;
1829 err = spapr_caps_post_migration(spapr);
1830 if (err) {
1831 return err;
1835 * In earlier versions, there was no separate qdev for the PAPR
1836 * RTC, so the RTC offset was stored directly in sPAPREnvironment.
1837 * So when migrating from those versions, poke the incoming offset
1838 * value into the RTC device
1840 if (version_id < 3) {
1841 err = spapr_rtc_import_offset(&spapr->rtc, spapr->rtc_offset);
1842 if (err) {
1843 return err;
1847 if (kvm_enabled() && spapr->patb_entry) {
1848 PowerPCCPU *cpu = POWERPC_CPU(first_cpu);
1849 bool radix = !!(spapr->patb_entry & PATE1_GR);
1850 bool gtse = !!(cpu->env.spr[SPR_LPCR] & LPCR_GTSE);
1853 * Update LPCR:HR and UPRT as they may not be set properly in
1854 * the stream
1856 spapr_set_all_lpcrs(radix ? (LPCR_HR | LPCR_UPRT) : 0,
1857 LPCR_HR | LPCR_UPRT);
1859 err = kvmppc_configure_v3_mmu(cpu, radix, gtse, spapr->patb_entry);
1860 if (err) {
1861 error_report("Process table config unsupported by the host");
1862 return -EINVAL;
1866 err = spapr_irq_post_load(spapr, version_id);
1867 if (err) {
1868 return err;
1871 return err;
1874 static int spapr_pre_save(void *opaque)
1876 int rc;
1878 rc = spapr_caps_pre_save(opaque);
1879 if (rc) {
1880 return rc;
1883 return 0;
1886 static bool version_before_3(void *opaque, int version_id)
1888 return version_id < 3;
1891 static bool spapr_pending_events_needed(void *opaque)
1893 SpaprMachineState *spapr = (SpaprMachineState *)opaque;
1894 return !QTAILQ_EMPTY(&spapr->pending_events);
1897 static const VMStateDescription vmstate_spapr_event_entry = {
1898 .name = "spapr_event_log_entry",
1899 .version_id = 1,
1900 .minimum_version_id = 1,
1901 .fields = (VMStateField[]) {
1902 VMSTATE_UINT32(summary, SpaprEventLogEntry),
1903 VMSTATE_UINT32(extended_length, SpaprEventLogEntry),
1904 VMSTATE_VBUFFER_ALLOC_UINT32(extended_log, SpaprEventLogEntry, 0,
1905 NULL, extended_length),
1906 VMSTATE_END_OF_LIST()
1910 static const VMStateDescription vmstate_spapr_pending_events = {
1911 .name = "spapr_pending_events",
1912 .version_id = 1,
1913 .minimum_version_id = 1,
1914 .needed = spapr_pending_events_needed,
1915 .fields = (VMStateField[]) {
1916 VMSTATE_QTAILQ_V(pending_events, SpaprMachineState, 1,
1917 vmstate_spapr_event_entry, SpaprEventLogEntry, next),
1918 VMSTATE_END_OF_LIST()
1922 static bool spapr_ov5_cas_needed(void *opaque)
1924 SpaprMachineState *spapr = opaque;
1925 SpaprOptionVector *ov5_mask = spapr_ovec_new();
1926 bool cas_needed;
1928 /* Prior to the introduction of SpaprOptionVector, we had two option
1929 * vectors we dealt with: OV5_FORM1_AFFINITY, and OV5_DRCONF_MEMORY.
1930 * Both of these options encode machine topology into the device-tree
1931 * in such a way that the now-booted OS should still be able to interact
1932 * appropriately with QEMU regardless of what options were actually
1933 * negotiatied on the source side.
1935 * As such, we can avoid migrating the CAS-negotiated options if these
1936 * are the only options available on the current machine/platform.
1937 * Since these are the only options available for pseries-2.7 and
1938 * earlier, this allows us to maintain old->new/new->old migration
1939 * compatibility.
1941 * For QEMU 2.8+, there are additional CAS-negotiatable options available
1942 * via default pseries-2.8 machines and explicit command-line parameters.
1943 * Some of these options, like OV5_HP_EVT, *do* require QEMU to be aware
1944 * of the actual CAS-negotiated values to continue working properly. For
1945 * example, availability of memory unplug depends on knowing whether
1946 * OV5_HP_EVT was negotiated via CAS.
1948 * Thus, for any cases where the set of available CAS-negotiatable
1949 * options extends beyond OV5_FORM1_AFFINITY and OV5_DRCONF_MEMORY, we
1950 * include the CAS-negotiated options in the migration stream, unless
1951 * if they affect boot time behaviour only.
1953 spapr_ovec_set(ov5_mask, OV5_FORM1_AFFINITY);
1954 spapr_ovec_set(ov5_mask, OV5_DRCONF_MEMORY);
1955 spapr_ovec_set(ov5_mask, OV5_DRMEM_V2);
1957 /* We need extra information if we have any bits outside the mask
1958 * defined above */
1959 cas_needed = !spapr_ovec_subset(spapr->ov5, ov5_mask);
1961 spapr_ovec_cleanup(ov5_mask);
1963 return cas_needed;
1966 static const VMStateDescription vmstate_spapr_ov5_cas = {
1967 .name = "spapr_option_vector_ov5_cas",
1968 .version_id = 1,
1969 .minimum_version_id = 1,
1970 .needed = spapr_ov5_cas_needed,
1971 .fields = (VMStateField[]) {
1972 VMSTATE_STRUCT_POINTER_V(ov5_cas, SpaprMachineState, 1,
1973 vmstate_spapr_ovec, SpaprOptionVector),
1974 VMSTATE_END_OF_LIST()
1978 static bool spapr_patb_entry_needed(void *opaque)
1980 SpaprMachineState *spapr = opaque;
1982 return !!spapr->patb_entry;
1985 static const VMStateDescription vmstate_spapr_patb_entry = {
1986 .name = "spapr_patb_entry",
1987 .version_id = 1,
1988 .minimum_version_id = 1,
1989 .needed = spapr_patb_entry_needed,
1990 .fields = (VMStateField[]) {
1991 VMSTATE_UINT64(patb_entry, SpaprMachineState),
1992 VMSTATE_END_OF_LIST()
1996 static bool spapr_irq_map_needed(void *opaque)
1998 SpaprMachineState *spapr = opaque;
2000 return spapr->irq_map && !bitmap_empty(spapr->irq_map, spapr->irq_map_nr);
2003 static const VMStateDescription vmstate_spapr_irq_map = {
2004 .name = "spapr_irq_map",
2005 .version_id = 1,
2006 .minimum_version_id = 1,
2007 .needed = spapr_irq_map_needed,
2008 .fields = (VMStateField[]) {
2009 VMSTATE_BITMAP(irq_map, SpaprMachineState, 0, irq_map_nr),
2010 VMSTATE_END_OF_LIST()
2014 static bool spapr_dtb_needed(void *opaque)
2016 SpaprMachineClass *smc = SPAPR_MACHINE_GET_CLASS(opaque);
2018 return smc->update_dt_enabled;
2021 static int spapr_dtb_pre_load(void *opaque)
2023 SpaprMachineState *spapr = (SpaprMachineState *)opaque;
2025 g_free(spapr->fdt_blob);
2026 spapr->fdt_blob = NULL;
2027 spapr->fdt_size = 0;
2029 return 0;
2032 static const VMStateDescription vmstate_spapr_dtb = {
2033 .name = "spapr_dtb",
2034 .version_id = 1,
2035 .minimum_version_id = 1,
2036 .needed = spapr_dtb_needed,
2037 .pre_load = spapr_dtb_pre_load,
2038 .fields = (VMStateField[]) {
2039 VMSTATE_UINT32(fdt_initial_size, SpaprMachineState),
2040 VMSTATE_UINT32(fdt_size, SpaprMachineState),
2041 VMSTATE_VBUFFER_ALLOC_UINT32(fdt_blob, SpaprMachineState, 0, NULL,
2042 fdt_size),
2043 VMSTATE_END_OF_LIST()
2047 static bool spapr_fwnmi_needed(void *opaque)
2049 SpaprMachineState *spapr = (SpaprMachineState *)opaque;
2051 return spapr->fwnmi_machine_check_addr != -1;
2054 static int spapr_fwnmi_pre_save(void *opaque)
2056 SpaprMachineState *spapr = (SpaprMachineState *)opaque;
2059 * Check if machine check handling is in progress and print a
2060 * warning message.
2062 if (spapr->fwnmi_machine_check_interlock != -1) {
2063 warn_report("A machine check is being handled during migration. The"
2064 "handler may run and log hardware error on the destination");
2067 return 0;
2070 static const VMStateDescription vmstate_spapr_fwnmi = {
2071 .name = "spapr_fwnmi",
2072 .version_id = 1,
2073 .minimum_version_id = 1,
2074 .needed = spapr_fwnmi_needed,
2075 .pre_save = spapr_fwnmi_pre_save,
2076 .fields = (VMStateField[]) {
2077 VMSTATE_UINT64(fwnmi_system_reset_addr, SpaprMachineState),
2078 VMSTATE_UINT64(fwnmi_machine_check_addr, SpaprMachineState),
2079 VMSTATE_INT32(fwnmi_machine_check_interlock, SpaprMachineState),
2080 VMSTATE_END_OF_LIST()
2084 static const VMStateDescription vmstate_spapr = {
2085 .name = "spapr",
2086 .version_id = 3,
2087 .minimum_version_id = 1,
2088 .pre_load = spapr_pre_load,
2089 .post_load = spapr_post_load,
2090 .pre_save = spapr_pre_save,
2091 .fields = (VMStateField[]) {
2092 /* used to be @next_irq */
2093 VMSTATE_UNUSED_BUFFER(version_before_3, 0, 4),
2095 /* RTC offset */
2096 VMSTATE_UINT64_TEST(rtc_offset, SpaprMachineState, version_before_3),
2098 VMSTATE_PPC_TIMEBASE_V(tb, SpaprMachineState, 2),
2099 VMSTATE_END_OF_LIST()
2101 .subsections = (const VMStateDescription*[]) {
2102 &vmstate_spapr_ov5_cas,
2103 &vmstate_spapr_patb_entry,
2104 &vmstate_spapr_pending_events,
2105 &vmstate_spapr_cap_htm,
2106 &vmstate_spapr_cap_vsx,
2107 &vmstate_spapr_cap_dfp,
2108 &vmstate_spapr_cap_cfpc,
2109 &vmstate_spapr_cap_sbbc,
2110 &vmstate_spapr_cap_ibs,
2111 &vmstate_spapr_cap_hpt_maxpagesize,
2112 &vmstate_spapr_irq_map,
2113 &vmstate_spapr_cap_nested_kvm_hv,
2114 &vmstate_spapr_dtb,
2115 &vmstate_spapr_cap_large_decr,
2116 &vmstate_spapr_cap_ccf_assist,
2117 &vmstate_spapr_cap_fwnmi,
2118 &vmstate_spapr_fwnmi,
2119 &vmstate_spapr_cap_rpt_invalidate,
2120 NULL
2124 static int htab_save_setup(QEMUFile *f, void *opaque)
2126 SpaprMachineState *spapr = opaque;
2128 /* "Iteration" header */
2129 if (!spapr->htab_shift) {
2130 qemu_put_be32(f, -1);
2131 } else {
2132 qemu_put_be32(f, spapr->htab_shift);
2135 if (spapr->htab) {
2136 spapr->htab_save_index = 0;
2137 spapr->htab_first_pass = true;
2138 } else {
2139 if (spapr->htab_shift) {
2140 assert(kvm_enabled());
2145 return 0;
2148 static void htab_save_chunk(QEMUFile *f, SpaprMachineState *spapr,
2149 int chunkstart, int n_valid, int n_invalid)
2151 qemu_put_be32(f, chunkstart);
2152 qemu_put_be16(f, n_valid);
2153 qemu_put_be16(f, n_invalid);
2154 qemu_put_buffer(f, HPTE(spapr->htab, chunkstart),
2155 HASH_PTE_SIZE_64 * n_valid);
2158 static void htab_save_end_marker(QEMUFile *f)
2160 qemu_put_be32(f, 0);
2161 qemu_put_be16(f, 0);
2162 qemu_put_be16(f, 0);
2165 static void htab_save_first_pass(QEMUFile *f, SpaprMachineState *spapr,
2166 int64_t max_ns)
2168 bool has_timeout = max_ns != -1;
2169 int htabslots = HTAB_SIZE(spapr) / HASH_PTE_SIZE_64;
2170 int index = spapr->htab_save_index;
2171 int64_t starttime = qemu_clock_get_ns(QEMU_CLOCK_REALTIME);
2173 assert(spapr->htab_first_pass);
2175 do {
2176 int chunkstart;
2178 /* Consume invalid HPTEs */
2179 while ((index < htabslots)
2180 && !HPTE_VALID(HPTE(spapr->htab, index))) {
2181 CLEAN_HPTE(HPTE(spapr->htab, index));
2182 index++;
2185 /* Consume valid HPTEs */
2186 chunkstart = index;
2187 while ((index < htabslots) && (index - chunkstart < USHRT_MAX)
2188 && HPTE_VALID(HPTE(spapr->htab, index))) {
2189 CLEAN_HPTE(HPTE(spapr->htab, index));
2190 index++;
2193 if (index > chunkstart) {
2194 int n_valid = index - chunkstart;
2196 htab_save_chunk(f, spapr, chunkstart, n_valid, 0);
2198 if (has_timeout &&
2199 (qemu_clock_get_ns(QEMU_CLOCK_REALTIME) - starttime) > max_ns) {
2200 break;
2203 } while ((index < htabslots) && !migration_rate_exceeded(f));
2205 if (index >= htabslots) {
2206 assert(index == htabslots);
2207 index = 0;
2208 spapr->htab_first_pass = false;
2210 spapr->htab_save_index = index;
2213 static int htab_save_later_pass(QEMUFile *f, SpaprMachineState *spapr,
2214 int64_t max_ns)
2216 bool final = max_ns < 0;
2217 int htabslots = HTAB_SIZE(spapr) / HASH_PTE_SIZE_64;
2218 int examined = 0, sent = 0;
2219 int index = spapr->htab_save_index;
2220 int64_t starttime = qemu_clock_get_ns(QEMU_CLOCK_REALTIME);
2222 assert(!spapr->htab_first_pass);
2224 do {
2225 int chunkstart, invalidstart;
2227 /* Consume non-dirty HPTEs */
2228 while ((index < htabslots)
2229 && !HPTE_DIRTY(HPTE(spapr->htab, index))) {
2230 index++;
2231 examined++;
2234 chunkstart = index;
2235 /* Consume valid dirty HPTEs */
2236 while ((index < htabslots) && (index - chunkstart < USHRT_MAX)
2237 && HPTE_DIRTY(HPTE(spapr->htab, index))
2238 && HPTE_VALID(HPTE(spapr->htab, index))) {
2239 CLEAN_HPTE(HPTE(spapr->htab, index));
2240 index++;
2241 examined++;
2244 invalidstart = index;
2245 /* Consume invalid dirty HPTEs */
2246 while ((index < htabslots) && (index - invalidstart < USHRT_MAX)
2247 && HPTE_DIRTY(HPTE(spapr->htab, index))
2248 && !HPTE_VALID(HPTE(spapr->htab, index))) {
2249 CLEAN_HPTE(HPTE(spapr->htab, index));
2250 index++;
2251 examined++;
2254 if (index > chunkstart) {
2255 int n_valid = invalidstart - chunkstart;
2256 int n_invalid = index - invalidstart;
2258 htab_save_chunk(f, spapr, chunkstart, n_valid, n_invalid);
2259 sent += index - chunkstart;
2261 if (!final && (qemu_clock_get_ns(QEMU_CLOCK_REALTIME) - starttime) > max_ns) {
2262 break;
2266 if (examined >= htabslots) {
2267 break;
2270 if (index >= htabslots) {
2271 assert(index == htabslots);
2272 index = 0;
2274 } while ((examined < htabslots) && (!migration_rate_exceeded(f) || final));
2276 if (index >= htabslots) {
2277 assert(index == htabslots);
2278 index = 0;
2281 spapr->htab_save_index = index;
2283 return (examined >= htabslots) && (sent == 0) ? 1 : 0;
2286 #define MAX_ITERATION_NS 5000000 /* 5 ms */
2287 #define MAX_KVM_BUF_SIZE 2048
2289 static int htab_save_iterate(QEMUFile *f, void *opaque)
2291 SpaprMachineState *spapr = opaque;
2292 int fd;
2293 int rc = 0;
2295 /* Iteration header */
2296 if (!spapr->htab_shift) {
2297 qemu_put_be32(f, -1);
2298 return 1;
2299 } else {
2300 qemu_put_be32(f, 0);
2303 if (!spapr->htab) {
2304 assert(kvm_enabled());
2306 fd = get_htab_fd(spapr);
2307 if (fd < 0) {
2308 return fd;
2311 rc = kvmppc_save_htab(f, fd, MAX_KVM_BUF_SIZE, MAX_ITERATION_NS);
2312 if (rc < 0) {
2313 return rc;
2315 } else if (spapr->htab_first_pass) {
2316 htab_save_first_pass(f, spapr, MAX_ITERATION_NS);
2317 } else {
2318 rc = htab_save_later_pass(f, spapr, MAX_ITERATION_NS);
2321 htab_save_end_marker(f);
2323 return rc;
2326 static int htab_save_complete(QEMUFile *f, void *opaque)
2328 SpaprMachineState *spapr = opaque;
2329 int fd;
2331 /* Iteration header */
2332 if (!spapr->htab_shift) {
2333 qemu_put_be32(f, -1);
2334 return 0;
2335 } else {
2336 qemu_put_be32(f, 0);
2339 if (!spapr->htab) {
2340 int rc;
2342 assert(kvm_enabled());
2344 fd = get_htab_fd(spapr);
2345 if (fd < 0) {
2346 return fd;
2349 rc = kvmppc_save_htab(f, fd, MAX_KVM_BUF_SIZE, -1);
2350 if (rc < 0) {
2351 return rc;
2353 } else {
2354 if (spapr->htab_first_pass) {
2355 htab_save_first_pass(f, spapr, -1);
2357 htab_save_later_pass(f, spapr, -1);
2360 /* End marker */
2361 htab_save_end_marker(f);
2363 return 0;
2366 static int htab_load(QEMUFile *f, void *opaque, int version_id)
2368 SpaprMachineState *spapr = opaque;
2369 uint32_t section_hdr;
2370 int fd = -1;
2371 Error *local_err = NULL;
2373 if (version_id < 1 || version_id > 1) {
2374 error_report("htab_load() bad version");
2375 return -EINVAL;
2378 section_hdr = qemu_get_be32(f);
2380 if (section_hdr == -1) {
2381 spapr_free_hpt(spapr);
2382 return 0;
2385 if (section_hdr) {
2386 int ret;
2388 /* First section gives the htab size */
2389 ret = spapr_reallocate_hpt(spapr, section_hdr, &local_err);
2390 if (ret < 0) {
2391 error_report_err(local_err);
2392 return ret;
2394 return 0;
2397 if (!spapr->htab) {
2398 assert(kvm_enabled());
2400 fd = kvmppc_get_htab_fd(true, 0, &local_err);
2401 if (fd < 0) {
2402 error_report_err(local_err);
2403 return fd;
2407 while (true) {
2408 uint32_t index;
2409 uint16_t n_valid, n_invalid;
2411 index = qemu_get_be32(f);
2412 n_valid = qemu_get_be16(f);
2413 n_invalid = qemu_get_be16(f);
2415 if ((index == 0) && (n_valid == 0) && (n_invalid == 0)) {
2416 /* End of Stream */
2417 break;
2420 if ((index + n_valid + n_invalid) >
2421 (HTAB_SIZE(spapr) / HASH_PTE_SIZE_64)) {
2422 /* Bad index in stream */
2423 error_report(
2424 "htab_load() bad index %d (%hd+%hd entries) in htab stream (htab_shift=%d)",
2425 index, n_valid, n_invalid, spapr->htab_shift);
2426 return -EINVAL;
2429 if (spapr->htab) {
2430 if (n_valid) {
2431 qemu_get_buffer(f, HPTE(spapr->htab, index),
2432 HASH_PTE_SIZE_64 * n_valid);
2434 if (n_invalid) {
2435 memset(HPTE(spapr->htab, index + n_valid), 0,
2436 HASH_PTE_SIZE_64 * n_invalid);
2438 } else {
2439 int rc;
2441 assert(fd >= 0);
2443 rc = kvmppc_load_htab_chunk(f, fd, index, n_valid, n_invalid,
2444 &local_err);
2445 if (rc < 0) {
2446 error_report_err(local_err);
2447 return rc;
2452 if (!spapr->htab) {
2453 assert(fd >= 0);
2454 close(fd);
2457 return 0;
2460 static void htab_save_cleanup(void *opaque)
2462 SpaprMachineState *spapr = opaque;
2464 close_htab_fd(spapr);
2467 static SaveVMHandlers savevm_htab_handlers = {
2468 .save_setup = htab_save_setup,
2469 .save_live_iterate = htab_save_iterate,
2470 .save_live_complete_precopy = htab_save_complete,
2471 .save_cleanup = htab_save_cleanup,
2472 .load_state = htab_load,
2475 static void spapr_boot_set(void *opaque, const char *boot_device,
2476 Error **errp)
2478 SpaprMachineState *spapr = SPAPR_MACHINE(opaque);
2480 g_free(spapr->boot_device);
2481 spapr->boot_device = g_strdup(boot_device);
2484 static void spapr_create_lmb_dr_connectors(SpaprMachineState *spapr)
2486 MachineState *machine = MACHINE(spapr);
2487 uint64_t lmb_size = SPAPR_MEMORY_BLOCK_SIZE;
2488 uint32_t nr_lmbs = (machine->maxram_size - machine->ram_size)/lmb_size;
2489 int i;
2491 g_assert(!nr_lmbs || machine->device_memory);
2492 for (i = 0; i < nr_lmbs; i++) {
2493 uint64_t addr;
2495 addr = i * lmb_size + machine->device_memory->base;
2496 spapr_dr_connector_new(OBJECT(spapr), TYPE_SPAPR_DRC_LMB,
2497 addr / lmb_size);
2502 * If RAM size, maxmem size and individual node mem sizes aren't aligned
2503 * to SPAPR_MEMORY_BLOCK_SIZE(256MB), then refuse to start the guest
2504 * since we can't support such unaligned sizes with DRCONF_MEMORY.
2506 static void spapr_validate_node_memory(MachineState *machine, Error **errp)
2508 int i;
2510 if (machine->ram_size % SPAPR_MEMORY_BLOCK_SIZE) {
2511 error_setg(errp, "Memory size 0x" RAM_ADDR_FMT
2512 " is not aligned to %" PRIu64 " MiB",
2513 machine->ram_size,
2514 SPAPR_MEMORY_BLOCK_SIZE / MiB);
2515 return;
2518 if (machine->maxram_size % SPAPR_MEMORY_BLOCK_SIZE) {
2519 error_setg(errp, "Maximum memory size 0x" RAM_ADDR_FMT
2520 " is not aligned to %" PRIu64 " MiB",
2521 machine->ram_size,
2522 SPAPR_MEMORY_BLOCK_SIZE / MiB);
2523 return;
2526 for (i = 0; i < machine->numa_state->num_nodes; i++) {
2527 if (machine->numa_state->nodes[i].node_mem % SPAPR_MEMORY_BLOCK_SIZE) {
2528 error_setg(errp,
2529 "Node %d memory size 0x%" PRIx64
2530 " is not aligned to %" PRIu64 " MiB",
2531 i, machine->numa_state->nodes[i].node_mem,
2532 SPAPR_MEMORY_BLOCK_SIZE / MiB);
2533 return;
2538 /* find cpu slot in machine->possible_cpus by core_id */
2539 static CPUArchId *spapr_find_cpu_slot(MachineState *ms, uint32_t id, int *idx)
2541 int index = id / ms->smp.threads;
2543 if (index >= ms->possible_cpus->len) {
2544 return NULL;
2546 if (idx) {
2547 *idx = index;
2549 return &ms->possible_cpus->cpus[index];
2552 static void spapr_set_vsmt_mode(SpaprMachineState *spapr, Error **errp)
2554 MachineState *ms = MACHINE(spapr);
2555 SpaprMachineClass *smc = SPAPR_MACHINE_GET_CLASS(spapr);
2556 Error *local_err = NULL;
2557 bool vsmt_user = !!spapr->vsmt;
2558 int kvm_smt = kvmppc_smt_threads();
2559 int ret;
2560 unsigned int smp_threads = ms->smp.threads;
2562 if (tcg_enabled()) {
2563 if (smp_threads > 1 &&
2564 !ppc_type_check_compat(ms->cpu_type, CPU_POWERPC_LOGICAL_2_07, 0,
2565 spapr->max_compat_pvr)) {
2566 error_setg(errp, "TCG only supports SMT on POWER8 or newer CPUs");
2567 return;
2570 if (smp_threads > 8) {
2571 error_setg(errp, "TCG cannot support more than 8 threads/core "
2572 "on a pseries machine");
2573 return;
2576 if (!is_power_of_2(smp_threads)) {
2577 error_setg(errp, "Cannot support %d threads/core on a pseries "
2578 "machine because it must be a power of 2", smp_threads);
2579 return;
2582 /* Determine the VSMT mode to use: */
2583 if (vsmt_user) {
2584 if (spapr->vsmt < smp_threads) {
2585 error_setg(errp, "Cannot support VSMT mode %d"
2586 " because it must be >= threads/core (%d)",
2587 spapr->vsmt, smp_threads);
2588 return;
2590 /* In this case, spapr->vsmt has been set by the command line */
2591 } else if (!smc->smp_threads_vsmt) {
2593 * Default VSMT value is tricky, because we need it to be as
2594 * consistent as possible (for migration), but this requires
2595 * changing it for at least some existing cases. We pick 8 as
2596 * the value that we'd get with KVM on POWER8, the
2597 * overwhelmingly common case in production systems.
2599 spapr->vsmt = MAX(8, smp_threads);
2600 } else {
2601 spapr->vsmt = smp_threads;
2604 /* KVM: If necessary, set the SMT mode: */
2605 if (kvm_enabled() && (spapr->vsmt != kvm_smt)) {
2606 ret = kvmppc_set_smt_threads(spapr->vsmt);
2607 if (ret) {
2608 /* Looks like KVM isn't able to change VSMT mode */
2609 error_setg(&local_err,
2610 "Failed to set KVM's VSMT mode to %d (errno %d)",
2611 spapr->vsmt, ret);
2612 /* We can live with that if the default one is big enough
2613 * for the number of threads, and a submultiple of the one
2614 * we want. In this case we'll waste some vcpu ids, but
2615 * behaviour will be correct */
2616 if ((kvm_smt >= smp_threads) && ((spapr->vsmt % kvm_smt) == 0)) {
2617 warn_report_err(local_err);
2618 } else {
2619 if (!vsmt_user) {
2620 error_append_hint(&local_err,
2621 "On PPC, a VM with %d threads/core"
2622 " on a host with %d threads/core"
2623 " requires the use of VSMT mode %d.\n",
2624 smp_threads, kvm_smt, spapr->vsmt);
2626 kvmppc_error_append_smt_possible_hint(&local_err);
2627 error_propagate(errp, local_err);
2631 /* else TCG: nothing to do currently */
2634 static void spapr_init_cpus(SpaprMachineState *spapr)
2636 MachineState *machine = MACHINE(spapr);
2637 MachineClass *mc = MACHINE_GET_CLASS(machine);
2638 SpaprMachineClass *smc = SPAPR_MACHINE_GET_CLASS(machine);
2639 const char *type = spapr_get_cpu_core_type(machine->cpu_type);
2640 const CPUArchIdList *possible_cpus;
2641 unsigned int smp_cpus = machine->smp.cpus;
2642 unsigned int smp_threads = machine->smp.threads;
2643 unsigned int max_cpus = machine->smp.max_cpus;
2644 int boot_cores_nr = smp_cpus / smp_threads;
2645 int i;
2647 possible_cpus = mc->possible_cpu_arch_ids(machine);
2648 if (mc->has_hotpluggable_cpus) {
2649 if (smp_cpus % smp_threads) {
2650 error_report("smp_cpus (%u) must be multiple of threads (%u)",
2651 smp_cpus, smp_threads);
2652 exit(1);
2654 if (max_cpus % smp_threads) {
2655 error_report("max_cpus (%u) must be multiple of threads (%u)",
2656 max_cpus, smp_threads);
2657 exit(1);
2659 } else {
2660 if (max_cpus != smp_cpus) {
2661 error_report("This machine version does not support CPU hotplug");
2662 exit(1);
2664 boot_cores_nr = possible_cpus->len;
2667 if (smc->pre_2_10_has_unused_icps) {
2668 int i;
2670 for (i = 0; i < spapr_max_server_number(spapr); i++) {
2671 /* Dummy entries get deregistered when real ICPState objects
2672 * are registered during CPU core hotplug.
2674 pre_2_10_vmstate_register_dummy_icp(i);
2678 for (i = 0; i < possible_cpus->len; i++) {
2679 int core_id = i * smp_threads;
2681 if (mc->has_hotpluggable_cpus) {
2682 spapr_dr_connector_new(OBJECT(spapr), TYPE_SPAPR_DRC_CPU,
2683 spapr_vcpu_id(spapr, core_id));
2686 if (i < boot_cores_nr) {
2687 Object *core = object_new(type);
2688 int nr_threads = smp_threads;
2690 /* Handle the partially filled core for older machine types */
2691 if ((i + 1) * smp_threads >= smp_cpus) {
2692 nr_threads = smp_cpus - i * smp_threads;
2695 object_property_set_int(core, "nr-threads", nr_threads,
2696 &error_fatal);
2697 object_property_set_int(core, CPU_CORE_PROP_CORE_ID, core_id,
2698 &error_fatal);
2699 qdev_realize(DEVICE(core), NULL, &error_fatal);
2701 object_unref(core);
2706 static PCIHostState *spapr_create_default_phb(void)
2708 DeviceState *dev;
2710 dev = qdev_new(TYPE_SPAPR_PCI_HOST_BRIDGE);
2711 qdev_prop_set_uint32(dev, "index", 0);
2712 sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal);
2714 return PCI_HOST_BRIDGE(dev);
2717 static hwaddr spapr_rma_size(SpaprMachineState *spapr, Error **errp)
2719 MachineState *machine = MACHINE(spapr);
2720 SpaprMachineClass *smc = SPAPR_MACHINE_GET_CLASS(spapr);
2721 hwaddr rma_size = machine->ram_size;
2722 hwaddr node0_size = spapr_node0_size(machine);
2724 /* RMA has to fit in the first NUMA node */
2725 rma_size = MIN(rma_size, node0_size);
2728 * VRMA access is via a special 1TiB SLB mapping, so the RMA can
2729 * never exceed that
2731 rma_size = MIN(rma_size, 1 * TiB);
2734 * Clamp the RMA size based on machine type. This is for
2735 * migration compatibility with older qemu versions, which limited
2736 * the RMA size for complicated and mostly bad reasons.
2738 if (smc->rma_limit) {
2739 rma_size = MIN(rma_size, smc->rma_limit);
2742 if (rma_size < MIN_RMA_SLOF) {
2743 error_setg(errp,
2744 "pSeries SLOF firmware requires >= %" HWADDR_PRIx
2745 "ldMiB guest RMA (Real Mode Area memory)",
2746 MIN_RMA_SLOF / MiB);
2747 return 0;
2750 return rma_size;
2753 static void spapr_create_nvdimm_dr_connectors(SpaprMachineState *spapr)
2755 MachineState *machine = MACHINE(spapr);
2756 int i;
2758 for (i = 0; i < machine->ram_slots; i++) {
2759 spapr_dr_connector_new(OBJECT(spapr), TYPE_SPAPR_DRC_PMEM, i);
2763 /* pSeries LPAR / sPAPR hardware init */
2764 static void spapr_machine_init(MachineState *machine)
2766 SpaprMachineState *spapr = SPAPR_MACHINE(machine);
2767 SpaprMachineClass *smc = SPAPR_MACHINE_GET_CLASS(machine);
2768 MachineClass *mc = MACHINE_GET_CLASS(machine);
2769 const char *bios_default = spapr->vof ? FW_FILE_NAME_VOF : FW_FILE_NAME;
2770 const char *bios_name = machine->firmware ?: bios_default;
2771 g_autofree char *filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, bios_name);
2772 const char *kernel_filename = machine->kernel_filename;
2773 const char *initrd_filename = machine->initrd_filename;
2774 PCIHostState *phb;
2775 bool has_vga;
2776 int i;
2777 MemoryRegion *sysmem = get_system_memory();
2778 long load_limit, fw_size;
2779 Error *resize_hpt_err = NULL;
2781 if (!filename) {
2782 error_report("Could not find LPAR firmware '%s'", bios_name);
2783 exit(1);
2785 fw_size = load_image_targphys(filename, 0, FW_MAX_SIZE);
2786 if (fw_size <= 0) {
2787 error_report("Could not load LPAR firmware '%s'", filename);
2788 exit(1);
2792 * if Secure VM (PEF) support is configured, then initialize it
2794 pef_kvm_init(machine->cgs, &error_fatal);
2796 msi_nonbroken = true;
2798 QLIST_INIT(&spapr->phbs);
2799 QTAILQ_INIT(&spapr->pending_dimm_unplugs);
2801 /* Determine capabilities to run with */
2802 spapr_caps_init(spapr);
2804 kvmppc_check_papr_resize_hpt(&resize_hpt_err);
2805 if (spapr->resize_hpt == SPAPR_RESIZE_HPT_DEFAULT) {
2807 * If the user explicitly requested a mode we should either
2808 * supply it, or fail completely (which we do below). But if
2809 * it's not set explicitly, we reset our mode to something
2810 * that works
2812 if (resize_hpt_err) {
2813 spapr->resize_hpt = SPAPR_RESIZE_HPT_DISABLED;
2814 error_free(resize_hpt_err);
2815 resize_hpt_err = NULL;
2816 } else {
2817 spapr->resize_hpt = smc->resize_hpt_default;
2821 assert(spapr->resize_hpt != SPAPR_RESIZE_HPT_DEFAULT);
2823 if ((spapr->resize_hpt != SPAPR_RESIZE_HPT_DISABLED) && resize_hpt_err) {
2825 * User requested HPT resize, but this host can't supply it. Bail out
2827 error_report_err(resize_hpt_err);
2828 exit(1);
2830 error_free(resize_hpt_err);
2832 spapr->rma_size = spapr_rma_size(spapr, &error_fatal);
2834 /* Setup a load limit for the ramdisk leaving room for SLOF and FDT */
2835 load_limit = MIN(spapr->rma_size, FDT_MAX_ADDR) - FW_OVERHEAD;
2838 * VSMT must be set in order to be able to compute VCPU ids, ie to
2839 * call spapr_max_server_number() or spapr_vcpu_id().
2841 spapr_set_vsmt_mode(spapr, &error_fatal);
2843 /* Set up Interrupt Controller before we create the VCPUs */
2844 spapr_irq_init(spapr, &error_fatal);
2846 /* Set up containers for ibm,client-architecture-support negotiated options
2848 spapr->ov5 = spapr_ovec_new();
2849 spapr->ov5_cas = spapr_ovec_new();
2851 if (smc->dr_lmb_enabled) {
2852 spapr_ovec_set(spapr->ov5, OV5_DRCONF_MEMORY);
2853 spapr_validate_node_memory(machine, &error_fatal);
2856 spapr_ovec_set(spapr->ov5, OV5_FORM1_AFFINITY);
2858 /* Do not advertise FORM2 NUMA support for pseries-6.1 and older */
2859 if (!smc->pre_6_2_numa_affinity) {
2860 spapr_ovec_set(spapr->ov5, OV5_FORM2_AFFINITY);
2863 /* advertise support for dedicated HP event source to guests */
2864 if (spapr->use_hotplug_event_source) {
2865 spapr_ovec_set(spapr->ov5, OV5_HP_EVT);
2868 /* advertise support for HPT resizing */
2869 if (spapr->resize_hpt != SPAPR_RESIZE_HPT_DISABLED) {
2870 spapr_ovec_set(spapr->ov5, OV5_HPT_RESIZE);
2873 /* advertise support for ibm,dyamic-memory-v2 */
2874 spapr_ovec_set(spapr->ov5, OV5_DRMEM_V2);
2876 /* advertise XIVE on POWER9 machines */
2877 if (spapr->irq->xive) {
2878 spapr_ovec_set(spapr->ov5, OV5_XIVE_EXPLOIT);
2881 /* init CPUs */
2882 spapr_init_cpus(spapr);
2884 /* Init numa_assoc_array */
2885 spapr_numa_associativity_init(spapr, machine);
2887 if ((!kvm_enabled() || kvmppc_has_cap_mmu_radix()) &&
2888 ppc_type_check_compat(machine->cpu_type, CPU_POWERPC_LOGICAL_3_00, 0,
2889 spapr->max_compat_pvr)) {
2890 spapr_ovec_set(spapr->ov5, OV5_MMU_RADIX_300);
2891 /* KVM and TCG always allow GTSE with radix... */
2892 spapr_ovec_set(spapr->ov5, OV5_MMU_RADIX_GTSE);
2894 /* ... but not with hash (currently). */
2896 if (kvm_enabled()) {
2897 /* Enable H_LOGICAL_CI_* so SLOF can talk to in-kernel devices */
2898 kvmppc_enable_logical_ci_hcalls();
2899 kvmppc_enable_set_mode_hcall();
2901 /* H_CLEAR_MOD/_REF are mandatory in PAPR, but off by default */
2902 kvmppc_enable_clear_ref_mod_hcalls();
2904 /* Enable H_PAGE_INIT */
2905 kvmppc_enable_h_page_init();
2908 /* map RAM */
2909 memory_region_add_subregion(sysmem, 0, machine->ram);
2911 /* initialize hotplug memory address space */
2912 if (machine->ram_size < machine->maxram_size) {
2913 ram_addr_t device_mem_size = machine->maxram_size - machine->ram_size;
2914 hwaddr device_mem_base;
2917 * Limit the number of hotpluggable memory slots to half the number
2918 * slots that KVM supports, leaving the other half for PCI and other
2919 * devices. However ensure that number of slots doesn't drop below 32.
2921 int max_memslots = kvm_enabled() ? kvm_get_max_memslots() / 2 :
2922 SPAPR_MAX_RAM_SLOTS;
2924 if (max_memslots < SPAPR_MAX_RAM_SLOTS) {
2925 max_memslots = SPAPR_MAX_RAM_SLOTS;
2927 if (machine->ram_slots > max_memslots) {
2928 error_report("Specified number of memory slots %"
2929 PRIu64" exceeds max supported %d",
2930 machine->ram_slots, max_memslots);
2931 exit(1);
2934 device_mem_base = ROUND_UP(machine->ram_size, SPAPR_DEVICE_MEM_ALIGN);
2935 machine_memory_devices_init(machine, device_mem_base, device_mem_size);
2938 if (smc->dr_lmb_enabled) {
2939 spapr_create_lmb_dr_connectors(spapr);
2942 if (spapr_get_cap(spapr, SPAPR_CAP_FWNMI) == SPAPR_CAP_ON) {
2943 /* Create the error string for live migration blocker */
2944 error_setg(&spapr->fwnmi_migration_blocker,
2945 "A machine check is being handled during migration. The handler"
2946 "may run and log hardware error on the destination");
2949 if (mc->nvdimm_supported) {
2950 spapr_create_nvdimm_dr_connectors(spapr);
2953 /* Set up RTAS event infrastructure */
2954 spapr_events_init(spapr);
2956 /* Set up the RTC RTAS interfaces */
2957 spapr_rtc_create(spapr);
2959 /* Set up VIO bus */
2960 spapr->vio_bus = spapr_vio_bus_init();
2962 for (i = 0; serial_hd(i); i++) {
2963 spapr_vty_create(spapr->vio_bus, serial_hd(i));
2966 /* We always have at least the nvram device on VIO */
2967 spapr_create_nvram(spapr);
2970 * Setup hotplug / dynamic-reconfiguration connectors. top-level
2971 * connectors (described in root DT node's "ibm,drc-types" property)
2972 * are pre-initialized here. additional child connectors (such as
2973 * connectors for a PHBs PCI slots) are added as needed during their
2974 * parent's realization.
2976 if (smc->dr_phb_enabled) {
2977 for (i = 0; i < SPAPR_MAX_PHBS; i++) {
2978 spapr_dr_connector_new(OBJECT(machine), TYPE_SPAPR_DRC_PHB, i);
2982 /* Set up PCI */
2983 spapr_pci_rtas_init();
2985 phb = spapr_create_default_phb();
2987 for (i = 0; i < nb_nics; i++) {
2988 NICInfo *nd = &nd_table[i];
2990 if (!nd->model) {
2991 nd->model = g_strdup("spapr-vlan");
2994 if (g_str_equal(nd->model, "spapr-vlan") ||
2995 g_str_equal(nd->model, "ibmveth")) {
2996 spapr_vlan_create(spapr->vio_bus, nd);
2997 } else {
2998 pci_nic_init_nofail(&nd_table[i], phb->bus, nd->model, NULL);
3002 for (i = 0; i <= drive_get_max_bus(IF_SCSI); i++) {
3003 spapr_vscsi_create(spapr->vio_bus);
3006 /* Graphics */
3007 has_vga = spapr_vga_init(phb->bus, &error_fatal);
3008 if (has_vga) {
3009 spapr->want_stdout_path = !machine->enable_graphics;
3010 machine->usb |= defaults_enabled() && !machine->usb_disabled;
3011 } else {
3012 spapr->want_stdout_path = true;
3015 if (machine->usb) {
3016 if (smc->use_ohci_by_default) {
3017 pci_create_simple(phb->bus, -1, "pci-ohci");
3018 } else {
3019 pci_create_simple(phb->bus, -1, "nec-usb-xhci");
3022 if (has_vga) {
3023 USBBus *usb_bus = usb_bus_find(-1);
3025 usb_create_simple(usb_bus, "usb-kbd");
3026 usb_create_simple(usb_bus, "usb-mouse");
3030 if (kernel_filename) {
3031 uint64_t loaded_addr = 0;
3033 spapr->kernel_size = load_elf(kernel_filename, NULL,
3034 translate_kernel_address, spapr,
3035 NULL, &loaded_addr, NULL, NULL, 1,
3036 PPC_ELF_MACHINE, 0, 0);
3037 if (spapr->kernel_size == ELF_LOAD_WRONG_ENDIAN) {
3038 spapr->kernel_size = load_elf(kernel_filename, NULL,
3039 translate_kernel_address, spapr,
3040 NULL, &loaded_addr, NULL, NULL, 0,
3041 PPC_ELF_MACHINE, 0, 0);
3042 spapr->kernel_le = spapr->kernel_size > 0;
3044 if (spapr->kernel_size < 0) {
3045 error_report("error loading %s: %s", kernel_filename,
3046 load_elf_strerror(spapr->kernel_size));
3047 exit(1);
3050 if (spapr->kernel_addr != loaded_addr) {
3051 warn_report("spapr: kernel_addr changed from 0x%"PRIx64
3052 " to 0x%"PRIx64,
3053 spapr->kernel_addr, loaded_addr);
3054 spapr->kernel_addr = loaded_addr;
3057 /* load initrd */
3058 if (initrd_filename) {
3059 /* Try to locate the initrd in the gap between the kernel
3060 * and the firmware. Add a bit of space just in case
3062 spapr->initrd_base = (spapr->kernel_addr + spapr->kernel_size
3063 + 0x1ffff) & ~0xffff;
3064 spapr->initrd_size = load_image_targphys(initrd_filename,
3065 spapr->initrd_base,
3066 load_limit
3067 - spapr->initrd_base);
3068 if (spapr->initrd_size < 0) {
3069 error_report("could not load initial ram disk '%s'",
3070 initrd_filename);
3071 exit(1);
3076 /* FIXME: Should register things through the MachineState's qdev
3077 * interface, this is a legacy from the sPAPREnvironment structure
3078 * which predated MachineState but had a similar function */
3079 vmstate_register(NULL, 0, &vmstate_spapr, spapr);
3080 register_savevm_live("spapr/htab", VMSTATE_INSTANCE_ID_ANY, 1,
3081 &savevm_htab_handlers, spapr);
3083 qbus_set_hotplug_handler(sysbus_get_default(), OBJECT(machine));
3085 qemu_register_boot_set(spapr_boot_set, spapr);
3088 * Nothing needs to be done to resume a suspended guest because
3089 * suspending does not change the machine state, so no need for
3090 * a ->wakeup method.
3092 qemu_register_wakeup_support();
3094 if (kvm_enabled()) {
3095 /* to stop and start vmclock */
3096 qemu_add_vm_change_state_handler(cpu_ppc_clock_vm_state_change,
3097 &spapr->tb);
3099 kvmppc_spapr_enable_inkernel_multitce();
3102 qemu_cond_init(&spapr->fwnmi_machine_check_interlock_cond);
3103 if (spapr->vof) {
3104 spapr->vof->fw_size = fw_size; /* for claim() on itself */
3105 spapr_register_hypercall(KVMPPC_H_VOF_CLIENT, spapr_h_vof_client);
3108 spapr_watchdog_init(spapr);
3111 #define DEFAULT_KVM_TYPE "auto"
3112 static int spapr_kvm_type(MachineState *machine, const char *vm_type)
3115 * The use of g_ascii_strcasecmp() for 'hv' and 'pr' is to
3116 * accommodate the 'HV' and 'PV' formats that exists in the
3117 * wild. The 'auto' mode is being introduced already as
3118 * lower-case, thus we don't need to bother checking for
3119 * "AUTO".
3121 if (!vm_type || !strcmp(vm_type, DEFAULT_KVM_TYPE)) {
3122 return 0;
3125 if (!g_ascii_strcasecmp(vm_type, "hv")) {
3126 return 1;
3129 if (!g_ascii_strcasecmp(vm_type, "pr")) {
3130 return 2;
3133 error_report("Unknown kvm-type specified '%s'", vm_type);
3134 return -1;
3138 * Implementation of an interface to adjust firmware path
3139 * for the bootindex property handling.
3141 static char *spapr_get_fw_dev_path(FWPathProvider *p, BusState *bus,
3142 DeviceState *dev)
3144 #define CAST(type, obj, name) \
3145 ((type *)object_dynamic_cast(OBJECT(obj), (name)))
3146 SCSIDevice *d = CAST(SCSIDevice, dev, TYPE_SCSI_DEVICE);
3147 SpaprPhbState *phb = CAST(SpaprPhbState, dev, TYPE_SPAPR_PCI_HOST_BRIDGE);
3148 VHostSCSICommon *vsc = CAST(VHostSCSICommon, dev, TYPE_VHOST_SCSI_COMMON);
3149 PCIDevice *pcidev = CAST(PCIDevice, dev, TYPE_PCI_DEVICE);
3151 if (d && bus) {
3152 void *spapr = CAST(void, bus->parent, "spapr-vscsi");
3153 VirtIOSCSI *virtio = CAST(VirtIOSCSI, bus->parent, TYPE_VIRTIO_SCSI);
3154 USBDevice *usb = CAST(USBDevice, bus->parent, TYPE_USB_DEVICE);
3156 if (spapr) {
3158 * Replace "channel@0/disk@0,0" with "disk@8000000000000000":
3159 * In the top 16 bits of the 64-bit LUN, we use SRP luns of the form
3160 * 0x8000 | (target << 8) | (bus << 5) | lun
3161 * (see the "Logical unit addressing format" table in SAM5)
3163 unsigned id = 0x8000 | (d->id << 8) | (d->channel << 5) | d->lun;
3164 return g_strdup_printf("%s@%"PRIX64, qdev_fw_name(dev),
3165 (uint64_t)id << 48);
3166 } else if (virtio) {
3168 * We use SRP luns of the form 01000000 | (target << 8) | lun
3169 * in the top 32 bits of the 64-bit LUN
3170 * Note: the quote above is from SLOF and it is wrong,
3171 * the actual binding is:
3172 * swap 0100 or 10 << or 20 << ( target lun-id -- srplun )
3174 unsigned id = 0x1000000 | (d->id << 16) | d->lun;
3175 if (d->lun >= 256) {
3176 /* Use the LUN "flat space addressing method" */
3177 id |= 0x4000;
3179 return g_strdup_printf("%s@%"PRIX64, qdev_fw_name(dev),
3180 (uint64_t)id << 32);
3181 } else if (usb) {
3183 * We use SRP luns of the form 01000000 | (usb-port << 16) | lun
3184 * in the top 32 bits of the 64-bit LUN
3186 unsigned usb_port = atoi(usb->port->path);
3187 unsigned id = 0x1000000 | (usb_port << 16) | d->lun;
3188 return g_strdup_printf("%s@%"PRIX64, qdev_fw_name(dev),
3189 (uint64_t)id << 32);
3194 * SLOF probes the USB devices, and if it recognizes that the device is a
3195 * storage device, it changes its name to "storage" instead of "usb-host",
3196 * and additionally adds a child node for the SCSI LUN, so the correct
3197 * boot path in SLOF is something like .../storage@1/disk@xxx" instead.
3199 if (strcmp("usb-host", qdev_fw_name(dev)) == 0) {
3200 USBDevice *usbdev = CAST(USBDevice, dev, TYPE_USB_DEVICE);
3201 if (usb_device_is_scsi_storage(usbdev)) {
3202 return g_strdup_printf("storage@%s/disk", usbdev->port->path);
3206 if (phb) {
3207 /* Replace "pci" with "pci@800000020000000" */
3208 return g_strdup_printf("pci@%"PRIX64, phb->buid);
3211 if (vsc) {
3212 /* Same logic as virtio above */
3213 unsigned id = 0x1000000 | (vsc->target << 16) | vsc->lun;
3214 return g_strdup_printf("disk@%"PRIX64, (uint64_t)id << 32);
3217 if (g_str_equal("pci-bridge", qdev_fw_name(dev))) {
3218 /* SLOF uses "pci" instead of "pci-bridge" for PCI bridges */
3219 PCIDevice *pcidev = CAST(PCIDevice, dev, TYPE_PCI_DEVICE);
3220 return g_strdup_printf("pci@%x", PCI_SLOT(pcidev->devfn));
3223 if (pcidev) {
3224 return spapr_pci_fw_dev_name(pcidev);
3227 return NULL;
3230 static char *spapr_get_kvm_type(Object *obj, Error **errp)
3232 SpaprMachineState *spapr = SPAPR_MACHINE(obj);
3234 return g_strdup(spapr->kvm_type);
3237 static void spapr_set_kvm_type(Object *obj, const char *value, Error **errp)
3239 SpaprMachineState *spapr = SPAPR_MACHINE(obj);
3241 g_free(spapr->kvm_type);
3242 spapr->kvm_type = g_strdup(value);
3245 static bool spapr_get_modern_hotplug_events(Object *obj, Error **errp)
3247 SpaprMachineState *spapr = SPAPR_MACHINE(obj);
3249 return spapr->use_hotplug_event_source;
3252 static void spapr_set_modern_hotplug_events(Object *obj, bool value,
3253 Error **errp)
3255 SpaprMachineState *spapr = SPAPR_MACHINE(obj);
3257 spapr->use_hotplug_event_source = value;
3260 static bool spapr_get_msix_emulation(Object *obj, Error **errp)
3262 return true;
3265 static char *spapr_get_resize_hpt(Object *obj, Error **errp)
3267 SpaprMachineState *spapr = SPAPR_MACHINE(obj);
3269 switch (spapr->resize_hpt) {
3270 case SPAPR_RESIZE_HPT_DEFAULT:
3271 return g_strdup("default");
3272 case SPAPR_RESIZE_HPT_DISABLED:
3273 return g_strdup("disabled");
3274 case SPAPR_RESIZE_HPT_ENABLED:
3275 return g_strdup("enabled");
3276 case SPAPR_RESIZE_HPT_REQUIRED:
3277 return g_strdup("required");
3279 g_assert_not_reached();
3282 static void spapr_set_resize_hpt(Object *obj, const char *value, Error **errp)
3284 SpaprMachineState *spapr = SPAPR_MACHINE(obj);
3286 if (strcmp(value, "default") == 0) {
3287 spapr->resize_hpt = SPAPR_RESIZE_HPT_DEFAULT;
3288 } else if (strcmp(value, "disabled") == 0) {
3289 spapr->resize_hpt = SPAPR_RESIZE_HPT_DISABLED;
3290 } else if (strcmp(value, "enabled") == 0) {
3291 spapr->resize_hpt = SPAPR_RESIZE_HPT_ENABLED;
3292 } else if (strcmp(value, "required") == 0) {
3293 spapr->resize_hpt = SPAPR_RESIZE_HPT_REQUIRED;
3294 } else {
3295 error_setg(errp, "Bad value for \"resize-hpt\" property");
3299 static bool spapr_get_vof(Object *obj, Error **errp)
3301 SpaprMachineState *spapr = SPAPR_MACHINE(obj);
3303 return spapr->vof != NULL;
3306 static void spapr_set_vof(Object *obj, bool value, Error **errp)
3308 SpaprMachineState *spapr = SPAPR_MACHINE(obj);
3310 if (spapr->vof) {
3311 vof_cleanup(spapr->vof);
3312 g_free(spapr->vof);
3313 spapr->vof = NULL;
3315 if (!value) {
3316 return;
3318 spapr->vof = g_malloc0(sizeof(*spapr->vof));
3321 static char *spapr_get_ic_mode(Object *obj, Error **errp)
3323 SpaprMachineState *spapr = SPAPR_MACHINE(obj);
3325 if (spapr->irq == &spapr_irq_xics_legacy) {
3326 return g_strdup("legacy");
3327 } else if (spapr->irq == &spapr_irq_xics) {
3328 return g_strdup("xics");
3329 } else if (spapr->irq == &spapr_irq_xive) {
3330 return g_strdup("xive");
3331 } else if (spapr->irq == &spapr_irq_dual) {
3332 return g_strdup("dual");
3334 g_assert_not_reached();
3337 static void spapr_set_ic_mode(Object *obj, const char *value, Error **errp)
3339 SpaprMachineState *spapr = SPAPR_MACHINE(obj);
3341 if (SPAPR_MACHINE_GET_CLASS(spapr)->legacy_irq_allocation) {
3342 error_setg(errp, "This machine only uses the legacy XICS backend, don't pass ic-mode");
3343 return;
3346 /* The legacy IRQ backend can not be set */
3347 if (strcmp(value, "xics") == 0) {
3348 spapr->irq = &spapr_irq_xics;
3349 } else if (strcmp(value, "xive") == 0) {
3350 spapr->irq = &spapr_irq_xive;
3351 } else if (strcmp(value, "dual") == 0) {
3352 spapr->irq = &spapr_irq_dual;
3353 } else {
3354 error_setg(errp, "Bad value for \"ic-mode\" property");
3358 static char *spapr_get_host_model(Object *obj, Error **errp)
3360 SpaprMachineState *spapr = SPAPR_MACHINE(obj);
3362 return g_strdup(spapr->host_model);
3365 static void spapr_set_host_model(Object *obj, const char *value, Error **errp)
3367 SpaprMachineState *spapr = SPAPR_MACHINE(obj);
3369 g_free(spapr->host_model);
3370 spapr->host_model = g_strdup(value);
3373 static char *spapr_get_host_serial(Object *obj, Error **errp)
3375 SpaprMachineState *spapr = SPAPR_MACHINE(obj);
3377 return g_strdup(spapr->host_serial);
3380 static void spapr_set_host_serial(Object *obj, const char *value, Error **errp)
3382 SpaprMachineState *spapr = SPAPR_MACHINE(obj);
3384 g_free(spapr->host_serial);
3385 spapr->host_serial = g_strdup(value);
3388 static void spapr_instance_init(Object *obj)
3390 SpaprMachineState *spapr = SPAPR_MACHINE(obj);
3391 SpaprMachineClass *smc = SPAPR_MACHINE_GET_CLASS(spapr);
3392 MachineState *ms = MACHINE(spapr);
3393 MachineClass *mc = MACHINE_GET_CLASS(ms);
3396 * NVDIMM support went live in 5.1 without considering that, in
3397 * other archs, the user needs to enable NVDIMM support with the
3398 * 'nvdimm' machine option and the default behavior is NVDIMM
3399 * support disabled. It is too late to roll back to the standard
3400 * behavior without breaking 5.1 guests.
3402 if (mc->nvdimm_supported) {
3403 ms->nvdimms_state->is_enabled = true;
3406 spapr->htab_fd = -1;
3407 spapr->use_hotplug_event_source = true;
3408 spapr->kvm_type = g_strdup(DEFAULT_KVM_TYPE);
3409 object_property_add_str(obj, "kvm-type",
3410 spapr_get_kvm_type, spapr_set_kvm_type);
3411 object_property_set_description(obj, "kvm-type",
3412 "Specifies the KVM virtualization mode (auto,"
3413 " hv, pr). Defaults to 'auto'. This mode will use"
3414 " any available KVM module loaded in the host,"
3415 " where kvm_hv takes precedence if both kvm_hv and"
3416 " kvm_pr are loaded.");
3417 object_property_add_bool(obj, "modern-hotplug-events",
3418 spapr_get_modern_hotplug_events,
3419 spapr_set_modern_hotplug_events);
3420 object_property_set_description(obj, "modern-hotplug-events",
3421 "Use dedicated hotplug event mechanism in"
3422 " place of standard EPOW events when possible"
3423 " (required for memory hot-unplug support)");
3424 ppc_compat_add_property(obj, "max-cpu-compat", &spapr->max_compat_pvr,
3425 "Maximum permitted CPU compatibility mode");
3427 object_property_add_str(obj, "resize-hpt",
3428 spapr_get_resize_hpt, spapr_set_resize_hpt);
3429 object_property_set_description(obj, "resize-hpt",
3430 "Resizing of the Hash Page Table (enabled, disabled, required)");
3431 object_property_add_uint32_ptr(obj, "vsmt",
3432 &spapr->vsmt, OBJ_PROP_FLAG_READWRITE);
3433 object_property_set_description(obj, "vsmt",
3434 "Virtual SMT: KVM behaves as if this were"
3435 " the host's SMT mode");
3437 object_property_add_bool(obj, "vfio-no-msix-emulation",
3438 spapr_get_msix_emulation, NULL);
3440 object_property_add_uint64_ptr(obj, "kernel-addr",
3441 &spapr->kernel_addr, OBJ_PROP_FLAG_READWRITE);
3442 object_property_set_description(obj, "kernel-addr",
3443 stringify(KERNEL_LOAD_ADDR)
3444 " for -kernel is the default");
3445 spapr->kernel_addr = KERNEL_LOAD_ADDR;
3447 object_property_add_bool(obj, "x-vof", spapr_get_vof, spapr_set_vof);
3448 object_property_set_description(obj, "x-vof",
3449 "Enable Virtual Open Firmware (experimental)");
3451 /* The machine class defines the default interrupt controller mode */
3452 spapr->irq = smc->irq;
3453 object_property_add_str(obj, "ic-mode", spapr_get_ic_mode,
3454 spapr_set_ic_mode);
3455 object_property_set_description(obj, "ic-mode",
3456 "Specifies the interrupt controller mode (xics, xive, dual)");
3458 object_property_add_str(obj, "host-model",
3459 spapr_get_host_model, spapr_set_host_model);
3460 object_property_set_description(obj, "host-model",
3461 "Host model to advertise in guest device tree");
3462 object_property_add_str(obj, "host-serial",
3463 spapr_get_host_serial, spapr_set_host_serial);
3464 object_property_set_description(obj, "host-serial",
3465 "Host serial number to advertise in guest device tree");
3468 static void spapr_machine_finalizefn(Object *obj)
3470 SpaprMachineState *spapr = SPAPR_MACHINE(obj);
3472 g_free(spapr->kvm_type);
3475 void spapr_do_system_reset_on_cpu(CPUState *cs, run_on_cpu_data arg)
3477 SpaprMachineState *spapr = SPAPR_MACHINE(qdev_get_machine());
3478 PowerPCCPU *cpu = POWERPC_CPU(cs);
3479 CPUPPCState *env = &cpu->env;
3481 cpu_synchronize_state(cs);
3482 /* If FWNMI is inactive, addr will be -1, which will deliver to 0x100 */
3483 if (spapr->fwnmi_system_reset_addr != -1) {
3484 uint64_t rtas_addr, addr;
3486 /* get rtas addr from fdt */
3487 rtas_addr = spapr_get_rtas_addr();
3488 if (!rtas_addr) {
3489 qemu_system_guest_panicked(NULL);
3490 return;
3493 addr = rtas_addr + RTAS_ERROR_LOG_MAX + cs->cpu_index * sizeof(uint64_t)*2;
3494 stq_be_phys(&address_space_memory, addr, env->gpr[3]);
3495 stq_be_phys(&address_space_memory, addr + sizeof(uint64_t), 0);
3496 env->gpr[3] = addr;
3498 ppc_cpu_do_system_reset(cs);
3499 if (spapr->fwnmi_system_reset_addr != -1) {
3500 env->nip = spapr->fwnmi_system_reset_addr;
3504 static void spapr_nmi(NMIState *n, int cpu_index, Error **errp)
3506 CPUState *cs;
3508 CPU_FOREACH(cs) {
3509 async_run_on_cpu(cs, spapr_do_system_reset_on_cpu, RUN_ON_CPU_NULL);
3513 int spapr_lmb_dt_populate(SpaprDrc *drc, SpaprMachineState *spapr,
3514 void *fdt, int *fdt_start_offset, Error **errp)
3516 uint64_t addr;
3517 uint32_t node;
3519 addr = spapr_drc_index(drc) * SPAPR_MEMORY_BLOCK_SIZE;
3520 node = object_property_get_uint(OBJECT(drc->dev), PC_DIMM_NODE_PROP,
3521 &error_abort);
3522 *fdt_start_offset = spapr_dt_memory_node(spapr, fdt, node, addr,
3523 SPAPR_MEMORY_BLOCK_SIZE);
3524 return 0;
3527 static void spapr_add_lmbs(DeviceState *dev, uint64_t addr_start, uint64_t size,
3528 bool dedicated_hp_event_source)
3530 SpaprDrc *drc;
3531 uint32_t nr_lmbs = size/SPAPR_MEMORY_BLOCK_SIZE;
3532 int i;
3533 uint64_t addr = addr_start;
3534 bool hotplugged = spapr_drc_hotplugged(dev);
3536 for (i = 0; i < nr_lmbs; i++) {
3537 drc = spapr_drc_by_id(TYPE_SPAPR_DRC_LMB,
3538 addr / SPAPR_MEMORY_BLOCK_SIZE);
3539 g_assert(drc);
3542 * memory_device_get_free_addr() provided a range of free addresses
3543 * that doesn't overlap with any existing mapping at pre-plug. The
3544 * corresponding LMB DRCs are thus assumed to be all attachable.
3546 spapr_drc_attach(drc, dev);
3547 if (!hotplugged) {
3548 spapr_drc_reset(drc);
3550 addr += SPAPR_MEMORY_BLOCK_SIZE;
3552 /* send hotplug notification to the
3553 * guest only in case of hotplugged memory
3555 if (hotplugged) {
3556 if (dedicated_hp_event_source) {
3557 drc = spapr_drc_by_id(TYPE_SPAPR_DRC_LMB,
3558 addr_start / SPAPR_MEMORY_BLOCK_SIZE);
3559 g_assert(drc);
3560 spapr_hotplug_req_add_by_count_indexed(SPAPR_DR_CONNECTOR_TYPE_LMB,
3561 nr_lmbs,
3562 spapr_drc_index(drc));
3563 } else {
3564 spapr_hotplug_req_add_by_count(SPAPR_DR_CONNECTOR_TYPE_LMB,
3565 nr_lmbs);
3570 static void spapr_memory_plug(HotplugHandler *hotplug_dev, DeviceState *dev)
3572 SpaprMachineState *ms = SPAPR_MACHINE(hotplug_dev);
3573 PCDIMMDevice *dimm = PC_DIMM(dev);
3574 uint64_t size, addr;
3575 int64_t slot;
3576 bool is_nvdimm = object_dynamic_cast(OBJECT(dev), TYPE_NVDIMM);
3578 size = memory_device_get_region_size(MEMORY_DEVICE(dev), &error_abort);
3580 pc_dimm_plug(dimm, MACHINE(ms));
3582 if (!is_nvdimm) {
3583 addr = object_property_get_uint(OBJECT(dimm),
3584 PC_DIMM_ADDR_PROP, &error_abort);
3585 spapr_add_lmbs(dev, addr, size,
3586 spapr_ovec_test(ms->ov5_cas, OV5_HP_EVT));
3587 } else {
3588 slot = object_property_get_int(OBJECT(dimm),
3589 PC_DIMM_SLOT_PROP, &error_abort);
3590 /* We should have valid slot number at this point */
3591 g_assert(slot >= 0);
3592 spapr_add_nvdimm(dev, slot);
3596 static void spapr_memory_pre_plug(HotplugHandler *hotplug_dev, DeviceState *dev,
3597 Error **errp)
3599 const SpaprMachineClass *smc = SPAPR_MACHINE_GET_CLASS(hotplug_dev);
3600 SpaprMachineState *spapr = SPAPR_MACHINE(hotplug_dev);
3601 bool is_nvdimm = object_dynamic_cast(OBJECT(dev), TYPE_NVDIMM);
3602 PCDIMMDevice *dimm = PC_DIMM(dev);
3603 Error *local_err = NULL;
3604 uint64_t size;
3605 Object *memdev;
3606 hwaddr pagesize;
3608 if (!smc->dr_lmb_enabled) {
3609 error_setg(errp, "Memory hotplug not supported for this machine");
3610 return;
3613 size = memory_device_get_region_size(MEMORY_DEVICE(dimm), &local_err);
3614 if (local_err) {
3615 error_propagate(errp, local_err);
3616 return;
3619 if (is_nvdimm) {
3620 if (!spapr_nvdimm_validate(hotplug_dev, NVDIMM(dev), size, errp)) {
3621 return;
3623 } else if (size % SPAPR_MEMORY_BLOCK_SIZE) {
3624 error_setg(errp, "Hotplugged memory size must be a multiple of "
3625 "%" PRIu64 " MB", SPAPR_MEMORY_BLOCK_SIZE / MiB);
3626 return;
3629 memdev = object_property_get_link(OBJECT(dimm), PC_DIMM_MEMDEV_PROP,
3630 &error_abort);
3631 pagesize = host_memory_backend_pagesize(MEMORY_BACKEND(memdev));
3632 if (!spapr_check_pagesize(spapr, pagesize, errp)) {
3633 return;
3636 pc_dimm_pre_plug(dimm, MACHINE(hotplug_dev), NULL, errp);
3639 struct SpaprDimmState {
3640 PCDIMMDevice *dimm;
3641 uint32_t nr_lmbs;
3642 QTAILQ_ENTRY(SpaprDimmState) next;
3645 static SpaprDimmState *spapr_pending_dimm_unplugs_find(SpaprMachineState *s,
3646 PCDIMMDevice *dimm)
3648 SpaprDimmState *dimm_state = NULL;
3650 QTAILQ_FOREACH(dimm_state, &s->pending_dimm_unplugs, next) {
3651 if (dimm_state->dimm == dimm) {
3652 break;
3655 return dimm_state;
3658 static SpaprDimmState *spapr_pending_dimm_unplugs_add(SpaprMachineState *spapr,
3659 uint32_t nr_lmbs,
3660 PCDIMMDevice *dimm)
3662 SpaprDimmState *ds = NULL;
3665 * If this request is for a DIMM whose removal had failed earlier
3666 * (due to guest's refusal to remove the LMBs), we would have this
3667 * dimm already in the pending_dimm_unplugs list. In that
3668 * case don't add again.
3670 ds = spapr_pending_dimm_unplugs_find(spapr, dimm);
3671 if (!ds) {
3672 ds = g_new0(SpaprDimmState, 1);
3673 ds->nr_lmbs = nr_lmbs;
3674 ds->dimm = dimm;
3675 QTAILQ_INSERT_HEAD(&spapr->pending_dimm_unplugs, ds, next);
3677 return ds;
3680 static void spapr_pending_dimm_unplugs_remove(SpaprMachineState *spapr,
3681 SpaprDimmState *dimm_state)
3683 QTAILQ_REMOVE(&spapr->pending_dimm_unplugs, dimm_state, next);
3684 g_free(dimm_state);
3687 static SpaprDimmState *spapr_recover_pending_dimm_state(SpaprMachineState *ms,
3688 PCDIMMDevice *dimm)
3690 SpaprDrc *drc;
3691 uint64_t size = memory_device_get_region_size(MEMORY_DEVICE(dimm),
3692 &error_abort);
3693 uint32_t nr_lmbs = size / SPAPR_MEMORY_BLOCK_SIZE;
3694 uint32_t avail_lmbs = 0;
3695 uint64_t addr_start, addr;
3696 int i;
3698 addr_start = object_property_get_uint(OBJECT(dimm), PC_DIMM_ADDR_PROP,
3699 &error_abort);
3701 addr = addr_start;
3702 for (i = 0; i < nr_lmbs; i++) {
3703 drc = spapr_drc_by_id(TYPE_SPAPR_DRC_LMB,
3704 addr / SPAPR_MEMORY_BLOCK_SIZE);
3705 g_assert(drc);
3706 if (drc->dev) {
3707 avail_lmbs++;
3709 addr += SPAPR_MEMORY_BLOCK_SIZE;
3712 return spapr_pending_dimm_unplugs_add(ms, avail_lmbs, dimm);
3715 void spapr_memory_unplug_rollback(SpaprMachineState *spapr, DeviceState *dev)
3717 SpaprDimmState *ds;
3718 PCDIMMDevice *dimm;
3719 SpaprDrc *drc;
3720 uint32_t nr_lmbs;
3721 uint64_t size, addr_start, addr;
3722 g_autofree char *qapi_error = NULL;
3723 int i;
3725 if (!dev) {
3726 return;
3729 dimm = PC_DIMM(dev);
3730 ds = spapr_pending_dimm_unplugs_find(spapr, dimm);
3733 * 'ds == NULL' would mean that the DIMM doesn't have a pending
3734 * unplug state, but one of its DRC is marked as unplug_requested.
3735 * This is bad and weird enough to g_assert() out.
3737 g_assert(ds);
3739 spapr_pending_dimm_unplugs_remove(spapr, ds);
3741 size = memory_device_get_region_size(MEMORY_DEVICE(dimm), &error_abort);
3742 nr_lmbs = size / SPAPR_MEMORY_BLOCK_SIZE;
3744 addr_start = object_property_get_uint(OBJECT(dimm), PC_DIMM_ADDR_PROP,
3745 &error_abort);
3747 addr = addr_start;
3748 for (i = 0; i < nr_lmbs; i++) {
3749 drc = spapr_drc_by_id(TYPE_SPAPR_DRC_LMB,
3750 addr / SPAPR_MEMORY_BLOCK_SIZE);
3751 g_assert(drc);
3753 drc->unplug_requested = false;
3754 addr += SPAPR_MEMORY_BLOCK_SIZE;
3758 * Tell QAPI that something happened and the memory
3759 * hotunplug wasn't successful. Keep sending
3760 * MEM_UNPLUG_ERROR even while sending
3761 * DEVICE_UNPLUG_GUEST_ERROR until the deprecation of
3762 * MEM_UNPLUG_ERROR is due.
3764 qapi_error = g_strdup_printf("Memory hotunplug rejected by the guest "
3765 "for device %s", dev->id);
3767 qapi_event_send_mem_unplug_error(dev->id ? : "", qapi_error);
3769 qapi_event_send_device_unplug_guest_error(dev->id,
3770 dev->canonical_path);
3773 /* Callback to be called during DRC release. */
3774 void spapr_lmb_release(DeviceState *dev)
3776 HotplugHandler *hotplug_ctrl = qdev_get_hotplug_handler(dev);
3777 SpaprMachineState *spapr = SPAPR_MACHINE(hotplug_ctrl);
3778 SpaprDimmState *ds = spapr_pending_dimm_unplugs_find(spapr, PC_DIMM(dev));
3780 /* This information will get lost if a migration occurs
3781 * during the unplug process. In this case recover it. */
3782 if (ds == NULL) {
3783 ds = spapr_recover_pending_dimm_state(spapr, PC_DIMM(dev));
3784 g_assert(ds);
3785 /* The DRC being examined by the caller at least must be counted */
3786 g_assert(ds->nr_lmbs);
3789 if (--ds->nr_lmbs) {
3790 return;
3794 * Now that all the LMBs have been removed by the guest, call the
3795 * unplug handler chain. This can never fail.
3797 hotplug_handler_unplug(hotplug_ctrl, dev, &error_abort);
3798 object_unparent(OBJECT(dev));
3801 static void spapr_memory_unplug(HotplugHandler *hotplug_dev, DeviceState *dev)
3803 SpaprMachineState *spapr = SPAPR_MACHINE(hotplug_dev);
3804 SpaprDimmState *ds = spapr_pending_dimm_unplugs_find(spapr, PC_DIMM(dev));
3806 /* We really shouldn't get this far without anything to unplug */
3807 g_assert(ds);
3809 pc_dimm_unplug(PC_DIMM(dev), MACHINE(hotplug_dev));
3810 qdev_unrealize(dev);
3811 spapr_pending_dimm_unplugs_remove(spapr, ds);
3814 static void spapr_memory_unplug_request(HotplugHandler *hotplug_dev,
3815 DeviceState *dev, Error **errp)
3817 SpaprMachineState *spapr = SPAPR_MACHINE(hotplug_dev);
3818 PCDIMMDevice *dimm = PC_DIMM(dev);
3819 uint32_t nr_lmbs;
3820 uint64_t size, addr_start, addr;
3821 int i;
3822 SpaprDrc *drc;
3824 if (object_dynamic_cast(OBJECT(dev), TYPE_NVDIMM)) {
3825 error_setg(errp, "nvdimm device hot unplug is not supported yet.");
3826 return;
3829 size = memory_device_get_region_size(MEMORY_DEVICE(dimm), &error_abort);
3830 nr_lmbs = size / SPAPR_MEMORY_BLOCK_SIZE;
3832 addr_start = object_property_get_uint(OBJECT(dimm), PC_DIMM_ADDR_PROP,
3833 &error_abort);
3836 * An existing pending dimm state for this DIMM means that there is an
3837 * unplug operation in progress, waiting for the spapr_lmb_release
3838 * callback to complete the job (BQL can't cover that far). In this case,
3839 * bail out to avoid detaching DRCs that were already released.
3841 if (spapr_pending_dimm_unplugs_find(spapr, dimm)) {
3842 error_setg(errp, "Memory unplug already in progress for device %s",
3843 dev->id);
3844 return;
3847 spapr_pending_dimm_unplugs_add(spapr, nr_lmbs, dimm);
3849 addr = addr_start;
3850 for (i = 0; i < nr_lmbs; i++) {
3851 drc = spapr_drc_by_id(TYPE_SPAPR_DRC_LMB,
3852 addr / SPAPR_MEMORY_BLOCK_SIZE);
3853 g_assert(drc);
3855 spapr_drc_unplug_request(drc);
3856 addr += SPAPR_MEMORY_BLOCK_SIZE;
3859 drc = spapr_drc_by_id(TYPE_SPAPR_DRC_LMB,
3860 addr_start / SPAPR_MEMORY_BLOCK_SIZE);
3861 spapr_hotplug_req_remove_by_count_indexed(SPAPR_DR_CONNECTOR_TYPE_LMB,
3862 nr_lmbs, spapr_drc_index(drc));
3865 /* Callback to be called during DRC release. */
3866 void spapr_core_release(DeviceState *dev)
3868 HotplugHandler *hotplug_ctrl = qdev_get_hotplug_handler(dev);
3870 /* Call the unplug handler chain. This can never fail. */
3871 hotplug_handler_unplug(hotplug_ctrl, dev, &error_abort);
3872 object_unparent(OBJECT(dev));
3875 static void spapr_core_unplug(HotplugHandler *hotplug_dev, DeviceState *dev)
3877 MachineState *ms = MACHINE(hotplug_dev);
3878 SpaprMachineClass *smc = SPAPR_MACHINE_GET_CLASS(ms);
3879 CPUCore *cc = CPU_CORE(dev);
3880 CPUArchId *core_slot = spapr_find_cpu_slot(ms, cc->core_id, NULL);
3882 if (smc->pre_2_10_has_unused_icps) {
3883 SpaprCpuCore *sc = SPAPR_CPU_CORE(OBJECT(dev));
3884 int i;
3886 for (i = 0; i < cc->nr_threads; i++) {
3887 CPUState *cs = CPU(sc->threads[i]);
3889 pre_2_10_vmstate_register_dummy_icp(cs->cpu_index);
3893 assert(core_slot);
3894 core_slot->cpu = NULL;
3895 qdev_unrealize(dev);
3898 static
3899 void spapr_core_unplug_request(HotplugHandler *hotplug_dev, DeviceState *dev,
3900 Error **errp)
3902 SpaprMachineState *spapr = SPAPR_MACHINE(OBJECT(hotplug_dev));
3903 int index;
3904 SpaprDrc *drc;
3905 CPUCore *cc = CPU_CORE(dev);
3907 if (!spapr_find_cpu_slot(MACHINE(hotplug_dev), cc->core_id, &index)) {
3908 error_setg(errp, "Unable to find CPU core with core-id: %d",
3909 cc->core_id);
3910 return;
3912 if (index == 0) {
3913 error_setg(errp, "Boot CPU core may not be unplugged");
3914 return;
3917 drc = spapr_drc_by_id(TYPE_SPAPR_DRC_CPU,
3918 spapr_vcpu_id(spapr, cc->core_id));
3919 g_assert(drc);
3921 if (!spapr_drc_unplug_requested(drc)) {
3922 spapr_drc_unplug_request(drc);
3926 * spapr_hotplug_req_remove_by_index is left unguarded, out of the
3927 * "!spapr_drc_unplug_requested" check, to allow for multiple IRQ
3928 * pulses removing the same CPU. Otherwise, in an failed hotunplug
3929 * attempt (e.g. the kernel will refuse to remove the last online
3930 * CPU), we will never attempt it again because unplug_requested
3931 * will still be 'true' in that case.
3933 spapr_hotplug_req_remove_by_index(drc);
3936 int spapr_core_dt_populate(SpaprDrc *drc, SpaprMachineState *spapr,
3937 void *fdt, int *fdt_start_offset, Error **errp)
3939 SpaprCpuCore *core = SPAPR_CPU_CORE(drc->dev);
3940 CPUState *cs = CPU(core->threads[0]);
3941 PowerPCCPU *cpu = POWERPC_CPU(cs);
3942 DeviceClass *dc = DEVICE_GET_CLASS(cs);
3943 int id = spapr_get_vcpu_id(cpu);
3944 g_autofree char *nodename = NULL;
3945 int offset;
3947 nodename = g_strdup_printf("%s@%x", dc->fw_name, id);
3948 offset = fdt_add_subnode(fdt, 0, nodename);
3950 spapr_dt_cpu(cs, fdt, offset, spapr);
3953 * spapr_dt_cpu() does not fill the 'name' property in the
3954 * CPU node. The function is called during boot process, before
3955 * and after CAS, and overwriting the 'name' property written
3956 * by SLOF is not allowed.
3958 * Write it manually after spapr_dt_cpu(). This makes the hotplug
3959 * CPUs more compatible with the coldplugged ones, which have
3960 * the 'name' property. Linux Kernel also relies on this
3961 * property to identify CPU nodes.
3963 _FDT((fdt_setprop_string(fdt, offset, "name", nodename)));
3965 *fdt_start_offset = offset;
3966 return 0;
3969 static void spapr_core_plug(HotplugHandler *hotplug_dev, DeviceState *dev)
3971 SpaprMachineState *spapr = SPAPR_MACHINE(OBJECT(hotplug_dev));
3972 MachineClass *mc = MACHINE_GET_CLASS(spapr);
3973 SpaprMachineClass *smc = SPAPR_MACHINE_CLASS(mc);
3974 SpaprCpuCore *core = SPAPR_CPU_CORE(OBJECT(dev));
3975 CPUCore *cc = CPU_CORE(dev);
3976 CPUState *cs;
3977 SpaprDrc *drc;
3978 CPUArchId *core_slot;
3979 int index;
3980 bool hotplugged = spapr_drc_hotplugged(dev);
3981 int i;
3983 core_slot = spapr_find_cpu_slot(MACHINE(hotplug_dev), cc->core_id, &index);
3984 g_assert(core_slot); /* Already checked in spapr_core_pre_plug() */
3986 drc = spapr_drc_by_id(TYPE_SPAPR_DRC_CPU,
3987 spapr_vcpu_id(spapr, cc->core_id));
3989 g_assert(drc || !mc->has_hotpluggable_cpus);
3991 if (drc) {
3993 * spapr_core_pre_plug() already buys us this is a brand new
3994 * core being plugged into a free slot. Nothing should already
3995 * be attached to the corresponding DRC.
3997 spapr_drc_attach(drc, dev);
3999 if (hotplugged) {
4001 * Send hotplug notification interrupt to the guest only
4002 * in case of hotplugged CPUs.
4004 spapr_hotplug_req_add_by_index(drc);
4005 } else {
4006 spapr_drc_reset(drc);
4010 core_slot->cpu = OBJECT(dev);
4013 * Set compatibility mode to match the boot CPU, which was either set
4014 * by the machine reset code or by CAS. This really shouldn't fail at
4015 * this point.
4017 if (hotplugged) {
4018 for (i = 0; i < cc->nr_threads; i++) {
4019 ppc_set_compat(core->threads[i], POWERPC_CPU(first_cpu)->compat_pvr,
4020 &error_abort);
4024 if (smc->pre_2_10_has_unused_icps) {
4025 for (i = 0; i < cc->nr_threads; i++) {
4026 cs = CPU(core->threads[i]);
4027 pre_2_10_vmstate_unregister_dummy_icp(cs->cpu_index);
4032 static void spapr_core_pre_plug(HotplugHandler *hotplug_dev, DeviceState *dev,
4033 Error **errp)
4035 MachineState *machine = MACHINE(OBJECT(hotplug_dev));
4036 MachineClass *mc = MACHINE_GET_CLASS(hotplug_dev);
4037 CPUCore *cc = CPU_CORE(dev);
4038 const char *base_core_type = spapr_get_cpu_core_type(machine->cpu_type);
4039 const char *type = object_get_typename(OBJECT(dev));
4040 CPUArchId *core_slot;
4041 int index;
4042 unsigned int smp_threads = machine->smp.threads;
4044 if (dev->hotplugged && !mc->has_hotpluggable_cpus) {
4045 error_setg(errp, "CPU hotplug not supported for this machine");
4046 return;
4049 if (strcmp(base_core_type, type)) {
4050 error_setg(errp, "CPU core type should be %s", base_core_type);
4051 return;
4054 if (cc->core_id % smp_threads) {
4055 error_setg(errp, "invalid core id %d", cc->core_id);
4056 return;
4060 * In general we should have homogeneous threads-per-core, but old
4061 * (pre hotplug support) machine types allow the last core to have
4062 * reduced threads as a compatibility hack for when we allowed
4063 * total vcpus not a multiple of threads-per-core.
4065 if (mc->has_hotpluggable_cpus && (cc->nr_threads != smp_threads)) {
4066 error_setg(errp, "invalid nr-threads %d, must be %d", cc->nr_threads,
4067 smp_threads);
4068 return;
4071 core_slot = spapr_find_cpu_slot(MACHINE(hotplug_dev), cc->core_id, &index);
4072 if (!core_slot) {
4073 error_setg(errp, "core id %d out of range", cc->core_id);
4074 return;
4077 if (core_slot->cpu) {
4078 error_setg(errp, "core %d already populated", cc->core_id);
4079 return;
4082 numa_cpu_pre_plug(core_slot, dev, errp);
4085 int spapr_phb_dt_populate(SpaprDrc *drc, SpaprMachineState *spapr,
4086 void *fdt, int *fdt_start_offset, Error **errp)
4088 SpaprPhbState *sphb = SPAPR_PCI_HOST_BRIDGE(drc->dev);
4089 int intc_phandle;
4091 intc_phandle = spapr_irq_get_phandle(spapr, spapr->fdt_blob, errp);
4092 if (intc_phandle <= 0) {
4093 return -1;
4096 if (spapr_dt_phb(spapr, sphb, intc_phandle, fdt, fdt_start_offset)) {
4097 error_setg(errp, "unable to create FDT node for PHB %d", sphb->index);
4098 return -1;
4101 /* generally SLOF creates these, for hotplug it's up to QEMU */
4102 _FDT(fdt_setprop_string(fdt, *fdt_start_offset, "name", "pci"));
4104 return 0;
4107 static bool spapr_phb_pre_plug(HotplugHandler *hotplug_dev, DeviceState *dev,
4108 Error **errp)
4110 SpaprMachineState *spapr = SPAPR_MACHINE(OBJECT(hotplug_dev));
4111 SpaprPhbState *sphb = SPAPR_PCI_HOST_BRIDGE(dev);
4112 SpaprMachineClass *smc = SPAPR_MACHINE_GET_CLASS(spapr);
4113 const unsigned windows_supported = spapr_phb_windows_supported(sphb);
4114 SpaprDrc *drc;
4116 if (dev->hotplugged && !smc->dr_phb_enabled) {
4117 error_setg(errp, "PHB hotplug not supported for this machine");
4118 return false;
4121 if (sphb->index == (uint32_t)-1) {
4122 error_setg(errp, "\"index\" for PAPR PHB is mandatory");
4123 return false;
4126 drc = spapr_drc_by_id(TYPE_SPAPR_DRC_PHB, sphb->index);
4127 if (drc && drc->dev) {
4128 error_setg(errp, "PHB %d already attached", sphb->index);
4129 return false;
4133 * This will check that sphb->index doesn't exceed the maximum number of
4134 * PHBs for the current machine type.
4136 return
4137 smc->phb_placement(spapr, sphb->index,
4138 &sphb->buid, &sphb->io_win_addr,
4139 &sphb->mem_win_addr, &sphb->mem64_win_addr,
4140 windows_supported, sphb->dma_liobn,
4141 errp);
4144 static void spapr_phb_plug(HotplugHandler *hotplug_dev, DeviceState *dev)
4146 SpaprMachineState *spapr = SPAPR_MACHINE(OBJECT(hotplug_dev));
4147 SpaprMachineClass *smc = SPAPR_MACHINE_GET_CLASS(spapr);
4148 SpaprPhbState *sphb = SPAPR_PCI_HOST_BRIDGE(dev);
4149 SpaprDrc *drc;
4150 bool hotplugged = spapr_drc_hotplugged(dev);
4152 if (!smc->dr_phb_enabled) {
4153 return;
4156 drc = spapr_drc_by_id(TYPE_SPAPR_DRC_PHB, sphb->index);
4157 /* hotplug hooks should check it's enabled before getting this far */
4158 assert(drc);
4160 /* spapr_phb_pre_plug() already checked the DRC is attachable */
4161 spapr_drc_attach(drc, dev);
4163 if (hotplugged) {
4164 spapr_hotplug_req_add_by_index(drc);
4165 } else {
4166 spapr_drc_reset(drc);
4170 void spapr_phb_release(DeviceState *dev)
4172 HotplugHandler *hotplug_ctrl = qdev_get_hotplug_handler(dev);
4174 hotplug_handler_unplug(hotplug_ctrl, dev, &error_abort);
4175 object_unparent(OBJECT(dev));
4178 static void spapr_phb_unplug(HotplugHandler *hotplug_dev, DeviceState *dev)
4180 qdev_unrealize(dev);
4183 static void spapr_phb_unplug_request(HotplugHandler *hotplug_dev,
4184 DeviceState *dev, Error **errp)
4186 SpaprPhbState *sphb = SPAPR_PCI_HOST_BRIDGE(dev);
4187 SpaprDrc *drc;
4189 drc = spapr_drc_by_id(TYPE_SPAPR_DRC_PHB, sphb->index);
4190 assert(drc);
4192 if (!spapr_drc_unplug_requested(drc)) {
4193 spapr_drc_unplug_request(drc);
4194 spapr_hotplug_req_remove_by_index(drc);
4195 } else {
4196 error_setg(errp,
4197 "PCI Host Bridge unplug already in progress for device %s",
4198 dev->id);
4202 static
4203 bool spapr_tpm_proxy_pre_plug(HotplugHandler *hotplug_dev, DeviceState *dev,
4204 Error **errp)
4206 SpaprMachineState *spapr = SPAPR_MACHINE(OBJECT(hotplug_dev));
4208 if (spapr->tpm_proxy != NULL) {
4209 error_setg(errp, "Only one TPM proxy can be specified for this machine");
4210 return false;
4213 return true;
4216 static void spapr_tpm_proxy_plug(HotplugHandler *hotplug_dev, DeviceState *dev)
4218 SpaprMachineState *spapr = SPAPR_MACHINE(OBJECT(hotplug_dev));
4219 SpaprTpmProxy *tpm_proxy = SPAPR_TPM_PROXY(dev);
4221 /* Already checked in spapr_tpm_proxy_pre_plug() */
4222 g_assert(spapr->tpm_proxy == NULL);
4224 spapr->tpm_proxy = tpm_proxy;
4227 static void spapr_tpm_proxy_unplug(HotplugHandler *hotplug_dev, DeviceState *dev)
4229 SpaprMachineState *spapr = SPAPR_MACHINE(OBJECT(hotplug_dev));
4231 qdev_unrealize(dev);
4232 object_unparent(OBJECT(dev));
4233 spapr->tpm_proxy = NULL;
4236 static void spapr_machine_device_plug(HotplugHandler *hotplug_dev,
4237 DeviceState *dev, Error **errp)
4239 if (object_dynamic_cast(OBJECT(dev), TYPE_PC_DIMM)) {
4240 spapr_memory_plug(hotplug_dev, dev);
4241 } else if (object_dynamic_cast(OBJECT(dev), TYPE_SPAPR_CPU_CORE)) {
4242 spapr_core_plug(hotplug_dev, dev);
4243 } else if (object_dynamic_cast(OBJECT(dev), TYPE_SPAPR_PCI_HOST_BRIDGE)) {
4244 spapr_phb_plug(hotplug_dev, dev);
4245 } else if (object_dynamic_cast(OBJECT(dev), TYPE_SPAPR_TPM_PROXY)) {
4246 spapr_tpm_proxy_plug(hotplug_dev, dev);
4250 static void spapr_machine_device_unplug(HotplugHandler *hotplug_dev,
4251 DeviceState *dev, Error **errp)
4253 if (object_dynamic_cast(OBJECT(dev), TYPE_PC_DIMM)) {
4254 spapr_memory_unplug(hotplug_dev, dev);
4255 } else if (object_dynamic_cast(OBJECT(dev), TYPE_SPAPR_CPU_CORE)) {
4256 spapr_core_unplug(hotplug_dev, dev);
4257 } else if (object_dynamic_cast(OBJECT(dev), TYPE_SPAPR_PCI_HOST_BRIDGE)) {
4258 spapr_phb_unplug(hotplug_dev, dev);
4259 } else if (object_dynamic_cast(OBJECT(dev), TYPE_SPAPR_TPM_PROXY)) {
4260 spapr_tpm_proxy_unplug(hotplug_dev, dev);
4264 bool spapr_memory_hot_unplug_supported(SpaprMachineState *spapr)
4266 return spapr_ovec_test(spapr->ov5_cas, OV5_HP_EVT) ||
4268 * CAS will process all pending unplug requests.
4270 * HACK: a guest could theoretically have cleared all bits in OV5,
4271 * but none of the guests we care for do.
4273 spapr_ovec_empty(spapr->ov5_cas);
4276 static void spapr_machine_device_unplug_request(HotplugHandler *hotplug_dev,
4277 DeviceState *dev, Error **errp)
4279 SpaprMachineState *sms = SPAPR_MACHINE(OBJECT(hotplug_dev));
4280 MachineClass *mc = MACHINE_GET_CLASS(sms);
4281 SpaprMachineClass *smc = SPAPR_MACHINE_CLASS(mc);
4283 if (object_dynamic_cast(OBJECT(dev), TYPE_PC_DIMM)) {
4284 if (spapr_memory_hot_unplug_supported(sms)) {
4285 spapr_memory_unplug_request(hotplug_dev, dev, errp);
4286 } else {
4287 error_setg(errp, "Memory hot unplug not supported for this guest");
4289 } else if (object_dynamic_cast(OBJECT(dev), TYPE_SPAPR_CPU_CORE)) {
4290 if (!mc->has_hotpluggable_cpus) {
4291 error_setg(errp, "CPU hot unplug not supported on this machine");
4292 return;
4294 spapr_core_unplug_request(hotplug_dev, dev, errp);
4295 } else if (object_dynamic_cast(OBJECT(dev), TYPE_SPAPR_PCI_HOST_BRIDGE)) {
4296 if (!smc->dr_phb_enabled) {
4297 error_setg(errp, "PHB hot unplug not supported on this machine");
4298 return;
4300 spapr_phb_unplug_request(hotplug_dev, dev, errp);
4301 } else if (object_dynamic_cast(OBJECT(dev), TYPE_SPAPR_TPM_PROXY)) {
4302 spapr_tpm_proxy_unplug(hotplug_dev, dev);
4306 static void spapr_machine_device_pre_plug(HotplugHandler *hotplug_dev,
4307 DeviceState *dev, Error **errp)
4309 if (object_dynamic_cast(OBJECT(dev), TYPE_PC_DIMM)) {
4310 spapr_memory_pre_plug(hotplug_dev, dev, errp);
4311 } else if (object_dynamic_cast(OBJECT(dev), TYPE_SPAPR_CPU_CORE)) {
4312 spapr_core_pre_plug(hotplug_dev, dev, errp);
4313 } else if (object_dynamic_cast(OBJECT(dev), TYPE_SPAPR_PCI_HOST_BRIDGE)) {
4314 spapr_phb_pre_plug(hotplug_dev, dev, errp);
4315 } else if (object_dynamic_cast(OBJECT(dev), TYPE_SPAPR_TPM_PROXY)) {
4316 spapr_tpm_proxy_pre_plug(hotplug_dev, dev, errp);
4320 static HotplugHandler *spapr_get_hotplug_handler(MachineState *machine,
4321 DeviceState *dev)
4323 if (object_dynamic_cast(OBJECT(dev), TYPE_PC_DIMM) ||
4324 object_dynamic_cast(OBJECT(dev), TYPE_SPAPR_CPU_CORE) ||
4325 object_dynamic_cast(OBJECT(dev), TYPE_SPAPR_PCI_HOST_BRIDGE) ||
4326 object_dynamic_cast(OBJECT(dev), TYPE_SPAPR_TPM_PROXY)) {
4327 return HOTPLUG_HANDLER(machine);
4329 if (object_dynamic_cast(OBJECT(dev), TYPE_PCI_DEVICE)) {
4330 PCIDevice *pcidev = PCI_DEVICE(dev);
4331 PCIBus *root = pci_device_root_bus(pcidev);
4332 SpaprPhbState *phb =
4333 (SpaprPhbState *)object_dynamic_cast(OBJECT(BUS(root)->parent),
4334 TYPE_SPAPR_PCI_HOST_BRIDGE);
4336 if (phb) {
4337 return HOTPLUG_HANDLER(phb);
4340 return NULL;
4343 static CpuInstanceProperties
4344 spapr_cpu_index_to_props(MachineState *machine, unsigned cpu_index)
4346 CPUArchId *core_slot;
4347 MachineClass *mc = MACHINE_GET_CLASS(machine);
4349 /* make sure possible_cpu are initialized */
4350 mc->possible_cpu_arch_ids(machine);
4351 /* get CPU core slot containing thread that matches cpu_index */
4352 core_slot = spapr_find_cpu_slot(machine, cpu_index, NULL);
4353 assert(core_slot);
4354 return core_slot->props;
4357 static int64_t spapr_get_default_cpu_node_id(const MachineState *ms, int idx)
4359 return idx / ms->smp.cores % ms->numa_state->num_nodes;
4362 static const CPUArchIdList *spapr_possible_cpu_arch_ids(MachineState *machine)
4364 int i;
4365 unsigned int smp_threads = machine->smp.threads;
4366 unsigned int smp_cpus = machine->smp.cpus;
4367 const char *core_type;
4368 int spapr_max_cores = machine->smp.max_cpus / smp_threads;
4369 MachineClass *mc = MACHINE_GET_CLASS(machine);
4371 if (!mc->has_hotpluggable_cpus) {
4372 spapr_max_cores = QEMU_ALIGN_UP(smp_cpus, smp_threads) / smp_threads;
4374 if (machine->possible_cpus) {
4375 assert(machine->possible_cpus->len == spapr_max_cores);
4376 return machine->possible_cpus;
4379 core_type = spapr_get_cpu_core_type(machine->cpu_type);
4380 if (!core_type) {
4381 error_report("Unable to find sPAPR CPU Core definition");
4382 exit(1);
4385 machine->possible_cpus = g_malloc0(sizeof(CPUArchIdList) +
4386 sizeof(CPUArchId) * spapr_max_cores);
4387 machine->possible_cpus->len = spapr_max_cores;
4388 for (i = 0; i < machine->possible_cpus->len; i++) {
4389 int core_id = i * smp_threads;
4391 machine->possible_cpus->cpus[i].type = core_type;
4392 machine->possible_cpus->cpus[i].vcpus_count = smp_threads;
4393 machine->possible_cpus->cpus[i].arch_id = core_id;
4394 machine->possible_cpus->cpus[i].props.has_core_id = true;
4395 machine->possible_cpus->cpus[i].props.core_id = core_id;
4397 return machine->possible_cpus;
4400 static bool spapr_phb_placement(SpaprMachineState *spapr, uint32_t index,
4401 uint64_t *buid, hwaddr *pio,
4402 hwaddr *mmio32, hwaddr *mmio64,
4403 unsigned n_dma, uint32_t *liobns, Error **errp)
4406 * New-style PHB window placement.
4408 * Goals: Gives large (1TiB), naturally aligned 64-bit MMIO window
4409 * for each PHB, in addition to 2GiB 32-bit MMIO and 64kiB PIO
4410 * windows.
4412 * Some guest kernels can't work with MMIO windows above 1<<46
4413 * (64TiB), so we place up to 31 PHBs in the area 32TiB..64TiB
4415 * 32TiB..(33TiB+1984kiB) contains the 64kiB PIO windows for each
4416 * PHB stacked together. (32TiB+2GiB)..(32TiB+64GiB) contains the
4417 * 2GiB 32-bit MMIO windows for each PHB. Then 33..64TiB has the
4418 * 1TiB 64-bit MMIO windows for each PHB.
4420 const uint64_t base_buid = 0x800000020000000ULL;
4421 int i;
4423 /* Sanity check natural alignments */
4424 QEMU_BUILD_BUG_ON((SPAPR_PCI_BASE % SPAPR_PCI_MEM64_WIN_SIZE) != 0);
4425 QEMU_BUILD_BUG_ON((SPAPR_PCI_LIMIT % SPAPR_PCI_MEM64_WIN_SIZE) != 0);
4426 QEMU_BUILD_BUG_ON((SPAPR_PCI_MEM64_WIN_SIZE % SPAPR_PCI_MEM32_WIN_SIZE) != 0);
4427 QEMU_BUILD_BUG_ON((SPAPR_PCI_MEM32_WIN_SIZE % SPAPR_PCI_IO_WIN_SIZE) != 0);
4428 /* Sanity check bounds */
4429 QEMU_BUILD_BUG_ON((SPAPR_MAX_PHBS * SPAPR_PCI_IO_WIN_SIZE) >
4430 SPAPR_PCI_MEM32_WIN_SIZE);
4431 QEMU_BUILD_BUG_ON((SPAPR_MAX_PHBS * SPAPR_PCI_MEM32_WIN_SIZE) >
4432 SPAPR_PCI_MEM64_WIN_SIZE);
4434 if (index >= SPAPR_MAX_PHBS) {
4435 error_setg(errp, "\"index\" for PAPR PHB is too large (max %llu)",
4436 SPAPR_MAX_PHBS - 1);
4437 return false;
4440 *buid = base_buid + index;
4441 for (i = 0; i < n_dma; ++i) {
4442 liobns[i] = SPAPR_PCI_LIOBN(index, i);
4445 *pio = SPAPR_PCI_BASE + index * SPAPR_PCI_IO_WIN_SIZE;
4446 *mmio32 = SPAPR_PCI_BASE + (index + 1) * SPAPR_PCI_MEM32_WIN_SIZE;
4447 *mmio64 = SPAPR_PCI_BASE + (index + 1) * SPAPR_PCI_MEM64_WIN_SIZE;
4448 return true;
4451 static ICSState *spapr_ics_get(XICSFabric *dev, int irq)
4453 SpaprMachineState *spapr = SPAPR_MACHINE(dev);
4455 return ics_valid_irq(spapr->ics, irq) ? spapr->ics : NULL;
4458 static void spapr_ics_resend(XICSFabric *dev)
4460 SpaprMachineState *spapr = SPAPR_MACHINE(dev);
4462 ics_resend(spapr->ics);
4465 static ICPState *spapr_icp_get(XICSFabric *xi, int vcpu_id)
4467 PowerPCCPU *cpu = spapr_find_cpu(vcpu_id);
4469 return cpu ? spapr_cpu_state(cpu)->icp : NULL;
4472 static void spapr_pic_print_info(InterruptStatsProvider *obj,
4473 Monitor *mon)
4475 SpaprMachineState *spapr = SPAPR_MACHINE(obj);
4477 spapr_irq_print_info(spapr, mon);
4478 monitor_printf(mon, "irqchip: %s\n",
4479 kvm_irqchip_in_kernel() ? "in-kernel" : "emulated");
4483 * This is a XIVE only operation
4485 static int spapr_match_nvt(XiveFabric *xfb, uint8_t format,
4486 uint8_t nvt_blk, uint32_t nvt_idx,
4487 bool cam_ignore, uint8_t priority,
4488 uint32_t logic_serv, XiveTCTXMatch *match)
4490 SpaprMachineState *spapr = SPAPR_MACHINE(xfb);
4491 XivePresenter *xptr = XIVE_PRESENTER(spapr->active_intc);
4492 XivePresenterClass *xpc = XIVE_PRESENTER_GET_CLASS(xptr);
4493 int count;
4495 count = xpc->match_nvt(xptr, format, nvt_blk, nvt_idx, cam_ignore,
4496 priority, logic_serv, match);
4497 if (count < 0) {
4498 return count;
4502 * When we implement the save and restore of the thread interrupt
4503 * contexts in the enter/exit CPU handlers of the machine and the
4504 * escalations in QEMU, we should be able to handle non dispatched
4505 * vCPUs.
4507 * Until this is done, the sPAPR machine should find at least one
4508 * matching context always.
4510 if (count == 0) {
4511 qemu_log_mask(LOG_GUEST_ERROR, "XIVE: NVT %x/%x is not dispatched\n",
4512 nvt_blk, nvt_idx);
4515 return count;
4518 int spapr_get_vcpu_id(PowerPCCPU *cpu)
4520 return cpu->vcpu_id;
4523 bool spapr_set_vcpu_id(PowerPCCPU *cpu, int cpu_index, Error **errp)
4525 SpaprMachineState *spapr = SPAPR_MACHINE(qdev_get_machine());
4526 MachineState *ms = MACHINE(spapr);
4527 int vcpu_id;
4529 vcpu_id = spapr_vcpu_id(spapr, cpu_index);
4531 if (kvm_enabled() && !kvm_vcpu_id_is_valid(vcpu_id)) {
4532 error_setg(errp, "Can't create CPU with id %d in KVM", vcpu_id);
4533 error_append_hint(errp, "Adjust the number of cpus to %d "
4534 "or try to raise the number of threads per core\n",
4535 vcpu_id * ms->smp.threads / spapr->vsmt);
4536 return false;
4539 cpu->vcpu_id = vcpu_id;
4540 return true;
4543 PowerPCCPU *spapr_find_cpu(int vcpu_id)
4545 CPUState *cs;
4547 CPU_FOREACH(cs) {
4548 PowerPCCPU *cpu = POWERPC_CPU(cs);
4550 if (spapr_get_vcpu_id(cpu) == vcpu_id) {
4551 return cpu;
4555 return NULL;
4558 static bool spapr_cpu_in_nested(PowerPCCPU *cpu)
4560 SpaprCpuState *spapr_cpu = spapr_cpu_state(cpu);
4562 return spapr_cpu->in_nested;
4565 static void spapr_cpu_exec_enter(PPCVirtualHypervisor *vhyp, PowerPCCPU *cpu)
4567 SpaprCpuState *spapr_cpu = spapr_cpu_state(cpu);
4569 /* These are only called by TCG, KVM maintains dispatch state */
4571 spapr_cpu->prod = false;
4572 if (spapr_cpu->vpa_addr) {
4573 CPUState *cs = CPU(cpu);
4574 uint32_t dispatch;
4576 dispatch = ldl_be_phys(cs->as,
4577 spapr_cpu->vpa_addr + VPA_DISPATCH_COUNTER);
4578 dispatch++;
4579 if ((dispatch & 1) != 0) {
4580 qemu_log_mask(LOG_GUEST_ERROR,
4581 "VPA: incorrect dispatch counter value for "
4582 "dispatched partition %u, correcting.\n", dispatch);
4583 dispatch++;
4585 stl_be_phys(cs->as,
4586 spapr_cpu->vpa_addr + VPA_DISPATCH_COUNTER, dispatch);
4590 static void spapr_cpu_exec_exit(PPCVirtualHypervisor *vhyp, PowerPCCPU *cpu)
4592 SpaprCpuState *spapr_cpu = spapr_cpu_state(cpu);
4594 if (spapr_cpu->vpa_addr) {
4595 CPUState *cs = CPU(cpu);
4596 uint32_t dispatch;
4598 dispatch = ldl_be_phys(cs->as,
4599 spapr_cpu->vpa_addr + VPA_DISPATCH_COUNTER);
4600 dispatch++;
4601 if ((dispatch & 1) != 1) {
4602 qemu_log_mask(LOG_GUEST_ERROR,
4603 "VPA: incorrect dispatch counter value for "
4604 "preempted partition %u, correcting.\n", dispatch);
4605 dispatch++;
4607 stl_be_phys(cs->as,
4608 spapr_cpu->vpa_addr + VPA_DISPATCH_COUNTER, dispatch);
4612 static void spapr_machine_class_init(ObjectClass *oc, void *data)
4614 MachineClass *mc = MACHINE_CLASS(oc);
4615 SpaprMachineClass *smc = SPAPR_MACHINE_CLASS(oc);
4616 FWPathProviderClass *fwc = FW_PATH_PROVIDER_CLASS(oc);
4617 NMIClass *nc = NMI_CLASS(oc);
4618 HotplugHandlerClass *hc = HOTPLUG_HANDLER_CLASS(oc);
4619 PPCVirtualHypervisorClass *vhc = PPC_VIRTUAL_HYPERVISOR_CLASS(oc);
4620 XICSFabricClass *xic = XICS_FABRIC_CLASS(oc);
4621 InterruptStatsProviderClass *ispc = INTERRUPT_STATS_PROVIDER_CLASS(oc);
4622 XiveFabricClass *xfc = XIVE_FABRIC_CLASS(oc);
4623 VofMachineIfClass *vmc = VOF_MACHINE_CLASS(oc);
4625 mc->desc = "pSeries Logical Partition (PAPR compliant)";
4626 mc->ignore_boot_device_suffixes = true;
4629 * We set up the default / latest behaviour here. The class_init
4630 * functions for the specific versioned machine types can override
4631 * these details for backwards compatibility
4633 mc->init = spapr_machine_init;
4634 mc->reset = spapr_machine_reset;
4635 mc->block_default_type = IF_SCSI;
4638 * Setting max_cpus to INT32_MAX. Both KVM and TCG max_cpus values
4639 * should be limited by the host capability instead of hardcoded.
4640 * max_cpus for KVM guests will be checked in kvm_init(), and TCG
4641 * guests are welcome to have as many CPUs as the host are capable
4642 * of emulate.
4644 mc->max_cpus = INT32_MAX;
4646 mc->no_parallel = 1;
4647 mc->default_boot_order = "";
4648 mc->default_ram_size = 512 * MiB;
4649 mc->default_ram_id = "ppc_spapr.ram";
4650 mc->default_display = "std";
4651 mc->kvm_type = spapr_kvm_type;
4652 machine_class_allow_dynamic_sysbus_dev(mc, TYPE_SPAPR_PCI_HOST_BRIDGE);
4653 mc->pci_allow_0_address = true;
4654 assert(!mc->get_hotplug_handler);
4655 mc->get_hotplug_handler = spapr_get_hotplug_handler;
4656 hc->pre_plug = spapr_machine_device_pre_plug;
4657 hc->plug = spapr_machine_device_plug;
4658 mc->cpu_index_to_instance_props = spapr_cpu_index_to_props;
4659 mc->get_default_cpu_node_id = spapr_get_default_cpu_node_id;
4660 mc->possible_cpu_arch_ids = spapr_possible_cpu_arch_ids;
4661 hc->unplug_request = spapr_machine_device_unplug_request;
4662 hc->unplug = spapr_machine_device_unplug;
4664 smc->dr_lmb_enabled = true;
4665 smc->update_dt_enabled = true;
4666 mc->default_cpu_type = POWERPC_CPU_TYPE_NAME("power9_v2.2");
4667 mc->has_hotpluggable_cpus = true;
4668 mc->nvdimm_supported = true;
4669 smc->resize_hpt_default = SPAPR_RESIZE_HPT_ENABLED;
4670 fwc->get_dev_path = spapr_get_fw_dev_path;
4671 nc->nmi_monitor_handler = spapr_nmi;
4672 smc->phb_placement = spapr_phb_placement;
4673 vhc->cpu_in_nested = spapr_cpu_in_nested;
4674 vhc->deliver_hv_excp = spapr_exit_nested;
4675 vhc->hypercall = emulate_spapr_hypercall;
4676 vhc->hpt_mask = spapr_hpt_mask;
4677 vhc->map_hptes = spapr_map_hptes;
4678 vhc->unmap_hptes = spapr_unmap_hptes;
4679 vhc->hpte_set_c = spapr_hpte_set_c;
4680 vhc->hpte_set_r = spapr_hpte_set_r;
4681 vhc->get_pate = spapr_get_pate;
4682 vhc->encode_hpt_for_kvm_pr = spapr_encode_hpt_for_kvm_pr;
4683 vhc->cpu_exec_enter = spapr_cpu_exec_enter;
4684 vhc->cpu_exec_exit = spapr_cpu_exec_exit;
4685 xic->ics_get = spapr_ics_get;
4686 xic->ics_resend = spapr_ics_resend;
4687 xic->icp_get = spapr_icp_get;
4688 ispc->print_info = spapr_pic_print_info;
4689 /* Force NUMA node memory size to be a multiple of
4690 * SPAPR_MEMORY_BLOCK_SIZE (256M) since that's the granularity
4691 * in which LMBs are represented and hot-added
4693 mc->numa_mem_align_shift = 28;
4694 mc->auto_enable_numa = true;
4696 smc->default_caps.caps[SPAPR_CAP_HTM] = SPAPR_CAP_OFF;
4697 smc->default_caps.caps[SPAPR_CAP_VSX] = SPAPR_CAP_ON;
4698 smc->default_caps.caps[SPAPR_CAP_DFP] = SPAPR_CAP_ON;
4699 smc->default_caps.caps[SPAPR_CAP_CFPC] = SPAPR_CAP_WORKAROUND;
4700 smc->default_caps.caps[SPAPR_CAP_SBBC] = SPAPR_CAP_WORKAROUND;
4701 smc->default_caps.caps[SPAPR_CAP_IBS] = SPAPR_CAP_WORKAROUND;
4702 smc->default_caps.caps[SPAPR_CAP_HPT_MAXPAGESIZE] = 16; /* 64kiB */
4703 smc->default_caps.caps[SPAPR_CAP_NESTED_KVM_HV] = SPAPR_CAP_OFF;
4704 smc->default_caps.caps[SPAPR_CAP_LARGE_DECREMENTER] = SPAPR_CAP_ON;
4705 smc->default_caps.caps[SPAPR_CAP_CCF_ASSIST] = SPAPR_CAP_ON;
4706 smc->default_caps.caps[SPAPR_CAP_FWNMI] = SPAPR_CAP_ON;
4707 smc->default_caps.caps[SPAPR_CAP_RPT_INVALIDATE] = SPAPR_CAP_OFF;
4710 * This cap specifies whether the AIL 3 mode for
4711 * H_SET_RESOURCE is supported. The default is modified
4712 * by default_caps_with_cpu().
4714 smc->default_caps.caps[SPAPR_CAP_AIL_MODE_3] = SPAPR_CAP_ON;
4715 spapr_caps_add_properties(smc);
4716 smc->irq = &spapr_irq_dual;
4717 smc->dr_phb_enabled = true;
4718 smc->linux_pci_probe = true;
4719 smc->smp_threads_vsmt = true;
4720 smc->nr_xirqs = SPAPR_NR_XIRQS;
4721 xfc->match_nvt = spapr_match_nvt;
4722 vmc->client_architecture_support = spapr_vof_client_architecture_support;
4723 vmc->quiesce = spapr_vof_quiesce;
4724 vmc->setprop = spapr_vof_setprop;
4727 static const TypeInfo spapr_machine_info = {
4728 .name = TYPE_SPAPR_MACHINE,
4729 .parent = TYPE_MACHINE,
4730 .abstract = true,
4731 .instance_size = sizeof(SpaprMachineState),
4732 .instance_init = spapr_instance_init,
4733 .instance_finalize = spapr_machine_finalizefn,
4734 .class_size = sizeof(SpaprMachineClass),
4735 .class_init = spapr_machine_class_init,
4736 .interfaces = (InterfaceInfo[]) {
4737 { TYPE_FW_PATH_PROVIDER },
4738 { TYPE_NMI },
4739 { TYPE_HOTPLUG_HANDLER },
4740 { TYPE_PPC_VIRTUAL_HYPERVISOR },
4741 { TYPE_XICS_FABRIC },
4742 { TYPE_INTERRUPT_STATS_PROVIDER },
4743 { TYPE_XIVE_FABRIC },
4744 { TYPE_VOF_MACHINE_IF },
4749 static void spapr_machine_latest_class_options(MachineClass *mc)
4751 mc->alias = "pseries";
4752 mc->is_default = true;
4755 #define DEFINE_SPAPR_MACHINE(suffix, verstr, latest) \
4756 static void spapr_machine_##suffix##_class_init(ObjectClass *oc, \
4757 void *data) \
4759 MachineClass *mc = MACHINE_CLASS(oc); \
4760 spapr_machine_##suffix##_class_options(mc); \
4761 if (latest) { \
4762 spapr_machine_latest_class_options(mc); \
4765 static const TypeInfo spapr_machine_##suffix##_info = { \
4766 .name = MACHINE_TYPE_NAME("pseries-" verstr), \
4767 .parent = TYPE_SPAPR_MACHINE, \
4768 .class_init = spapr_machine_##suffix##_class_init, \
4769 }; \
4770 static void spapr_machine_register_##suffix(void) \
4772 type_register(&spapr_machine_##suffix##_info); \
4774 type_init(spapr_machine_register_##suffix)
4777 * pseries-8.2
4779 static void spapr_machine_8_2_class_options(MachineClass *mc)
4781 /* Defaults for the latest behaviour inherited from the base class */
4784 DEFINE_SPAPR_MACHINE(8_2, "8.2", true);
4787 * pseries-8.1
4789 static void spapr_machine_8_1_class_options(MachineClass *mc)
4791 spapr_machine_8_2_class_options(mc);
4792 compat_props_add(mc->compat_props, hw_compat_8_1, hw_compat_8_1_len);
4795 DEFINE_SPAPR_MACHINE(8_1, "8.1", false);
4798 * pseries-8.0
4800 static void spapr_machine_8_0_class_options(MachineClass *mc)
4802 spapr_machine_8_1_class_options(mc);
4803 compat_props_add(mc->compat_props, hw_compat_8_0, hw_compat_8_0_len);
4806 DEFINE_SPAPR_MACHINE(8_0, "8.0", false);
4809 * pseries-7.2
4811 static void spapr_machine_7_2_class_options(MachineClass *mc)
4813 spapr_machine_8_0_class_options(mc);
4814 compat_props_add(mc->compat_props, hw_compat_7_2, hw_compat_7_2_len);
4817 DEFINE_SPAPR_MACHINE(7_2, "7.2", false);
4820 * pseries-7.1
4822 static void spapr_machine_7_1_class_options(MachineClass *mc)
4824 spapr_machine_7_2_class_options(mc);
4825 compat_props_add(mc->compat_props, hw_compat_7_1, hw_compat_7_1_len);
4828 DEFINE_SPAPR_MACHINE(7_1, "7.1", false);
4831 * pseries-7.0
4833 static void spapr_machine_7_0_class_options(MachineClass *mc)
4835 spapr_machine_7_1_class_options(mc);
4836 compat_props_add(mc->compat_props, hw_compat_7_0, hw_compat_7_0_len);
4839 DEFINE_SPAPR_MACHINE(7_0, "7.0", false);
4842 * pseries-6.2
4844 static void spapr_machine_6_2_class_options(MachineClass *mc)
4846 spapr_machine_7_0_class_options(mc);
4847 compat_props_add(mc->compat_props, hw_compat_6_2, hw_compat_6_2_len);
4850 DEFINE_SPAPR_MACHINE(6_2, "6.2", false);
4853 * pseries-6.1
4855 static void spapr_machine_6_1_class_options(MachineClass *mc)
4857 SpaprMachineClass *smc = SPAPR_MACHINE_CLASS(mc);
4859 spapr_machine_6_2_class_options(mc);
4860 compat_props_add(mc->compat_props, hw_compat_6_1, hw_compat_6_1_len);
4861 smc->pre_6_2_numa_affinity = true;
4862 mc->smp_props.prefer_sockets = true;
4865 DEFINE_SPAPR_MACHINE(6_1, "6.1", false);
4868 * pseries-6.0
4870 static void spapr_machine_6_0_class_options(MachineClass *mc)
4872 spapr_machine_6_1_class_options(mc);
4873 compat_props_add(mc->compat_props, hw_compat_6_0, hw_compat_6_0_len);
4876 DEFINE_SPAPR_MACHINE(6_0, "6.0", false);
4879 * pseries-5.2
4881 static void spapr_machine_5_2_class_options(MachineClass *mc)
4883 spapr_machine_6_0_class_options(mc);
4884 compat_props_add(mc->compat_props, hw_compat_5_2, hw_compat_5_2_len);
4887 DEFINE_SPAPR_MACHINE(5_2, "5.2", false);
4890 * pseries-5.1
4892 static void spapr_machine_5_1_class_options(MachineClass *mc)
4894 SpaprMachineClass *smc = SPAPR_MACHINE_CLASS(mc);
4896 spapr_machine_5_2_class_options(mc);
4897 compat_props_add(mc->compat_props, hw_compat_5_1, hw_compat_5_1_len);
4898 smc->pre_5_2_numa_associativity = true;
4901 DEFINE_SPAPR_MACHINE(5_1, "5.1", false);
4904 * pseries-5.0
4906 static void spapr_machine_5_0_class_options(MachineClass *mc)
4908 SpaprMachineClass *smc = SPAPR_MACHINE_CLASS(mc);
4909 static GlobalProperty compat[] = {
4910 { TYPE_SPAPR_PCI_HOST_BRIDGE, "pre-5.1-associativity", "on" },
4913 spapr_machine_5_1_class_options(mc);
4914 compat_props_add(mc->compat_props, hw_compat_5_0, hw_compat_5_0_len);
4915 compat_props_add(mc->compat_props, compat, G_N_ELEMENTS(compat));
4916 mc->numa_mem_supported = true;
4917 smc->pre_5_1_assoc_refpoints = true;
4920 DEFINE_SPAPR_MACHINE(5_0, "5.0", false);
4923 * pseries-4.2
4925 static void spapr_machine_4_2_class_options(MachineClass *mc)
4927 SpaprMachineClass *smc = SPAPR_MACHINE_CLASS(mc);
4929 spapr_machine_5_0_class_options(mc);
4930 compat_props_add(mc->compat_props, hw_compat_4_2, hw_compat_4_2_len);
4931 smc->default_caps.caps[SPAPR_CAP_CCF_ASSIST] = SPAPR_CAP_OFF;
4932 smc->default_caps.caps[SPAPR_CAP_FWNMI] = SPAPR_CAP_OFF;
4933 smc->rma_limit = 16 * GiB;
4934 mc->nvdimm_supported = false;
4937 DEFINE_SPAPR_MACHINE(4_2, "4.2", false);
4940 * pseries-4.1
4942 static void spapr_machine_4_1_class_options(MachineClass *mc)
4944 SpaprMachineClass *smc = SPAPR_MACHINE_CLASS(mc);
4945 static GlobalProperty compat[] = {
4946 /* Only allow 4kiB and 64kiB IOMMU pagesizes */
4947 { TYPE_SPAPR_PCI_HOST_BRIDGE, "pgsz", "0x11000" },
4950 spapr_machine_4_2_class_options(mc);
4951 smc->linux_pci_probe = false;
4952 smc->smp_threads_vsmt = false;
4953 compat_props_add(mc->compat_props, hw_compat_4_1, hw_compat_4_1_len);
4954 compat_props_add(mc->compat_props, compat, G_N_ELEMENTS(compat));
4957 DEFINE_SPAPR_MACHINE(4_1, "4.1", false);
4960 * pseries-4.0
4962 static bool phb_placement_4_0(SpaprMachineState *spapr, uint32_t index,
4963 uint64_t *buid, hwaddr *pio,
4964 hwaddr *mmio32, hwaddr *mmio64,
4965 unsigned n_dma, uint32_t *liobns, Error **errp)
4967 if (!spapr_phb_placement(spapr, index, buid, pio, mmio32, mmio64, n_dma,
4968 liobns, errp)) {
4969 return false;
4971 return true;
4973 static void spapr_machine_4_0_class_options(MachineClass *mc)
4975 SpaprMachineClass *smc = SPAPR_MACHINE_CLASS(mc);
4977 spapr_machine_4_1_class_options(mc);
4978 compat_props_add(mc->compat_props, hw_compat_4_0, hw_compat_4_0_len);
4979 smc->phb_placement = phb_placement_4_0;
4980 smc->irq = &spapr_irq_xics;
4981 smc->pre_4_1_migration = true;
4984 DEFINE_SPAPR_MACHINE(4_0, "4.0", false);
4987 * pseries-3.1
4989 static void spapr_machine_3_1_class_options(MachineClass *mc)
4991 SpaprMachineClass *smc = SPAPR_MACHINE_CLASS(mc);
4993 spapr_machine_4_0_class_options(mc);
4994 compat_props_add(mc->compat_props, hw_compat_3_1, hw_compat_3_1_len);
4996 mc->default_cpu_type = POWERPC_CPU_TYPE_NAME("power8_v2.0");
4997 smc->update_dt_enabled = false;
4998 smc->dr_phb_enabled = false;
4999 smc->broken_host_serial_model = true;
5000 smc->default_caps.caps[SPAPR_CAP_CFPC] = SPAPR_CAP_BROKEN;
5001 smc->default_caps.caps[SPAPR_CAP_SBBC] = SPAPR_CAP_BROKEN;
5002 smc->default_caps.caps[SPAPR_CAP_IBS] = SPAPR_CAP_BROKEN;
5003 smc->default_caps.caps[SPAPR_CAP_LARGE_DECREMENTER] = SPAPR_CAP_OFF;
5006 DEFINE_SPAPR_MACHINE(3_1, "3.1", false);
5009 * pseries-3.0
5012 static void spapr_machine_3_0_class_options(MachineClass *mc)
5014 SpaprMachineClass *smc = SPAPR_MACHINE_CLASS(mc);
5016 spapr_machine_3_1_class_options(mc);
5017 compat_props_add(mc->compat_props, hw_compat_3_0, hw_compat_3_0_len);
5019 smc->legacy_irq_allocation = true;
5020 smc->nr_xirqs = 0x400;
5021 smc->irq = &spapr_irq_xics_legacy;
5024 DEFINE_SPAPR_MACHINE(3_0, "3.0", false);
5027 * pseries-2.12
5029 static void spapr_machine_2_12_class_options(MachineClass *mc)
5031 SpaprMachineClass *smc = SPAPR_MACHINE_CLASS(mc);
5032 static GlobalProperty compat[] = {
5033 { TYPE_POWERPC_CPU, "pre-3.0-migration", "on" },
5034 { TYPE_SPAPR_CPU_CORE, "pre-3.0-migration", "on" },
5037 spapr_machine_3_0_class_options(mc);
5038 compat_props_add(mc->compat_props, hw_compat_2_12, hw_compat_2_12_len);
5039 compat_props_add(mc->compat_props, compat, G_N_ELEMENTS(compat));
5041 /* We depend on kvm_enabled() to choose a default value for the
5042 * hpt-max-page-size capability. Of course we can't do it here
5043 * because this is too early and the HW accelerator isn't initialized
5044 * yet. Postpone this to machine init (see default_caps_with_cpu()).
5046 smc->default_caps.caps[SPAPR_CAP_HPT_MAXPAGESIZE] = 0;
5049 DEFINE_SPAPR_MACHINE(2_12, "2.12", false);
5051 static void spapr_machine_2_12_sxxm_class_options(MachineClass *mc)
5053 SpaprMachineClass *smc = SPAPR_MACHINE_CLASS(mc);
5055 spapr_machine_2_12_class_options(mc);
5056 smc->default_caps.caps[SPAPR_CAP_CFPC] = SPAPR_CAP_WORKAROUND;
5057 smc->default_caps.caps[SPAPR_CAP_SBBC] = SPAPR_CAP_WORKAROUND;
5058 smc->default_caps.caps[SPAPR_CAP_IBS] = SPAPR_CAP_FIXED_CCD;
5061 DEFINE_SPAPR_MACHINE(2_12_sxxm, "2.12-sxxm", false);
5064 * pseries-2.11
5067 static void spapr_machine_2_11_class_options(MachineClass *mc)
5069 SpaprMachineClass *smc = SPAPR_MACHINE_CLASS(mc);
5071 spapr_machine_2_12_class_options(mc);
5072 smc->default_caps.caps[SPAPR_CAP_HTM] = SPAPR_CAP_ON;
5073 compat_props_add(mc->compat_props, hw_compat_2_11, hw_compat_2_11_len);
5076 DEFINE_SPAPR_MACHINE(2_11, "2.11", false);
5079 * pseries-2.10
5082 static void spapr_machine_2_10_class_options(MachineClass *mc)
5084 spapr_machine_2_11_class_options(mc);
5085 compat_props_add(mc->compat_props, hw_compat_2_10, hw_compat_2_10_len);
5088 DEFINE_SPAPR_MACHINE(2_10, "2.10", false);
5091 * pseries-2.9
5094 static void spapr_machine_2_9_class_options(MachineClass *mc)
5096 SpaprMachineClass *smc = SPAPR_MACHINE_CLASS(mc);
5097 static GlobalProperty compat[] = {
5098 { TYPE_POWERPC_CPU, "pre-2.10-migration", "on" },
5101 spapr_machine_2_10_class_options(mc);
5102 compat_props_add(mc->compat_props, hw_compat_2_9, hw_compat_2_9_len);
5103 compat_props_add(mc->compat_props, compat, G_N_ELEMENTS(compat));
5104 smc->pre_2_10_has_unused_icps = true;
5105 smc->resize_hpt_default = SPAPR_RESIZE_HPT_DISABLED;
5108 DEFINE_SPAPR_MACHINE(2_9, "2.9", false);
5111 * pseries-2.8
5114 static void spapr_machine_2_8_class_options(MachineClass *mc)
5116 static GlobalProperty compat[] = {
5117 { TYPE_SPAPR_PCI_HOST_BRIDGE, "pcie-extended-configuration-space", "off" },
5120 spapr_machine_2_9_class_options(mc);
5121 compat_props_add(mc->compat_props, hw_compat_2_8, hw_compat_2_8_len);
5122 compat_props_add(mc->compat_props, compat, G_N_ELEMENTS(compat));
5123 mc->numa_mem_align_shift = 23;
5126 DEFINE_SPAPR_MACHINE(2_8, "2.8", false);
5129 * pseries-2.7
5132 static bool phb_placement_2_7(SpaprMachineState *spapr, uint32_t index,
5133 uint64_t *buid, hwaddr *pio,
5134 hwaddr *mmio32, hwaddr *mmio64,
5135 unsigned n_dma, uint32_t *liobns, Error **errp)
5137 /* Legacy PHB placement for pseries-2.7 and earlier machine types */
5138 const uint64_t base_buid = 0x800000020000000ULL;
5139 const hwaddr phb_spacing = 0x1000000000ULL; /* 64 GiB */
5140 const hwaddr mmio_offset = 0xa0000000; /* 2 GiB + 512 MiB */
5141 const hwaddr pio_offset = 0x80000000; /* 2 GiB */
5142 const uint32_t max_index = 255;
5143 const hwaddr phb0_alignment = 0x10000000000ULL; /* 1 TiB */
5145 uint64_t ram_top = MACHINE(spapr)->ram_size;
5146 hwaddr phb0_base, phb_base;
5147 int i;
5149 /* Do we have device memory? */
5150 if (MACHINE(spapr)->device_memory) {
5151 /* Can't just use maxram_size, because there may be an
5152 * alignment gap between normal and device memory regions
5154 ram_top = MACHINE(spapr)->device_memory->base +
5155 memory_region_size(&MACHINE(spapr)->device_memory->mr);
5158 phb0_base = QEMU_ALIGN_UP(ram_top, phb0_alignment);
5160 if (index > max_index) {
5161 error_setg(errp, "\"index\" for PAPR PHB is too large (max %u)",
5162 max_index);
5163 return false;
5166 *buid = base_buid + index;
5167 for (i = 0; i < n_dma; ++i) {
5168 liobns[i] = SPAPR_PCI_LIOBN(index, i);
5171 phb_base = phb0_base + index * phb_spacing;
5172 *pio = phb_base + pio_offset;
5173 *mmio32 = phb_base + mmio_offset;
5175 * We don't set the 64-bit MMIO window, relying on the PHB's
5176 * fallback behaviour of automatically splitting a large "32-bit"
5177 * window into contiguous 32-bit and 64-bit windows
5180 return true;
5183 static void spapr_machine_2_7_class_options(MachineClass *mc)
5185 SpaprMachineClass *smc = SPAPR_MACHINE_CLASS(mc);
5186 static GlobalProperty compat[] = {
5187 { TYPE_SPAPR_PCI_HOST_BRIDGE, "mem_win_size", "0xf80000000", },
5188 { TYPE_SPAPR_PCI_HOST_BRIDGE, "mem64_win_size", "0", },
5189 { TYPE_POWERPC_CPU, "pre-2.8-migration", "on", },
5190 { TYPE_SPAPR_PCI_HOST_BRIDGE, "pre-2.8-migration", "on", },
5193 spapr_machine_2_8_class_options(mc);
5194 mc->default_cpu_type = POWERPC_CPU_TYPE_NAME("power7_v2.3");
5195 mc->default_machine_opts = "modern-hotplug-events=off";
5196 compat_props_add(mc->compat_props, hw_compat_2_7, hw_compat_2_7_len);
5197 compat_props_add(mc->compat_props, compat, G_N_ELEMENTS(compat));
5198 smc->phb_placement = phb_placement_2_7;
5201 DEFINE_SPAPR_MACHINE(2_7, "2.7", false);
5204 * pseries-2.6
5207 static void spapr_machine_2_6_class_options(MachineClass *mc)
5209 static GlobalProperty compat[] = {
5210 { TYPE_SPAPR_PCI_HOST_BRIDGE, "ddw", "off" },
5213 spapr_machine_2_7_class_options(mc);
5214 mc->has_hotpluggable_cpus = false;
5215 compat_props_add(mc->compat_props, hw_compat_2_6, hw_compat_2_6_len);
5216 compat_props_add(mc->compat_props, compat, G_N_ELEMENTS(compat));
5219 DEFINE_SPAPR_MACHINE(2_6, "2.6", false);
5222 * pseries-2.5
5225 static void spapr_machine_2_5_class_options(MachineClass *mc)
5227 SpaprMachineClass *smc = SPAPR_MACHINE_CLASS(mc);
5228 static GlobalProperty compat[] = {
5229 { "spapr-vlan", "use-rx-buffer-pools", "off" },
5232 spapr_machine_2_6_class_options(mc);
5233 smc->use_ohci_by_default = true;
5234 compat_props_add(mc->compat_props, hw_compat_2_5, hw_compat_2_5_len);
5235 compat_props_add(mc->compat_props, compat, G_N_ELEMENTS(compat));
5238 DEFINE_SPAPR_MACHINE(2_5, "2.5", false);
5241 * pseries-2.4
5244 static void spapr_machine_2_4_class_options(MachineClass *mc)
5246 SpaprMachineClass *smc = SPAPR_MACHINE_CLASS(mc);
5248 spapr_machine_2_5_class_options(mc);
5249 smc->dr_lmb_enabled = false;
5250 compat_props_add(mc->compat_props, hw_compat_2_4, hw_compat_2_4_len);
5253 DEFINE_SPAPR_MACHINE(2_4, "2.4", false);
5256 * pseries-2.3
5259 static void spapr_machine_2_3_class_options(MachineClass *mc)
5261 static GlobalProperty compat[] = {
5262 { "spapr-pci-host-bridge", "dynamic-reconfiguration", "off" },
5264 spapr_machine_2_4_class_options(mc);
5265 compat_props_add(mc->compat_props, hw_compat_2_3, hw_compat_2_3_len);
5266 compat_props_add(mc->compat_props, compat, G_N_ELEMENTS(compat));
5268 DEFINE_SPAPR_MACHINE(2_3, "2.3", false);
5271 * pseries-2.2
5274 static void spapr_machine_2_2_class_options(MachineClass *mc)
5276 static GlobalProperty compat[] = {
5277 { TYPE_SPAPR_PCI_HOST_BRIDGE, "mem_win_size", "0x20000000" },
5280 spapr_machine_2_3_class_options(mc);
5281 compat_props_add(mc->compat_props, hw_compat_2_2, hw_compat_2_2_len);
5282 compat_props_add(mc->compat_props, compat, G_N_ELEMENTS(compat));
5283 mc->default_machine_opts = "modern-hotplug-events=off,suppress-vmdesc=on";
5285 DEFINE_SPAPR_MACHINE(2_2, "2.2", false);
5288 * pseries-2.1
5291 static void spapr_machine_2_1_class_options(MachineClass *mc)
5293 spapr_machine_2_2_class_options(mc);
5294 compat_props_add(mc->compat_props, hw_compat_2_1, hw_compat_2_1_len);
5296 DEFINE_SPAPR_MACHINE(2_1, "2.1", false);
5298 static void spapr_machine_register_types(void)
5300 type_register_static(&spapr_machine_info);
5303 type_init(spapr_machine_register_types)