2 * QEMU model of the Milkymist SD Card Controller.
4 * Copyright (c) 2010 Michael Walle <michael@walle.cc>
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
16 * You should have received a copy of the GNU Lesser General Public
17 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
20 * Specification available at:
21 * http://milkymist.walle.cc/socdoc/memcard.pdf
24 #include "qemu/osdep.h"
26 #include "qemu/module.h"
27 #include "hw/sysbus.h"
28 #include "migration/vmstate.h"
30 #include "qapi/error.h"
31 #include "sysemu/block-backend.h"
32 #include "sysemu/blockdev.h"
33 #include "hw/qdev-properties.h"
37 ENABLE_CMD_TX
= (1<<0),
38 ENABLE_CMD_RX
= (1<<1),
39 ENABLE_DAT_TX
= (1<<2),
40 ENABLE_DAT_RX
= (1<<3),
44 PENDING_CMD_TX
= (1<<0),
45 PENDING_CMD_RX
= (1<<1),
46 PENDING_DAT_TX
= (1<<2),
47 PENDING_DAT_RX
= (1<<3),
51 START_CMD_TX
= (1<<0),
52 START_DAT_RX
= (1<<1),
65 #define TYPE_MILKYMIST_MEMCARD "milkymist-memcard"
66 #define MILKYMIST_MEMCARD(obj) \
67 OBJECT_CHECK(MilkymistMemcardState, (obj), TYPE_MILKYMIST_MEMCARD)
69 struct MilkymistMemcardState
{
70 SysBusDevice parent_obj
;
72 MemoryRegion regs_region
;
75 int command_write_ptr
;
76 int response_read_ptr
;
84 typedef struct MilkymistMemcardState MilkymistMemcardState
;
86 static void update_pending_bits(MilkymistMemcardState
*s
)
88 /* transmits are instantaneous, thus tx pending bits are never set */
89 s
->regs
[R_PENDING
] = 0;
90 /* if rx is enabled the corresponding pending bits are always set */
91 if (s
->regs
[R_ENABLE
] & ENABLE_CMD_RX
) {
92 s
->regs
[R_PENDING
] |= PENDING_CMD_RX
;
94 if (s
->regs
[R_ENABLE
] & ENABLE_DAT_RX
) {
95 s
->regs
[R_PENDING
] |= PENDING_DAT_RX
;
99 static void memcard_sd_command(MilkymistMemcardState
*s
)
103 req
.cmd
= s
->command
[0] & 0x3f;
104 req
.arg
= ldl_be_p(s
->command
+ 1);
105 req
.crc
= s
->command
[5];
107 s
->response
[0] = req
.cmd
;
108 s
->response_len
= sdbus_do_command(&s
->sdbus
, &req
, s
->response
+ 1);
109 s
->response_read_ptr
= 0;
111 if (s
->response_len
== 16) {
113 s
->response
[0] = 0x3f;
114 s
->response_len
+= 1;
115 } else if (s
->response_len
== 4) {
116 /* no crc calculation, insert dummy byte */
118 s
->response_len
+= 2;
122 /* next write is a dummy byte to clock the initialization of the sd
124 s
->ignore_next_cmd
= 1;
128 static uint64_t memcard_read(void *opaque
, hwaddr addr
,
131 MilkymistMemcardState
*s
= opaque
;
140 r
= s
->response
[s
->response_read_ptr
++];
141 if (s
->response_read_ptr
> s
->response_len
) {
142 qemu_log_mask(LOG_GUEST_ERROR
, "milkymist_memcard: "
143 "read more cmd bytes than available: clipping\n");
144 s
->response_read_ptr
= 0;
153 r
|= sdbus_read_data(&s
->sdbus
) << 24;
154 r
|= sdbus_read_data(&s
->sdbus
) << 16;
155 r
|= sdbus_read_data(&s
->sdbus
) << 8;
156 r
|= sdbus_read_data(&s
->sdbus
);
167 qemu_log_mask(LOG_UNIMP
, "milkymist_memcard: "
168 "read access to unknown register 0x%" HWADDR_PRIx
"\n",
173 trace_milkymist_memcard_memory_read(addr
<< 2, r
);
178 static void memcard_write(void *opaque
, hwaddr addr
, uint64_t value
,
181 MilkymistMemcardState
*s
= opaque
;
183 trace_milkymist_memcard_memory_write(addr
, value
);
188 /* clear rx pending bits */
189 s
->regs
[R_PENDING
] &= ~(value
& (PENDING_CMD_RX
| PENDING_DAT_RX
));
190 update_pending_bits(s
);
196 if (s
->ignore_next_cmd
) {
197 s
->ignore_next_cmd
= 0;
200 s
->command
[s
->command_write_ptr
] = value
& 0xff;
201 s
->command_write_ptr
= (s
->command_write_ptr
+ 1) % 6;
202 if (s
->command_write_ptr
== 0) {
203 memcard_sd_command(s
);
210 sdbus_write_data(&s
->sdbus
, (value
>> 24) & 0xff);
211 sdbus_write_data(&s
->sdbus
, (value
>> 16) & 0xff);
212 sdbus_write_data(&s
->sdbus
, (value
>> 8) & 0xff);
213 sdbus_write_data(&s
->sdbus
, value
& 0xff);
216 s
->regs
[addr
] = value
;
217 update_pending_bits(s
);
221 s
->regs
[addr
] = value
;
225 qemu_log_mask(LOG_UNIMP
, "milkymist_memcard: "
226 "write access to unknown register 0x%" HWADDR_PRIx
" "
227 "(value 0x%" PRIx64
")\n", addr
<< 2, value
);
232 static const MemoryRegionOps memcard_mmio_ops
= {
233 .read
= memcard_read
,
234 .write
= memcard_write
,
236 .min_access_size
= 4,
237 .max_access_size
= 4,
239 .endianness
= DEVICE_NATIVE_ENDIAN
,
242 static void milkymist_memcard_reset(DeviceState
*d
)
244 MilkymistMemcardState
*s
= MILKYMIST_MEMCARD(d
);
247 s
->command_write_ptr
= 0;
248 s
->response_read_ptr
= 0;
251 for (i
= 0; i
< R_MAX
; i
++) {
256 static void milkymist_memcard_init(Object
*obj
)
258 MilkymistMemcardState
*s
= MILKYMIST_MEMCARD(obj
);
259 SysBusDevice
*dev
= SYS_BUS_DEVICE(obj
);
261 memory_region_init_io(&s
->regs_region
, OBJECT(s
), &memcard_mmio_ops
, s
,
262 "milkymist-memcard", R_MAX
* 4);
263 sysbus_init_mmio(dev
, &s
->regs_region
);
266 static void milkymist_memcard_realize(DeviceState
*dev
, Error
**errp
)
268 MilkymistMemcardState
*s
= MILKYMIST_MEMCARD(dev
);
269 DeviceState
*carddev
;
274 qbus_create_inplace(&s
->sdbus
, sizeof(s
->sdbus
), TYPE_SD_BUS
,
277 /* Create and plug in the sd card */
278 /* FIXME use a qdev drive property instead of drive_get_next() */
279 dinfo
= drive_get_next(IF_SD
);
280 blk
= dinfo
? blk_by_legacy_dinfo(dinfo
) : NULL
;
281 carddev
= qdev_new(TYPE_SD_CARD
);
282 qdev_prop_set_drive(carddev
, "drive", blk
);
283 if (!qdev_realize_and_unref(carddev
, BUS(&s
->sdbus
), &err
)) {
284 error_propagate_prepend(errp
, err
, "failed to init SD card: %s");
287 s
->enabled
= blk
&& blk_is_inserted(blk
);
290 static const VMStateDescription vmstate_milkymist_memcard
= {
291 .name
= "milkymist-memcard",
293 .minimum_version_id
= 1,
294 .fields
= (VMStateField
[]) {
295 VMSTATE_INT32(command_write_ptr
, MilkymistMemcardState
),
296 VMSTATE_INT32(response_read_ptr
, MilkymistMemcardState
),
297 VMSTATE_INT32(response_len
, MilkymistMemcardState
),
298 VMSTATE_INT32(ignore_next_cmd
, MilkymistMemcardState
),
299 VMSTATE_INT32(enabled
, MilkymistMemcardState
),
300 VMSTATE_UINT8_ARRAY(command
, MilkymistMemcardState
, 6),
301 VMSTATE_UINT8_ARRAY(response
, MilkymistMemcardState
, 17),
302 VMSTATE_UINT32_ARRAY(regs
, MilkymistMemcardState
, R_MAX
),
303 VMSTATE_END_OF_LIST()
307 static void milkymist_memcard_class_init(ObjectClass
*klass
, void *data
)
309 DeviceClass
*dc
= DEVICE_CLASS(klass
);
311 dc
->realize
= milkymist_memcard_realize
;
312 dc
->reset
= milkymist_memcard_reset
;
313 dc
->vmsd
= &vmstate_milkymist_memcard
;
314 /* Reason: init() method uses drive_get_next() */
315 dc
->user_creatable
= false;
318 static const TypeInfo milkymist_memcard_info
= {
319 .name
= TYPE_MILKYMIST_MEMCARD
,
320 .parent
= TYPE_SYS_BUS_DEVICE
,
321 .instance_size
= sizeof(MilkymistMemcardState
),
322 .instance_init
= milkymist_memcard_init
,
323 .class_init
= milkymist_memcard_class_init
,
326 static void milkymist_memcard_register_types(void)
328 type_register_static(&milkymist_memcard_info
);
331 type_init(milkymist_memcard_register_types
)