monitor: Split MonitorQAPIEventConf off MonitorQAPIEventState
[qemu/ar7.git] / hw / lm32 / lm32_boards.c
blobeb553a174e95ca0d2609459554149cb5b4a4bdb0
1 /*
2 * QEMU models for LatticeMico32 uclinux and evr32 boards.
4 * Copyright (c) 2010 Michael Walle <michael@walle.cc>
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
16 * You should have received a copy of the GNU Lesser General Public
17 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
20 #include "hw/sysbus.h"
21 #include "hw/hw.h"
22 #include "hw/block/flash.h"
23 #include "hw/devices.h"
24 #include "hw/boards.h"
25 #include "hw/loader.h"
26 #include "sysemu/block-backend.h"
27 #include "elf.h"
28 #include "lm32_hwsetup.h"
29 #include "lm32.h"
30 #include "exec/address-spaces.h"
32 typedef struct {
33 LM32CPU *cpu;
34 hwaddr bootstrap_pc;
35 hwaddr flash_base;
36 hwaddr hwsetup_base;
37 hwaddr initrd_base;
38 size_t initrd_size;
39 hwaddr cmdline_base;
40 } ResetInfo;
42 static void cpu_irq_handler(void *opaque, int irq, int level)
44 LM32CPU *cpu = opaque;
45 CPUState *cs = CPU(cpu);
47 if (level) {
48 cpu_interrupt(cs, CPU_INTERRUPT_HARD);
49 } else {
50 cpu_reset_interrupt(cs, CPU_INTERRUPT_HARD);
54 static void main_cpu_reset(void *opaque)
56 ResetInfo *reset_info = opaque;
57 CPULM32State *env = &reset_info->cpu->env;
59 cpu_reset(CPU(reset_info->cpu));
61 /* init defaults */
62 env->pc = (uint32_t)reset_info->bootstrap_pc;
63 env->regs[R_R1] = (uint32_t)reset_info->hwsetup_base;
64 env->regs[R_R2] = (uint32_t)reset_info->cmdline_base;
65 env->regs[R_R3] = (uint32_t)reset_info->initrd_base;
66 env->regs[R_R4] = (uint32_t)(reset_info->initrd_base +
67 reset_info->initrd_size);
68 env->eba = reset_info->flash_base;
69 env->deba = reset_info->flash_base;
72 static void lm32_evr_init(MachineState *machine)
74 const char *cpu_model = machine->cpu_model;
75 const char *kernel_filename = machine->kernel_filename;
76 LM32CPU *cpu;
77 CPULM32State *env;
78 DriveInfo *dinfo;
79 MemoryRegion *address_space_mem = get_system_memory();
80 MemoryRegion *phys_ram = g_new(MemoryRegion, 1);
81 qemu_irq irq[32];
82 ResetInfo *reset_info;
83 int i;
85 /* memory map */
86 hwaddr flash_base = 0x04000000;
87 size_t flash_sector_size = 256 * 1024;
88 size_t flash_size = 32 * 1024 * 1024;
89 hwaddr ram_base = 0x08000000;
90 size_t ram_size = 64 * 1024 * 1024;
91 hwaddr timer0_base = 0x80002000;
92 hwaddr uart0_base = 0x80006000;
93 hwaddr timer1_base = 0x8000a000;
94 int uart0_irq = 0;
95 int timer0_irq = 1;
96 int timer1_irq = 3;
98 reset_info = g_malloc0(sizeof(ResetInfo));
100 if (cpu_model == NULL) {
101 cpu_model = "lm32-full";
103 cpu = cpu_lm32_init(cpu_model);
104 if (cpu == NULL) {
105 fprintf(stderr, "qemu: unable to find CPU '%s'\n", cpu_model);
106 exit(1);
109 env = &cpu->env;
110 reset_info->cpu = cpu;
112 reset_info->flash_base = flash_base;
114 memory_region_allocate_system_memory(phys_ram, NULL, "lm32_evr.sdram",
115 ram_size);
116 memory_region_add_subregion(address_space_mem, ram_base, phys_ram);
118 dinfo = drive_get(IF_PFLASH, 0, 0);
119 /* Spansion S29NS128P */
120 pflash_cfi02_register(flash_base, NULL, "lm32_evr.flash", flash_size,
121 dinfo ? blk_by_legacy_dinfo(dinfo) : NULL,
122 flash_sector_size, flash_size / flash_sector_size,
123 1, 2, 0x01, 0x7e, 0x43, 0x00, 0x555, 0x2aa, 1);
125 /* create irq lines */
126 env->pic_state = lm32_pic_init(qemu_allocate_irq(cpu_irq_handler, cpu, 0));
127 for (i = 0; i < 32; i++) {
128 irq[i] = qdev_get_gpio_in(env->pic_state, i);
131 sysbus_create_simple("lm32-uart", uart0_base, irq[uart0_irq]);
132 sysbus_create_simple("lm32-timer", timer0_base, irq[timer0_irq]);
133 sysbus_create_simple("lm32-timer", timer1_base, irq[timer1_irq]);
135 /* make sure juart isn't the first chardev */
136 env->juart_state = lm32_juart_init();
138 reset_info->bootstrap_pc = flash_base;
140 if (kernel_filename) {
141 uint64_t entry;
142 int kernel_size;
144 kernel_size = load_elf(kernel_filename, NULL, NULL, &entry, NULL, NULL,
145 1, EM_LATTICEMICO32, 0);
146 reset_info->bootstrap_pc = entry;
148 if (kernel_size < 0) {
149 kernel_size = load_image_targphys(kernel_filename, ram_base,
150 ram_size);
151 reset_info->bootstrap_pc = ram_base;
154 if (kernel_size < 0) {
155 fprintf(stderr, "qemu: could not load kernel '%s'\n",
156 kernel_filename);
157 exit(1);
161 qemu_register_reset(main_cpu_reset, reset_info);
164 static void lm32_uclinux_init(MachineState *machine)
166 const char *cpu_model = machine->cpu_model;
167 const char *kernel_filename = machine->kernel_filename;
168 const char *kernel_cmdline = machine->kernel_cmdline;
169 const char *initrd_filename = machine->initrd_filename;
170 LM32CPU *cpu;
171 CPULM32State *env;
172 DriveInfo *dinfo;
173 MemoryRegion *address_space_mem = get_system_memory();
174 MemoryRegion *phys_ram = g_new(MemoryRegion, 1);
175 qemu_irq irq[32];
176 HWSetup *hw;
177 ResetInfo *reset_info;
178 int i;
180 /* memory map */
181 hwaddr flash_base = 0x04000000;
182 size_t flash_sector_size = 256 * 1024;
183 size_t flash_size = 32 * 1024 * 1024;
184 hwaddr ram_base = 0x08000000;
185 size_t ram_size = 64 * 1024 * 1024;
186 hwaddr uart0_base = 0x80000000;
187 hwaddr timer0_base = 0x80002000;
188 hwaddr timer1_base = 0x80010000;
189 hwaddr timer2_base = 0x80012000;
190 int uart0_irq = 0;
191 int timer0_irq = 1;
192 int timer1_irq = 20;
193 int timer2_irq = 21;
194 hwaddr hwsetup_base = 0x0bffe000;
195 hwaddr cmdline_base = 0x0bfff000;
196 hwaddr initrd_base = 0x08400000;
197 size_t initrd_max = 0x01000000;
199 reset_info = g_malloc0(sizeof(ResetInfo));
201 if (cpu_model == NULL) {
202 cpu_model = "lm32-full";
204 cpu = cpu_lm32_init(cpu_model);
205 if (cpu == NULL) {
206 fprintf(stderr, "qemu: unable to find CPU '%s'\n", cpu_model);
207 exit(1);
210 env = &cpu->env;
211 reset_info->cpu = cpu;
213 reset_info->flash_base = flash_base;
215 memory_region_allocate_system_memory(phys_ram, NULL,
216 "lm32_uclinux.sdram", ram_size);
217 memory_region_add_subregion(address_space_mem, ram_base, phys_ram);
219 dinfo = drive_get(IF_PFLASH, 0, 0);
220 /* Spansion S29NS128P */
221 pflash_cfi02_register(flash_base, NULL, "lm32_uclinux.flash", flash_size,
222 dinfo ? blk_by_legacy_dinfo(dinfo) : NULL,
223 flash_sector_size, flash_size / flash_sector_size,
224 1, 2, 0x01, 0x7e, 0x43, 0x00, 0x555, 0x2aa, 1);
226 /* create irq lines */
227 env->pic_state = lm32_pic_init(qemu_allocate_irq(cpu_irq_handler, env, 0));
228 for (i = 0; i < 32; i++) {
229 irq[i] = qdev_get_gpio_in(env->pic_state, i);
232 sysbus_create_simple("lm32-uart", uart0_base, irq[uart0_irq]);
233 sysbus_create_simple("lm32-timer", timer0_base, irq[timer0_irq]);
234 sysbus_create_simple("lm32-timer", timer1_base, irq[timer1_irq]);
235 sysbus_create_simple("lm32-timer", timer2_base, irq[timer2_irq]);
237 /* make sure juart isn't the first chardev */
238 env->juart_state = lm32_juart_init();
240 reset_info->bootstrap_pc = flash_base;
242 if (kernel_filename) {
243 uint64_t entry;
244 int kernel_size;
246 kernel_size = load_elf(kernel_filename, NULL, NULL, &entry, NULL, NULL,
247 1, EM_LATTICEMICO32, 0);
248 reset_info->bootstrap_pc = entry;
250 if (kernel_size < 0) {
251 kernel_size = load_image_targphys(kernel_filename, ram_base,
252 ram_size);
253 reset_info->bootstrap_pc = ram_base;
256 if (kernel_size < 0) {
257 fprintf(stderr, "qemu: could not load kernel '%s'\n",
258 kernel_filename);
259 exit(1);
263 /* generate a rom with the hardware description */
264 hw = hwsetup_init();
265 hwsetup_add_cpu(hw, "LM32", 75000000);
266 hwsetup_add_flash(hw, "flash", flash_base, flash_size);
267 hwsetup_add_ddr_sdram(hw, "ddr_sdram", ram_base, ram_size);
268 hwsetup_add_timer(hw, "timer0", timer0_base, timer0_irq);
269 hwsetup_add_timer(hw, "timer1_dev_only", timer1_base, timer1_irq);
270 hwsetup_add_timer(hw, "timer2_dev_only", timer2_base, timer2_irq);
271 hwsetup_add_uart(hw, "uart", uart0_base, uart0_irq);
272 hwsetup_add_trailer(hw);
273 hwsetup_create_rom(hw, hwsetup_base);
274 hwsetup_free(hw);
276 reset_info->hwsetup_base = hwsetup_base;
278 if (kernel_cmdline && strlen(kernel_cmdline)) {
279 pstrcpy_targphys("cmdline", cmdline_base, TARGET_PAGE_SIZE,
280 kernel_cmdline);
281 reset_info->cmdline_base = cmdline_base;
284 if (initrd_filename) {
285 size_t initrd_size;
286 initrd_size = load_image_targphys(initrd_filename, initrd_base,
287 initrd_max);
288 reset_info->initrd_base = initrd_base;
289 reset_info->initrd_size = initrd_size;
292 qemu_register_reset(main_cpu_reset, reset_info);
295 static void lm32_evr_class_init(ObjectClass *oc, void *data)
297 MachineClass *mc = MACHINE_CLASS(oc);
299 mc->desc = "LatticeMico32 EVR32 eval system";
300 mc->init = lm32_evr_init;
301 mc->is_default = 1;
304 static const TypeInfo lm32_evr_type = {
305 .name = MACHINE_TYPE_NAME("lm32-evr"),
306 .parent = TYPE_MACHINE,
307 .class_init = lm32_evr_class_init,
310 static void lm32_uclinux_class_init(ObjectClass *oc, void *data)
312 MachineClass *mc = MACHINE_CLASS(oc);
314 mc->desc = "lm32 platform for uClinux and u-boot by Theobroma Systems";
315 mc->init = lm32_uclinux_init;
316 mc->is_default = 0;
319 static const TypeInfo lm32_uclinux_type = {
320 .name = MACHINE_TYPE_NAME("lm32-uclinux"),
321 .parent = TYPE_MACHINE,
322 .class_init = lm32_uclinux_class_init,
325 static void lm32_machine_init(void)
327 type_register_static(&lm32_evr_type);
328 type_register_static(&lm32_uclinux_type);
331 machine_init(lm32_machine_init)