2 * CRIS helper routines.
4 * Copyright (c) 2007 AXIS Communications AB
5 * Written by Edgar E. Iglesias.
7 * This library is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU Lesser General Public
9 * License as published by the Free Software Foundation; either
10 * version 2 of the License, or (at your option) any later version.
12 * This library is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
15 * Lesser General Public License for more details.
17 * You should have received a copy of the GNU Lesser General Public
18 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
23 #include "qemu/host-utils.h"
26 //#define CRIS_HELPER_DEBUG
29 #ifdef CRIS_HELPER_DEBUG
31 #define D_LOG(...) qemu_log(__VA_ARGS__)
34 #define D_LOG(...) do { } while (0)
37 #if defined(CONFIG_USER_ONLY)
39 void cris_cpu_do_interrupt(CPUState
*cs
)
41 CRISCPU
*cpu
= CRIS_CPU(cs
);
42 CPUCRISState
*env
= &cpu
->env
;
44 env
->exception_index
= -1;
45 env
->pregs
[PR_ERP
] = env
->pc
;
48 int cpu_cris_handle_mmu_fault(CPUCRISState
* env
, target_ulong address
, int rw
,
51 env
->exception_index
= 0xaa;
52 env
->pregs
[PR_EDA
] = address
;
53 cpu_dump_state(env
, stderr
, fprintf
, 0);
57 #else /* !CONFIG_USER_ONLY */
60 static void cris_shift_ccs(CPUCRISState
*env
)
63 /* Apply the ccs shift. */
64 ccs
= env
->pregs
[PR_CCS
];
65 ccs
= ((ccs
& 0xc0000000) | ((ccs
<< 12) >> 2)) & ~0x3ff;
66 env
->pregs
[PR_CCS
] = ccs
;
69 int cpu_cris_handle_mmu_fault(CPUCRISState
*env
, target_ulong address
, int rw
,
72 D(CPUState
*cpu
= CPU(cris_env_get_cpu(env
)));
73 struct cris_mmu_result res
;
78 D(printf("%s addr=%x pc=%x rw=%x\n", __func__
, address
, env
->pc
, rw
));
79 miss
= cris_mmu_translate(&res
, env
, address
& TARGET_PAGE_MASK
,
82 if (env
->exception_index
== EXCP_BUSFAULT
) {
84 "CRIS: Illegal recursive bus fault."
89 env
->pregs
[PR_EDA
] = address
;
90 env
->exception_index
= EXCP_BUSFAULT
;
91 env
->fault_vector
= res
.bf_vec
;
95 * Mask off the cache selection bit. The ETRAX busses do not
98 phy
= res
.phy
& ~0x80000000;
100 tlb_set_page(env
, address
& TARGET_PAGE_MASK
, phy
,
101 prot
, mmu_idx
, TARGET_PAGE_SIZE
);
105 D_LOG("%s returns %d irqreq=%x addr=%x phy=%x vec=%x pc=%x\n",
106 __func__
, r
, cpu
->interrupt_request
, address
, res
.phy
,
107 res
.bf_vec
, env
->pc
);
112 static void do_interruptv10(CPUCRISState
*env
)
114 D(CPUState
*cs
= CPU(cris_env_get_cpu(env
)));
117 D_LOG("exception index=%d interrupt_req=%d\n",
118 env
->exception_index
,
119 cs
->interrupt_request
);
121 assert(!(env
->pregs
[PR_CCS
] & PFIX_FLAG
));
122 switch (env
->exception_index
) {
124 /* These exceptions are genereated by the core itself.
125 ERP should point to the insn following the brk. */
126 ex_vec
= env
->trap_vector
;
127 env
->pregs
[PRV10_BRP
] = env
->pc
;
131 /* NMI is hardwired to vector zero. */
133 env
->pregs
[PR_CCS
] &= ~M_FLAG_V10
;
134 env
->pregs
[PRV10_BRP
] = env
->pc
;
138 cpu_abort(env
, "Unhandled busfault");
142 /* The interrupt controller gives us the vector. */
143 ex_vec
= env
->interrupt_vector
;
144 /* Normal interrupts are taken between
145 TB's. env->pc is valid here. */
146 env
->pregs
[PR_ERP
] = env
->pc
;
150 if (env
->pregs
[PR_CCS
] & U_FLAG
) {
151 /* Swap stack pointers. */
152 env
->pregs
[PR_USP
] = env
->regs
[R_SP
];
153 env
->regs
[R_SP
] = env
->ksp
;
156 /* Now that we are in kernel mode, load the handlers address. */
157 env
->pc
= cpu_ldl_code(env
, env
->pregs
[PR_EBP
] + ex_vec
* 4);
159 env
->pregs
[PR_CCS
] |= F_FLAG_V10
; /* set F. */
161 qemu_log_mask(CPU_LOG_INT
, "%s isr=%x vec=%x ccs=%x pid=%d erp=%x\n",
162 __func__
, env
->pc
, ex_vec
,
168 void cris_cpu_do_interrupt(CPUState
*cs
)
170 CRISCPU
*cpu
= CRIS_CPU(cs
);
171 CPUCRISState
*env
= &cpu
->env
;
174 if (env
->pregs
[PR_VR
] < 32) {
175 return do_interruptv10(env
);
178 D_LOG("exception index=%d interrupt_req=%d\n",
179 env
->exception_index
,
180 cs
->interrupt_request
);
182 switch (env
->exception_index
) {
184 /* These exceptions are genereated by the core itself.
185 ERP should point to the insn following the brk. */
186 ex_vec
= env
->trap_vector
;
187 env
->pregs
[PR_ERP
] = env
->pc
;
191 /* NMI is hardwired to vector zero. */
193 env
->pregs
[PR_CCS
] &= ~M_FLAG_V32
;
194 env
->pregs
[PR_NRP
] = env
->pc
;
198 ex_vec
= env
->fault_vector
;
199 env
->pregs
[PR_ERP
] = env
->pc
;
203 /* The interrupt controller gives us the vector. */
204 ex_vec
= env
->interrupt_vector
;
205 /* Normal interrupts are taken between
206 TB's. env->pc is valid here. */
207 env
->pregs
[PR_ERP
] = env
->pc
;
211 /* Fill in the IDX field. */
212 env
->pregs
[PR_EXS
] = (ex_vec
& 0xff) << 8;
215 D_LOG("excp isr=%x PC=%x ds=%d SP=%x"
216 " ERP=%x pid=%x ccs=%x cc=%d %x\n",
217 ex_vec
, env
->pc
, env
->dslot
,
219 env
->pregs
[PR_ERP
], env
->pregs
[PR_PID
],
221 env
->cc_op
, env
->cc_mask
);
222 /* We loose the btarget, btaken state here so rexec the
224 env
->pregs
[PR_ERP
] -= env
->dslot
;
225 /* Exception starts with dslot cleared. */
229 if (env
->pregs
[PR_CCS
] & U_FLAG
) {
230 /* Swap stack pointers. */
231 env
->pregs
[PR_USP
] = env
->regs
[R_SP
];
232 env
->regs
[R_SP
] = env
->ksp
;
235 /* Apply the CRIS CCS shift. Clears U if set. */
238 /* Now that we are in kernel mode, load the handlers address.
239 This load may not fault, real hw leaves that behaviour as
241 env
->pc
= cpu_ldl_code(env
, env
->pregs
[PR_EBP
] + ex_vec
* 4);
243 /* Clear the excption_index to avoid spurios hw_aborts for recursive
245 env
->exception_index
= -1;
247 D_LOG("%s isr=%x vec=%x ccs=%x pid=%d erp=%x\n",
248 __func__
, env
->pc
, ex_vec
,
254 hwaddr
cpu_get_phys_page_debug(CPUCRISState
* env
, target_ulong addr
)
257 struct cris_mmu_result res
;
260 miss
= cris_mmu_translate(&res
, env
, addr
, 0, 0, 1);
261 /* If D TLB misses, try I TLB. */
263 miss
= cris_mmu_translate(&res
, env
, addr
, 2, 0, 1);
269 D(fprintf(stderr
, "%s %x -> %x\n", __func__
, addr
, phy
));