4 * This module includes support for MSI-X in pci devices.
6 * Author: Michael S. Tsirkin <mst@redhat.com>
8 * Copyright (c) 2009, Red Hat Inc, Michael S. Tsirkin (mst@redhat.com)
10 * This work is licensed under the terms of the GNU GPL, version 2. See
11 * the COPYING file in the top-level directory.
13 * Contributions after 2012-01-13 are licensed under the terms of the
14 * GNU GPL, version 2 or (at your option) any later version.
23 #define MSIX_CAP_LENGTH 12
25 /* MSI enable bit and maskall bit are in byte 1 in FLAGS register */
26 #define MSIX_CONTROL_OFFSET (PCI_MSIX_FLAGS + 1)
27 #define MSIX_ENABLE_MASK (PCI_MSIX_FLAGS_ENABLE >> 8)
28 #define MSIX_MASKALL_MASK (PCI_MSIX_FLAGS_MASKALL >> 8)
30 /* How much space does an MSIX table need. */
31 /* The spec requires giving the table structure
32 * a 4K aligned region all by itself. */
33 #define MSIX_PAGE_SIZE 0x1000
34 /* Reserve second half of the page for pending bits */
35 #define MSIX_PAGE_PENDING (MSIX_PAGE_SIZE / 2)
36 #define MSIX_MAX_ENTRIES 32
39 /* Add MSI-X capability to the config space for the device. */
40 /* Given a bar and its size, add MSI-X table on top of it
41 * and fill MSI-X capability in the config space.
42 * Original bar size must be a power of 2 or 0.
43 * New bar size is returned. */
44 static int msix_add_config(struct PCIDevice
*pdev
, unsigned short nentries
,
45 unsigned bar_nr
, unsigned bar_size
)
51 if (nentries
< 1 || nentries
> PCI_MSIX_FLAGS_QSIZE
+ 1)
53 if (bar_size
> 0x80000000)
56 /* Add space for MSI-X structures */
58 new_size
= MSIX_PAGE_SIZE
;
59 } else if (bar_size
< MSIX_PAGE_SIZE
) {
60 bar_size
= MSIX_PAGE_SIZE
;
61 new_size
= MSIX_PAGE_SIZE
* 2;
63 new_size
= bar_size
* 2;
66 pdev
->msix_bar_size
= new_size
;
67 config_offset
= pci_add_capability(pdev
, PCI_CAP_ID_MSIX
,
69 if (config_offset
< 0)
71 config
= pdev
->config
+ config_offset
;
73 pci_set_word(config
+ PCI_MSIX_FLAGS
, nentries
- 1);
74 /* Table on top of BAR */
75 pci_set_long(config
+ PCI_MSIX_TABLE
, bar_size
| bar_nr
);
76 /* Pending bits on top of that */
77 pci_set_long(config
+ PCI_MSIX_PBA
, (bar_size
+ MSIX_PAGE_PENDING
) |
79 pdev
->msix_cap
= config_offset
;
80 /* Make flags bit writable. */
81 pdev
->wmask
[config_offset
+ MSIX_CONTROL_OFFSET
] |= MSIX_ENABLE_MASK
|
83 pdev
->msix_function_masked
= true;
87 static uint64_t msix_mmio_read(void *opaque
, target_phys_addr_t addr
,
90 PCIDevice
*dev
= opaque
;
91 unsigned int offset
= addr
& (MSIX_PAGE_SIZE
- 1) & ~0x3;
92 void *page
= dev
->msix_table_page
;
94 return pci_get_long(page
+ offset
);
97 static uint8_t msix_pending_mask(int vector
)
99 return 1 << (vector
% 8);
102 static uint8_t *msix_pending_byte(PCIDevice
*dev
, int vector
)
104 return dev
->msix_table_page
+ MSIX_PAGE_PENDING
+ vector
/ 8;
107 static int msix_is_pending(PCIDevice
*dev
, int vector
)
109 return *msix_pending_byte(dev
, vector
) & msix_pending_mask(vector
);
112 static void msix_set_pending(PCIDevice
*dev
, int vector
)
114 *msix_pending_byte(dev
, vector
) |= msix_pending_mask(vector
);
117 static void msix_clr_pending(PCIDevice
*dev
, int vector
)
119 *msix_pending_byte(dev
, vector
) &= ~msix_pending_mask(vector
);
122 static bool msix_vector_masked(PCIDevice
*dev
, int vector
, bool fmask
)
124 unsigned offset
= vector
* PCI_MSIX_ENTRY_SIZE
+ PCI_MSIX_ENTRY_VECTOR_CTRL
;
125 return fmask
|| dev
->msix_table_page
[offset
] & PCI_MSIX_ENTRY_CTRL_MASKBIT
;
128 static bool msix_is_masked(PCIDevice
*dev
, int vector
)
130 return msix_vector_masked(dev
, vector
, dev
->msix_function_masked
);
133 static void msix_handle_mask_update(PCIDevice
*dev
, int vector
, bool was_masked
)
135 bool is_masked
= msix_is_masked(dev
, vector
);
136 if (is_masked
== was_masked
) {
140 if (!is_masked
&& msix_is_pending(dev
, vector
)) {
141 msix_clr_pending(dev
, vector
);
142 msix_notify(dev
, vector
);
146 static void msix_update_function_masked(PCIDevice
*dev
)
148 dev
->msix_function_masked
= !msix_enabled(dev
) ||
149 (dev
->config
[dev
->msix_cap
+ MSIX_CONTROL_OFFSET
] & MSIX_MASKALL_MASK
);
152 /* Handle MSI-X capability config write. */
153 void msix_write_config(PCIDevice
*dev
, uint32_t addr
,
154 uint32_t val
, int len
)
156 unsigned enable_pos
= dev
->msix_cap
+ MSIX_CONTROL_OFFSET
;
160 if (!range_covers_byte(addr
, len
, enable_pos
)) {
164 was_masked
= dev
->msix_function_masked
;
165 msix_update_function_masked(dev
);
167 if (!msix_enabled(dev
)) {
171 pci_device_deassert_intx(dev
);
173 if (dev
->msix_function_masked
== was_masked
) {
177 for (vector
= 0; vector
< dev
->msix_entries_nr
; ++vector
) {
178 msix_handle_mask_update(dev
, vector
,
179 msix_vector_masked(dev
, vector
, was_masked
));
183 static void msix_mmio_write(void *opaque
, target_phys_addr_t addr
,
184 uint64_t val
, unsigned size
)
186 PCIDevice
*dev
= opaque
;
187 unsigned int offset
= addr
& (MSIX_PAGE_SIZE
- 1) & ~0x3;
188 int vector
= offset
/ PCI_MSIX_ENTRY_SIZE
;
191 /* MSI-X page includes a read-only PBA and a writeable Vector Control. */
192 if (vector
>= dev
->msix_entries_nr
) {
196 was_masked
= msix_is_masked(dev
, vector
);
197 pci_set_long(dev
->msix_table_page
+ offset
, val
);
198 msix_handle_mask_update(dev
, vector
, was_masked
);
201 static const MemoryRegionOps msix_mmio_ops
= {
202 .read
= msix_mmio_read
,
203 .write
= msix_mmio_write
,
204 .endianness
= DEVICE_NATIVE_ENDIAN
,
206 .min_access_size
= 4,
207 .max_access_size
= 4,
211 static void msix_mmio_setup(PCIDevice
*d
, MemoryRegion
*bar
)
213 uint8_t *config
= d
->config
+ d
->msix_cap
;
214 uint32_t table
= pci_get_long(config
+ PCI_MSIX_TABLE
);
215 uint32_t offset
= table
& ~(MSIX_PAGE_SIZE
- 1);
216 /* TODO: for assigned devices, we'll want to make it possible to map
217 * pending bits separately in case they are in a separate bar. */
219 memory_region_add_subregion(bar
, offset
, &d
->msix_mmio
);
222 static void msix_mask_all(struct PCIDevice
*dev
, unsigned nentries
)
225 for (vector
= 0; vector
< nentries
; ++vector
) {
227 vector
* PCI_MSIX_ENTRY_SIZE
+ PCI_MSIX_ENTRY_VECTOR_CTRL
;
228 dev
->msix_table_page
[offset
] |= PCI_MSIX_ENTRY_CTRL_MASKBIT
;
232 /* Initialize the MSI-X structures. Note: if MSI-X is supported, BAR size is
233 * modified, it should be retrieved with msix_bar_size. */
234 int msix_init(struct PCIDevice
*dev
, unsigned short nentries
,
236 unsigned bar_nr
, unsigned bar_size
)
240 /* Nothing to do if MSI is not supported by interrupt controller */
241 if (!msi_supported
) {
244 if (nentries
> MSIX_MAX_ENTRIES
)
247 dev
->msix_entry_used
= g_malloc0(MSIX_MAX_ENTRIES
*
248 sizeof *dev
->msix_entry_used
);
250 dev
->msix_table_page
= g_malloc0(MSIX_PAGE_SIZE
);
251 msix_mask_all(dev
, nentries
);
253 memory_region_init_io(&dev
->msix_mmio
, &msix_mmio_ops
, dev
,
254 "msix", MSIX_PAGE_SIZE
);
256 dev
->msix_entries_nr
= nentries
;
257 ret
= msix_add_config(dev
, nentries
, bar_nr
, bar_size
);
261 dev
->cap_present
|= QEMU_PCI_CAP_MSIX
;
262 msix_mmio_setup(dev
, bar
);
266 dev
->msix_entries_nr
= 0;
267 memory_region_destroy(&dev
->msix_mmio
);
268 g_free(dev
->msix_table_page
);
269 dev
->msix_table_page
= NULL
;
270 g_free(dev
->msix_entry_used
);
271 dev
->msix_entry_used
= NULL
;
275 static void msix_free_irq_entries(PCIDevice
*dev
)
279 for (vector
= 0; vector
< dev
->msix_entries_nr
; ++vector
) {
280 dev
->msix_entry_used
[vector
] = 0;
281 msix_clr_pending(dev
, vector
);
285 /* Clean up resources for the device. */
286 int msix_uninit(PCIDevice
*dev
, MemoryRegion
*bar
)
288 if (!(dev
->cap_present
& QEMU_PCI_CAP_MSIX
))
290 pci_del_capability(dev
, PCI_CAP_ID_MSIX
, MSIX_CAP_LENGTH
);
292 msix_free_irq_entries(dev
);
293 dev
->msix_entries_nr
= 0;
294 memory_region_del_subregion(bar
, &dev
->msix_mmio
);
295 memory_region_destroy(&dev
->msix_mmio
);
296 g_free(dev
->msix_table_page
);
297 dev
->msix_table_page
= NULL
;
298 g_free(dev
->msix_entry_used
);
299 dev
->msix_entry_used
= NULL
;
300 dev
->cap_present
&= ~QEMU_PCI_CAP_MSIX
;
304 void msix_save(PCIDevice
*dev
, QEMUFile
*f
)
306 unsigned n
= dev
->msix_entries_nr
;
308 if (!(dev
->cap_present
& QEMU_PCI_CAP_MSIX
)) {
312 qemu_put_buffer(f
, dev
->msix_table_page
, n
* PCI_MSIX_ENTRY_SIZE
);
313 qemu_put_buffer(f
, dev
->msix_table_page
+ MSIX_PAGE_PENDING
, (n
+ 7) / 8);
316 /* Should be called after restoring the config space. */
317 void msix_load(PCIDevice
*dev
, QEMUFile
*f
)
319 unsigned n
= dev
->msix_entries_nr
;
321 if (!(dev
->cap_present
& QEMU_PCI_CAP_MSIX
)) {
325 msix_free_irq_entries(dev
);
326 qemu_get_buffer(f
, dev
->msix_table_page
, n
* PCI_MSIX_ENTRY_SIZE
);
327 qemu_get_buffer(f
, dev
->msix_table_page
+ MSIX_PAGE_PENDING
, (n
+ 7) / 8);
328 msix_update_function_masked(dev
);
331 /* Does device support MSI-X? */
332 int msix_present(PCIDevice
*dev
)
334 return dev
->cap_present
& QEMU_PCI_CAP_MSIX
;
337 /* Is MSI-X enabled? */
338 int msix_enabled(PCIDevice
*dev
)
340 return (dev
->cap_present
& QEMU_PCI_CAP_MSIX
) &&
341 (dev
->config
[dev
->msix_cap
+ MSIX_CONTROL_OFFSET
] &
345 /* Size of bar where MSI-X table resides, or 0 if MSI-X not supported. */
346 uint32_t msix_bar_size(PCIDevice
*dev
)
348 return (dev
->cap_present
& QEMU_PCI_CAP_MSIX
) ?
349 dev
->msix_bar_size
: 0;
352 /* Send an MSI-X message */
353 void msix_notify(PCIDevice
*dev
, unsigned vector
)
355 uint8_t *table_entry
= dev
->msix_table_page
+ vector
* PCI_MSIX_ENTRY_SIZE
;
359 if (vector
>= dev
->msix_entries_nr
|| !dev
->msix_entry_used
[vector
])
361 if (msix_is_masked(dev
, vector
)) {
362 msix_set_pending(dev
, vector
);
366 address
= pci_get_quad(table_entry
+ PCI_MSIX_ENTRY_LOWER_ADDR
);
367 data
= pci_get_long(table_entry
+ PCI_MSIX_ENTRY_DATA
);
368 stl_le_phys(address
, data
);
371 void msix_reset(PCIDevice
*dev
)
373 if (!(dev
->cap_present
& QEMU_PCI_CAP_MSIX
))
375 msix_free_irq_entries(dev
);
376 dev
->config
[dev
->msix_cap
+ MSIX_CONTROL_OFFSET
] &=
377 ~dev
->wmask
[dev
->msix_cap
+ MSIX_CONTROL_OFFSET
];
378 memset(dev
->msix_table_page
, 0, MSIX_PAGE_SIZE
);
379 msix_mask_all(dev
, dev
->msix_entries_nr
);
382 /* PCI spec suggests that devices make it possible for software to configure
383 * less vectors than supported by the device, but does not specify a standard
384 * mechanism for devices to do so.
386 * We support this by asking devices to declare vectors software is going to
387 * actually use, and checking this on the notification path. Devices that
388 * don't want to follow the spec suggestion can declare all vectors as used. */
390 /* Mark vector as used. */
391 int msix_vector_use(PCIDevice
*dev
, unsigned vector
)
393 if (vector
>= dev
->msix_entries_nr
)
395 dev
->msix_entry_used
[vector
]++;
399 /* Mark vector as unused. */
400 void msix_vector_unuse(PCIDevice
*dev
, unsigned vector
)
402 if (vector
>= dev
->msix_entries_nr
|| !dev
->msix_entry_used
[vector
]) {
405 if (--dev
->msix_entry_used
[vector
]) {
408 msix_clr_pending(dev
, vector
);
411 void msix_unuse_all_vectors(PCIDevice
*dev
)
413 if (!(dev
->cap_present
& QEMU_PCI_CAP_MSIX
))
415 msix_free_irq_entries(dev
);