4 * Copyright (c) 2014 John Snow <jsnow@redhat.com>
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
25 #include "qemu/osdep.h"
29 #include "libqos/libqos-pc.h"
30 #include "libqos/ahci.h"
31 #include "libqos/pci-pc.h"
33 #include "qemu-common.h"
34 #include "qapi/qmp/qdict.h"
35 #include "qemu/host-utils.h"
37 #include "hw/pci/pci_ids.h"
38 #include "hw/pci/pci_regs.h"
40 /* TODO actually test the results and get rid of this */
41 #define qmp_discard_response(...) qobject_unref(qmp(__VA_ARGS__))
43 /* Test images sizes in MB */
44 #define TEST_IMAGE_SIZE_MB_LARGE (200 * 1024)
45 #define TEST_IMAGE_SIZE_MB_SMALL 64
48 static char tmp_path
[] = "/tmp/qtest.XXXXXX";
49 static char debug_path
[] = "/tmp/qtest-blkdebug.XXXXXX";
50 static char mig_socket
[] = "/tmp/qtest-migration.XXXXXX";
51 static bool ahci_pedantic
;
52 static const char *imgfmt
;
53 static unsigned test_image_size_mb
;
55 /*** Function Declarations ***/
56 static void ahci_test_port_spec(AHCIQState
*ahci
, uint8_t port
);
57 static void ahci_test_pci_spec(AHCIQState
*ahci
);
58 static void ahci_test_pci_caps(AHCIQState
*ahci
, uint16_t header
,
60 static void ahci_test_satacap(AHCIQState
*ahci
, uint8_t offset
);
61 static void ahci_test_msicap(AHCIQState
*ahci
, uint8_t offset
);
62 static void ahci_test_pmcap(AHCIQState
*ahci
, uint8_t offset
);
66 static uint64_t mb_to_sectors(uint64_t image_size_mb
)
68 return (image_size_mb
* 1024 * 1024) / AHCI_SECTOR_SIZE
;
71 static void string_bswap16(uint16_t *s
, size_t bytes
)
73 g_assert_cmphex((bytes
& 1), ==, 0);
83 * Verify that the transfer did not corrupt our state at all.
85 static void verify_state(AHCIQState
*ahci
, uint64_t hba_old
)
88 uint32_t ahci_fingerprint
;
90 AHCICommandHeader cmd
;
92 ahci_fingerprint
= qpci_config_readl(ahci
->dev
, PCI_VENDOR_ID
);
93 g_assert_cmphex(ahci_fingerprint
, ==, ahci
->fingerprint
);
95 /* If we haven't initialized, this is as much as can be validated. */
100 hba_base
= (uint64_t)qpci_config_readl(ahci
->dev
, PCI_BASE_ADDRESS_5
);
101 g_assert_cmphex(hba_base
, ==, hba_old
);
103 g_assert_cmphex(ahci_rreg(ahci
, AHCI_CAP
), ==, ahci
->cap
);
104 g_assert_cmphex(ahci_rreg(ahci
, AHCI_CAP2
), ==, ahci
->cap2
);
106 for (i
= 0; i
< 32; i
++) {
107 g_assert_cmphex(ahci_px_rreg(ahci
, i
, AHCI_PX_FB
), ==,
109 g_assert_cmphex(ahci_px_rreg(ahci
, i
, AHCI_PX_CLB
), ==,
111 for (j
= 0; j
< 32; j
++) {
112 ahci_get_command_header(ahci
, i
, j
, &cmd
);
113 g_assert_cmphex(cmd
.prdtl
, ==, ahci
->port
[i
].prdtl
[j
]);
114 g_assert_cmphex(cmd
.ctba
, ==, ahci
->port
[i
].ctba
[j
]);
119 static void ahci_migrate(AHCIQState
*from
, AHCIQState
*to
, const char *uri
)
121 QOSState
*tmp
= to
->parent
;
122 QPCIDevice
*dev
= to
->dev
;
123 char *uri_local
= NULL
;
127 uri_local
= g_strdup_printf("%s%s", "unix:", mig_socket
);
131 hba_old
= (uint64_t)qpci_config_readl(from
->dev
, PCI_BASE_ADDRESS_5
);
133 /* context will be 'to' after completion. */
134 migrate(from
->parent
, to
->parent
, uri
);
136 /* We'd like for the AHCIState objects to still point
137 * to information specific to its specific parent
138 * instance, but otherwise just inherit the new data. */
139 memcpy(to
, from
, sizeof(AHCIQState
));
145 memset(from
, 0x00, sizeof(AHCIQState
));
149 verify_state(to
, hba_old
);
153 /*** Test Setup & Teardown ***/
156 * Start a Q35 machine and bookmark a handle to the AHCI device.
158 static AHCIQState
*ahci_vboot(const char *cli
, va_list ap
)
162 s
= g_new0(AHCIQState
, 1);
163 s
->parent
= qtest_pc_vboot(cli
, ap
);
164 global_qtest
= s
->parent
->qts
;
165 alloc_set_flags(s
->parent
->alloc
, ALLOC_LEAK_ASSERT
);
167 /* Verify that we have an AHCI device present. */
168 s
->dev
= get_ahci_device(s
->parent
->qts
, &s
->fingerprint
);
174 * Start a Q35 machine and bookmark a handle to the AHCI device.
176 static AHCIQState
*ahci_boot(const char *cli
, ...)
183 s
= ahci_vboot(cli
, ap
);
186 cli
= "-drive if=none,id=drive0,file=%s,cache=writeback,format=%s"
188 "-device ide-hd,drive=drive0 "
189 "-global ide-hd.serial=%s "
190 "-global ide-hd.ver=%s";
191 s
= ahci_boot(cli
, tmp_path
, imgfmt
, "testdisk", "version");
198 * Clean up the PCI device, then terminate the QEMU instance.
200 static void ahci_shutdown(AHCIQState
*ahci
)
202 QOSState
*qs
= ahci
->parent
;
205 ahci_clean_mem(ahci
);
206 free_ahci_device(ahci
->dev
);
212 * Boot and fully enable the HBA device.
213 * @see ahci_boot, ahci_pci_enable and ahci_hba_enable.
215 static AHCIQState
*ahci_boot_and_enable(const char *cli
, ...)
225 ahci
= ahci_vboot(cli
, ap
);
228 ahci
= ahci_boot(NULL
);
231 ahci_pci_enable(ahci
);
232 ahci_hba_enable(ahci
);
233 /* Initialize test device */
234 port
= ahci_port_select(ahci
);
235 ahci_port_clear(ahci
, port
);
236 if (is_atapi(ahci
, port
)) {
237 hello
= CMD_PACKET_ID
;
239 hello
= CMD_IDENTIFY
;
241 ahci_io(ahci
, port
, hello
, &buff
, sizeof(buff
), 0);
246 /*** Specification Adherence Tests ***/
249 * Implementation for test_pci_spec. Ensures PCI configuration space is sane.
251 static void ahci_test_pci_spec(AHCIQState
*ahci
)
257 /* Most of these bits should start cleared until we turn them on. */
258 data
= qpci_config_readw(ahci
->dev
, PCI_COMMAND
);
259 ASSERT_BIT_CLEAR(data
, PCI_COMMAND_MEMORY
);
260 ASSERT_BIT_CLEAR(data
, PCI_COMMAND_MASTER
);
261 ASSERT_BIT_CLEAR(data
, PCI_COMMAND_SPECIAL
); /* Reserved */
262 ASSERT_BIT_CLEAR(data
, PCI_COMMAND_VGA_PALETTE
); /* Reserved */
263 ASSERT_BIT_CLEAR(data
, PCI_COMMAND_PARITY
);
264 ASSERT_BIT_CLEAR(data
, PCI_COMMAND_WAIT
); /* Reserved */
265 ASSERT_BIT_CLEAR(data
, PCI_COMMAND_SERR
);
266 ASSERT_BIT_CLEAR(data
, PCI_COMMAND_FAST_BACK
);
267 ASSERT_BIT_CLEAR(data
, PCI_COMMAND_INTX_DISABLE
);
268 ASSERT_BIT_CLEAR(data
, 0xF800); /* Reserved */
270 data
= qpci_config_readw(ahci
->dev
, PCI_STATUS
);
271 ASSERT_BIT_CLEAR(data
, 0x01 | 0x02 | 0x04); /* Reserved */
272 ASSERT_BIT_CLEAR(data
, PCI_STATUS_INTERRUPT
);
273 ASSERT_BIT_SET(data
, PCI_STATUS_CAP_LIST
); /* must be set */
274 ASSERT_BIT_CLEAR(data
, PCI_STATUS_UDF
); /* Reserved */
275 ASSERT_BIT_CLEAR(data
, PCI_STATUS_PARITY
);
276 ASSERT_BIT_CLEAR(data
, PCI_STATUS_SIG_TARGET_ABORT
);
277 ASSERT_BIT_CLEAR(data
, PCI_STATUS_REC_TARGET_ABORT
);
278 ASSERT_BIT_CLEAR(data
, PCI_STATUS_REC_MASTER_ABORT
);
279 ASSERT_BIT_CLEAR(data
, PCI_STATUS_SIG_SYSTEM_ERROR
);
280 ASSERT_BIT_CLEAR(data
, PCI_STATUS_DETECTED_PARITY
);
282 /* RID occupies the low byte, CCs occupy the high three. */
283 datal
= qpci_config_readl(ahci
->dev
, PCI_CLASS_REVISION
);
285 /* AHCI 1.3 specifies that at-boot, the RID should reset to 0x00,
286 * Though in practice this is likely seldom true. */
287 ASSERT_BIT_CLEAR(datal
, 0xFF);
290 /* BCC *must* equal 0x01. */
291 g_assert_cmphex(PCI_BCC(datal
), ==, 0x01);
292 if (PCI_SCC(datal
) == 0x01) {
294 ASSERT_BIT_SET(0x80000000, datal
);
295 ASSERT_BIT_CLEAR(0x60000000, datal
);
296 } else if (PCI_SCC(datal
) == 0x04) {
298 g_assert_cmphex(PCI_PI(datal
), ==, 0);
299 } else if (PCI_SCC(datal
) == 0x06) {
301 g_assert_cmphex(PCI_PI(datal
), ==, 0x01);
303 g_assert_not_reached();
306 datab
= qpci_config_readb(ahci
->dev
, PCI_CACHE_LINE_SIZE
);
307 g_assert_cmphex(datab
, ==, 0);
309 datab
= qpci_config_readb(ahci
->dev
, PCI_LATENCY_TIMER
);
310 g_assert_cmphex(datab
, ==, 0);
312 /* Only the bottom 7 bits must be off. */
313 datab
= qpci_config_readb(ahci
->dev
, PCI_HEADER_TYPE
);
314 ASSERT_BIT_CLEAR(datab
, 0x7F);
316 /* BIST is optional, but the low 7 bits must always start off regardless. */
317 datab
= qpci_config_readb(ahci
->dev
, PCI_BIST
);
318 ASSERT_BIT_CLEAR(datab
, 0x7F);
320 /* BARS 0-4 do not have a boot spec, but ABAR/BAR5 must be clean. */
321 datal
= qpci_config_readl(ahci
->dev
, PCI_BASE_ADDRESS_5
);
322 g_assert_cmphex(datal
, ==, 0);
324 qpci_config_writel(ahci
->dev
, PCI_BASE_ADDRESS_5
, 0xFFFFFFFF);
325 datal
= qpci_config_readl(ahci
->dev
, PCI_BASE_ADDRESS_5
);
326 /* ABAR must be 32-bit, memory mapped, non-prefetchable and
327 * must be >= 512 bytes. To that end, bits 0-8 must be off. */
328 ASSERT_BIT_CLEAR(datal
, 0xFF);
330 /* Capability list MUST be present, */
331 datal
= qpci_config_readl(ahci
->dev
, PCI_CAPABILITY_LIST
);
332 /* But these bits are reserved. */
333 ASSERT_BIT_CLEAR(datal
, ~0xFF);
334 g_assert_cmphex(datal
, !=, 0);
336 /* Check specification adherence for capability extenstions. */
337 data
= qpci_config_readw(ahci
->dev
, datal
);
339 switch (ahci
->fingerprint
) {
340 case AHCI_INTEL_ICH9
:
341 /* Intel ICH9 Family Datasheet 14.1.19 p.550 */
342 g_assert_cmphex((data
& 0xFF), ==, PCI_CAP_ID_MSI
);
345 /* AHCI 1.3, Section 2.1.14 -- CAP must point to PMCAP. */
346 g_assert_cmphex((data
& 0xFF), ==, PCI_CAP_ID_PM
);
349 ahci_test_pci_caps(ahci
, data
, (uint8_t)datal
);
352 datal
= qpci_config_readl(ahci
->dev
, PCI_CAPABILITY_LIST
+ 4);
353 g_assert_cmphex(datal
, ==, 0);
355 /* IPIN might vary, but ILINE must be off. */
356 datab
= qpci_config_readb(ahci
->dev
, PCI_INTERRUPT_LINE
);
357 g_assert_cmphex(datab
, ==, 0);
361 * Test PCI capabilities for AHCI specification adherence.
363 static void ahci_test_pci_caps(AHCIQState
*ahci
, uint16_t header
,
366 uint8_t cid
= header
& 0xFF;
367 uint8_t next
= header
>> 8;
369 g_test_message("CID: %02x; next: %02x", cid
, next
);
373 ahci_test_pmcap(ahci
, offset
);
376 ahci_test_msicap(ahci
, offset
);
378 case PCI_CAP_ID_SATA
:
379 ahci_test_satacap(ahci
, offset
);
383 g_test_message("Unknown CAP 0x%02x", cid
);
387 ahci_test_pci_caps(ahci
, qpci_config_readw(ahci
->dev
, next
), next
);
392 * Test SATA PCI capabilitity for AHCI specification adherence.
394 static void ahci_test_satacap(AHCIQState
*ahci
, uint8_t offset
)
399 g_test_message("Verifying SATACAP");
401 /* Assert that the SATACAP version is 1.0, And reserved bits are empty. */
402 dataw
= qpci_config_readw(ahci
->dev
, offset
+ 2);
403 g_assert_cmphex(dataw
, ==, 0x10);
405 /* Grab the SATACR1 register. */
406 datal
= qpci_config_readw(ahci
->dev
, offset
+ 4);
408 switch (datal
& 0x0F) {
409 case 0x04: /* BAR0 */
410 case 0x05: /* BAR1 */
414 case 0x09: /* BAR5 */
415 case 0x0F: /* Immediately following SATACR1 in PCI config space. */
418 /* Invalid BARLOC for the Index Data Pair. */
419 g_assert_not_reached();
423 g_assert_cmphex((datal
>> 24), ==, 0x00);
427 * Test MSI PCI capability for AHCI specification adherence.
429 static void ahci_test_msicap(AHCIQState
*ahci
, uint8_t offset
)
434 g_test_message("Verifying MSICAP");
436 dataw
= qpci_config_readw(ahci
->dev
, offset
+ PCI_MSI_FLAGS
);
437 ASSERT_BIT_CLEAR(dataw
, PCI_MSI_FLAGS_ENABLE
);
438 ASSERT_BIT_CLEAR(dataw
, PCI_MSI_FLAGS_QSIZE
);
439 ASSERT_BIT_CLEAR(dataw
, PCI_MSI_FLAGS_RESERVED
);
441 datal
= qpci_config_readl(ahci
->dev
, offset
+ PCI_MSI_ADDRESS_LO
);
442 g_assert_cmphex(datal
, ==, 0);
444 if (dataw
& PCI_MSI_FLAGS_64BIT
) {
445 g_test_message("MSICAP is 64bit");
446 datal
= qpci_config_readl(ahci
->dev
, offset
+ PCI_MSI_ADDRESS_HI
);
447 g_assert_cmphex(datal
, ==, 0);
448 dataw
= qpci_config_readw(ahci
->dev
, offset
+ PCI_MSI_DATA_64
);
449 g_assert_cmphex(dataw
, ==, 0);
451 g_test_message("MSICAP is 32bit");
452 dataw
= qpci_config_readw(ahci
->dev
, offset
+ PCI_MSI_DATA_32
);
453 g_assert_cmphex(dataw
, ==, 0);
458 * Test Power Management PCI capability for AHCI specification adherence.
460 static void ahci_test_pmcap(AHCIQState
*ahci
, uint8_t offset
)
464 g_test_message("Verifying PMCAP");
466 dataw
= qpci_config_readw(ahci
->dev
, offset
+ PCI_PM_PMC
);
467 ASSERT_BIT_CLEAR(dataw
, PCI_PM_CAP_PME_CLOCK
);
468 ASSERT_BIT_CLEAR(dataw
, PCI_PM_CAP_RESERVED
);
469 ASSERT_BIT_CLEAR(dataw
, PCI_PM_CAP_D1
);
470 ASSERT_BIT_CLEAR(dataw
, PCI_PM_CAP_D2
);
472 dataw
= qpci_config_readw(ahci
->dev
, offset
+ PCI_PM_CTRL
);
473 ASSERT_BIT_CLEAR(dataw
, PCI_PM_CTRL_STATE_MASK
);
474 ASSERT_BIT_CLEAR(dataw
, PCI_PM_CTRL_RESERVED
);
475 ASSERT_BIT_CLEAR(dataw
, PCI_PM_CTRL_DATA_SEL_MASK
);
476 ASSERT_BIT_CLEAR(dataw
, PCI_PM_CTRL_DATA_SCALE_MASK
);
479 static void ahci_test_hba_spec(AHCIQState
*ahci
)
487 g_assert(ahci
!= NULL
);
490 * Note that the AHCI spec does expect the BIOS to set up a few things:
491 * CAP.SSS - Support for staggered spin-up (t/f)
492 * CAP.SMPS - Support for mechanical presence switches (t/f)
493 * PI - Ports Implemented (1-32)
494 * PxCMD.HPCP - Hot Plug Capable Port
495 * PxCMD.MPSP - Mechanical Presence Switch Present
496 * PxCMD.CPD - Cold Presence Detection support
498 * Additional items are touched if CAP.SSS is on, see AHCI 10.1.1 p.97:
499 * Foreach Port Implemented:
500 * -PxCMD.ST, PxCMD.CR, PxCMD.FRE, PxCMD.FR, PxSCTL.DET are 0
501 * -PxCLB/U and PxFB/U are set to valid regions in memory
502 * -PxSUD is set to 1.
503 * -PxSSTS.DET is polled for presence; if detected, we continue:
504 * -PxSERR is cleared with 1's.
505 * -If PxTFD.STS.BSY, PxTFD.STS.DRQ, and PxTFD.STS.ERR are all zero,
506 * the device is ready.
509 /* 1 CAP - Capabilities Register */
510 ahci
->cap
= ahci_rreg(ahci
, AHCI_CAP
);
511 ASSERT_BIT_CLEAR(ahci
->cap
, AHCI_CAP_RESERVED
);
513 /* 2 GHC - Global Host Control */
514 reg
= ahci_rreg(ahci
, AHCI_GHC
);
515 ASSERT_BIT_CLEAR(reg
, AHCI_GHC_HR
);
516 ASSERT_BIT_CLEAR(reg
, AHCI_GHC_IE
);
517 ASSERT_BIT_CLEAR(reg
, AHCI_GHC_MRSM
);
518 if (BITSET(ahci
->cap
, AHCI_CAP_SAM
)) {
519 g_test_message("Supports AHCI-Only Mode: GHC_AE is Read-Only.");
520 ASSERT_BIT_SET(reg
, AHCI_GHC_AE
);
522 g_test_message("Supports AHCI/Legacy mix.");
523 ASSERT_BIT_CLEAR(reg
, AHCI_GHC_AE
);
526 /* 3 IS - Interrupt Status */
527 reg
= ahci_rreg(ahci
, AHCI_IS
);
528 g_assert_cmphex(reg
, ==, 0);
530 /* 4 PI - Ports Implemented */
531 ports
= ahci_rreg(ahci
, AHCI_PI
);
532 /* Ports Implemented must be non-zero. */
533 g_assert_cmphex(ports
, !=, 0);
534 /* Ports Implemented must be <= Number of Ports. */
535 nports_impl
= ctpopl(ports
);
536 g_assert_cmpuint(((AHCI_CAP_NP
& ahci
->cap
) + 1), >=, nports_impl
);
538 /* Ports must be within the proper range. Given a mapping of SIZE,
539 * 256 bytes are used for global HBA control, and the rest is used
540 * for ports data, at 0x80 bytes each. */
541 g_assert_cmphex(ahci
->barsize
, >, 0);
542 maxports
= (ahci
->barsize
- HBA_DATA_REGION_SIZE
) / HBA_PORT_DATA_SIZE
;
543 /* e.g, 30 ports for 4K of memory. (4096 - 256) / 128 = 30 */
544 g_assert_cmphex((reg
>> maxports
), ==, 0);
547 reg
= ahci_rreg(ahci
, AHCI_VS
);
549 case AHCI_VERSION_0_95
:
550 case AHCI_VERSION_1_0
:
551 case AHCI_VERSION_1_1
:
552 case AHCI_VERSION_1_2
:
553 case AHCI_VERSION_1_3
:
556 g_assert_not_reached();
559 /* 6 Command Completion Coalescing Control: depends on CAP.CCCS. */
560 reg
= ahci_rreg(ahci
, AHCI_CCCCTL
);
561 if (BITSET(ahci
->cap
, AHCI_CAP_CCCS
)) {
562 ASSERT_BIT_CLEAR(reg
, AHCI_CCCCTL_EN
);
563 ASSERT_BIT_CLEAR(reg
, AHCI_CCCCTL_RESERVED
);
564 ASSERT_BIT_SET(reg
, AHCI_CCCCTL_CC
);
565 ASSERT_BIT_SET(reg
, AHCI_CCCCTL_TV
);
567 g_assert_cmphex(reg
, ==, 0);
571 reg
= ahci_rreg(ahci
, AHCI_CCCPORTS
);
572 /* Must be zeroes initially regardless of CAP.CCCS */
573 g_assert_cmphex(reg
, ==, 0);
576 reg
= ahci_rreg(ahci
, AHCI_EMLOC
);
577 if (BITCLR(ahci
->cap
, AHCI_CAP_EMS
)) {
578 g_assert_cmphex(reg
, ==, 0);
582 reg
= ahci_rreg(ahci
, AHCI_EMCTL
);
583 if (BITSET(ahci
->cap
, AHCI_CAP_EMS
)) {
584 ASSERT_BIT_CLEAR(reg
, AHCI_EMCTL_STSMR
);
585 ASSERT_BIT_CLEAR(reg
, AHCI_EMCTL_CTLTM
);
586 ASSERT_BIT_CLEAR(reg
, AHCI_EMCTL_CTLRST
);
587 ASSERT_BIT_CLEAR(reg
, AHCI_EMCTL_RESERVED
);
589 g_assert_cmphex(reg
, ==, 0);
592 /* 10 CAP2 -- Capabilities Extended */
593 ahci
->cap2
= ahci_rreg(ahci
, AHCI_CAP2
);
594 ASSERT_BIT_CLEAR(ahci
->cap2
, AHCI_CAP2_RESERVED
);
596 /* 11 BOHC -- Bios/OS Handoff Control */
597 reg
= ahci_rreg(ahci
, AHCI_BOHC
);
598 g_assert_cmphex(reg
, ==, 0);
600 /* 12 -- 23: Reserved */
601 g_test_message("Verifying HBA reserved area is empty.");
602 for (i
= AHCI_RESERVED
; i
< AHCI_NVMHCI
; ++i
) {
603 reg
= ahci_rreg(ahci
, i
);
604 g_assert_cmphex(reg
, ==, 0);
607 /* 24 -- 39: NVMHCI */
608 if (BITCLR(ahci
->cap2
, AHCI_CAP2_NVMP
)) {
609 g_test_message("Verifying HBA/NVMHCI area is empty.");
610 for (i
= AHCI_NVMHCI
; i
< AHCI_VENDOR
; ++i
) {
611 reg
= ahci_rreg(ahci
, i
);
612 g_assert_cmphex(reg
, ==, 0);
616 /* 40 -- 63: Vendor */
617 g_test_message("Verifying HBA/Vendor area is empty.");
618 for (i
= AHCI_VENDOR
; i
< AHCI_PORTS
; ++i
) {
619 reg
= ahci_rreg(ahci
, i
);
620 g_assert_cmphex(reg
, ==, 0);
623 /* 64 -- XX: Port Space */
624 for (i
= 0; ports
|| (i
< maxports
); ports
>>= 1, ++i
) {
625 if (BITSET(ports
, 0x1)) {
626 g_test_message("Testing port %u for spec", i
);
627 ahci_test_port_spec(ahci
, i
);
630 uint16_t low
= AHCI_PORTS
+ (32 * i
);
631 uint16_t high
= AHCI_PORTS
+ (32 * (i
+ 1));
632 g_test_message("Asserting unimplemented port %u "
633 "(reg [%u-%u]) is empty.",
635 for (j
= low
; j
< high
; ++j
) {
636 reg
= ahci_rreg(ahci
, j
);
637 g_assert_cmphex(reg
, ==, 0);
644 * Test the memory space for one port for specification adherence.
646 static void ahci_test_port_spec(AHCIQState
*ahci
, uint8_t port
)
652 reg
= ahci_px_rreg(ahci
, port
, AHCI_PX_CLB
);
653 ASSERT_BIT_CLEAR(reg
, AHCI_PX_CLB_RESERVED
);
656 if (BITCLR(ahci
->cap
, AHCI_CAP_S64A
)) {
657 reg
= ahci_px_rreg(ahci
, port
, AHCI_PX_CLBU
);
658 g_assert_cmphex(reg
, ==, 0);
662 reg
= ahci_px_rreg(ahci
, port
, AHCI_PX_FB
);
663 ASSERT_BIT_CLEAR(reg
, AHCI_PX_FB_RESERVED
);
666 if (BITCLR(ahci
->cap
, AHCI_CAP_S64A
)) {
667 reg
= ahci_px_rreg(ahci
, port
, AHCI_PX_FBU
);
668 g_assert_cmphex(reg
, ==, 0);
672 reg
= ahci_px_rreg(ahci
, port
, AHCI_PX_IS
);
673 g_assert_cmphex(reg
, ==, 0);
676 reg
= ahci_px_rreg(ahci
, port
, AHCI_PX_IE
);
677 g_assert_cmphex(reg
, ==, 0);
680 reg
= ahci_px_rreg(ahci
, port
, AHCI_PX_CMD
);
681 ASSERT_BIT_CLEAR(reg
, AHCI_PX_CMD_FRE
);
682 ASSERT_BIT_CLEAR(reg
, AHCI_PX_CMD_RESERVED
);
683 ASSERT_BIT_CLEAR(reg
, AHCI_PX_CMD_CCS
);
684 ASSERT_BIT_CLEAR(reg
, AHCI_PX_CMD_FR
);
685 ASSERT_BIT_CLEAR(reg
, AHCI_PX_CMD_CR
);
686 ASSERT_BIT_CLEAR(reg
, AHCI_PX_CMD_PMA
); /* And RW only if CAP.SPM */
687 ASSERT_BIT_CLEAR(reg
, AHCI_PX_CMD_APSTE
); /* RW only if CAP2.APST */
688 ASSERT_BIT_CLEAR(reg
, AHCI_PX_CMD_ATAPI
);
689 ASSERT_BIT_CLEAR(reg
, AHCI_PX_CMD_DLAE
);
690 ASSERT_BIT_CLEAR(reg
, AHCI_PX_CMD_ALPE
); /* RW only if CAP.SALP */
691 ASSERT_BIT_CLEAR(reg
, AHCI_PX_CMD_ASP
); /* RW only if CAP.SALP */
692 ASSERT_BIT_CLEAR(reg
, AHCI_PX_CMD_ICC
);
693 /* If CPDetect support does not exist, CPState must be off. */
694 if (BITCLR(reg
, AHCI_PX_CMD_CPD
)) {
695 ASSERT_BIT_CLEAR(reg
, AHCI_PX_CMD_CPS
);
697 /* If MPSPresence is not set, MPSState must be off. */
698 if (BITCLR(reg
, AHCI_PX_CMD_MPSP
)) {
699 ASSERT_BIT_CLEAR(reg
, AHCI_PX_CMD_MPSS
);
701 /* If we do not support MPS, MPSS and MPSP must be off. */
702 if (BITCLR(ahci
->cap
, AHCI_CAP_SMPS
)) {
703 ASSERT_BIT_CLEAR(reg
, AHCI_PX_CMD_MPSS
);
704 ASSERT_BIT_CLEAR(reg
, AHCI_PX_CMD_MPSP
);
706 /* If, via CPD or MPSP we detect a drive, HPCP must be on. */
707 if (BITANY(reg
, AHCI_PX_CMD_CPD
| AHCI_PX_CMD_MPSP
)) {
708 ASSERT_BIT_SET(reg
, AHCI_PX_CMD_HPCP
);
710 /* HPCP and ESP cannot both be active. */
711 g_assert(!BITSET(reg
, AHCI_PX_CMD_HPCP
| AHCI_PX_CMD_ESP
));
712 /* If CAP.FBSS is not set, FBSCP must not be set. */
713 if (BITCLR(ahci
->cap
, AHCI_CAP_FBSS
)) {
714 ASSERT_BIT_CLEAR(reg
, AHCI_PX_CMD_FBSCP
);
718 reg
= ahci_px_rreg(ahci
, port
, AHCI_PX_RES1
);
719 g_assert_cmphex(reg
, ==, 0);
722 reg
= ahci_px_rreg(ahci
, port
, AHCI_PX_TFD
);
723 /* At boot, prior to an FIS being received, the TFD register should be 0x7F,
724 * which breaks down as follows, as seen in AHCI 1.3 sec 3.3.8, p. 27. */
725 ASSERT_BIT_SET(reg
, AHCI_PX_TFD_STS_ERR
);
726 ASSERT_BIT_SET(reg
, AHCI_PX_TFD_STS_CS1
);
727 ASSERT_BIT_SET(reg
, AHCI_PX_TFD_STS_DRQ
);
728 ASSERT_BIT_SET(reg
, AHCI_PX_TFD_STS_CS2
);
729 ASSERT_BIT_CLEAR(reg
, AHCI_PX_TFD_STS_BSY
);
730 ASSERT_BIT_CLEAR(reg
, AHCI_PX_TFD_ERR
);
731 ASSERT_BIT_CLEAR(reg
, AHCI_PX_TFD_RESERVED
);
734 /* Though AHCI specifies the boot value should be 0xFFFFFFFF,
735 * Even when GHC.ST is zero, the AHCI HBA may receive the initial
736 * D2H register FIS and update the signature asynchronously,
737 * so we cannot expect a value here. AHCI 1.3, sec 3.3.9, pp 27-28 */
739 /* (10) SSTS / SCR0: SStatus */
740 reg
= ahci_px_rreg(ahci
, port
, AHCI_PX_SSTS
);
741 ASSERT_BIT_CLEAR(reg
, AHCI_PX_SSTS_RESERVED
);
742 /* Even though the register should be 0 at boot, it is asynchronous and
743 * prone to change, so we cannot test any well known value. */
745 /* (11) SCTL / SCR2: SControl */
746 reg
= ahci_px_rreg(ahci
, port
, AHCI_PX_SCTL
);
747 g_assert_cmphex(reg
, ==, 0);
749 /* (12) SERR / SCR1: SError */
750 reg
= ahci_px_rreg(ahci
, port
, AHCI_PX_SERR
);
751 g_assert_cmphex(reg
, ==, 0);
753 /* (13) SACT / SCR3: SActive */
754 reg
= ahci_px_rreg(ahci
, port
, AHCI_PX_SACT
);
755 g_assert_cmphex(reg
, ==, 0);
758 reg
= ahci_px_rreg(ahci
, port
, AHCI_PX_CI
);
759 g_assert_cmphex(reg
, ==, 0);
762 reg
= ahci_px_rreg(ahci
, port
, AHCI_PX_SNTF
);
763 g_assert_cmphex(reg
, ==, 0);
766 reg
= ahci_px_rreg(ahci
, port
, AHCI_PX_FBS
);
767 ASSERT_BIT_CLEAR(reg
, AHCI_PX_FBS_EN
);
768 ASSERT_BIT_CLEAR(reg
, AHCI_PX_FBS_DEC
);
769 ASSERT_BIT_CLEAR(reg
, AHCI_PX_FBS_SDE
);
770 ASSERT_BIT_CLEAR(reg
, AHCI_PX_FBS_DEV
);
771 ASSERT_BIT_CLEAR(reg
, AHCI_PX_FBS_DWE
);
772 ASSERT_BIT_CLEAR(reg
, AHCI_PX_FBS_RESERVED
);
773 if (BITSET(ahci
->cap
, AHCI_CAP_FBSS
)) {
774 /* if Port-Multiplier FIS-based switching avail, ADO must >= 2 */
775 g_assert((reg
& AHCI_PX_FBS_ADO
) >> ctzl(AHCI_PX_FBS_ADO
) >= 2);
778 /* [17 -- 27] RESERVED */
779 for (i
= AHCI_PX_RES2
; i
< AHCI_PX_VS
; ++i
) {
780 reg
= ahci_px_rreg(ahci
, port
, i
);
781 g_assert_cmphex(reg
, ==, 0);
784 /* [28 -- 31] Vendor-Specific */
785 for (i
= AHCI_PX_VS
; i
< 32; ++i
) {
786 reg
= ahci_px_rreg(ahci
, port
, i
);
788 g_test_message("INFO: Vendor register %u non-empty", i
);
794 * Utilizing an initialized AHCI HBA, issue an IDENTIFY command to the first
795 * device we see, then read and check the response.
797 static void ahci_test_identify(AHCIQState
*ahci
)
803 const size_t buffsize
= 512;
805 g_assert(ahci
!= NULL
);
808 * This serves as a bit of a tutorial on AHCI device programming:
810 * (1) Create a data buffer for the IDENTIFY response to be sent to
811 * (2) Create a Command Table buffer, where we will store the
812 * command and PRDT (Physical Region Descriptor Table)
813 * (3) Construct an FIS host-to-device command structure, and write it to
814 * the top of the Command Table buffer.
815 * (4) Create one or more Physical Region Descriptors (PRDs) that describe
816 * a location in memory where data may be stored/retrieved.
817 * (5) Write these PRDTs to the bottom (offset 0x80) of the Command Table.
818 * (6) Each AHCI port has up to 32 command slots. Each slot contains a
819 * header that points to a Command Table buffer. Pick an unused slot
820 * and update it to point to the Command Table we have built.
821 * (7) Now: Command #n points to our Command Table, and our Command Table
822 * contains the FIS (that describes our command) and the PRDTL, which
823 * describes our buffer.
824 * (8) We inform the HBA via PxCI (Command Issue) that the command in slot
825 * #n is ready for processing.
828 /* Pick the first implemented and running port */
829 px
= ahci_port_select(ahci
);
830 g_test_message("Selected port %u for test", px
);
832 /* Clear out the FIS Receive area and any pending interrupts. */
833 ahci_port_clear(ahci
, px
);
835 /* "Read" 512 bytes using CMD_IDENTIFY into the host buffer. */
836 ahci_io(ahci
, px
, CMD_IDENTIFY
, &buff
, buffsize
, 0);
838 /* Check serial number/version in the buffer */
839 /* NB: IDENTIFY strings are packed in 16bit little endian chunks.
840 * Since we copy byte-for-byte in ahci-test, on both LE and BE, we need to
841 * unchunk this data. By contrast, ide-test copies 2 bytes at a time, and
842 * as a consequence, only needs to unchunk the data on LE machines. */
843 string_bswap16(&buff
[10], 20);
844 rc
= memcmp(&buff
[10], "testdisk ", 20);
845 g_assert_cmphex(rc
, ==, 0);
847 string_bswap16(&buff
[23], 8);
848 rc
= memcmp(&buff
[23], "version ", 8);
849 g_assert_cmphex(rc
, ==, 0);
851 sect_size
= le16_to_cpu(*((uint16_t *)(&buff
[5])));
852 g_assert_cmphex(sect_size
, ==, AHCI_SECTOR_SIZE
);
855 static void ahci_test_io_rw_simple(AHCIQState
*ahci
, unsigned bufsize
,
856 uint64_t sector
, uint8_t read_cmd
,
861 unsigned char *tx
= g_malloc(bufsize
);
862 unsigned char *rx
= g_malloc0(bufsize
);
864 g_assert(ahci
!= NULL
);
866 /* Pick the first running port and clear it. */
867 port
= ahci_port_select(ahci
);
868 ahci_port_clear(ahci
, port
);
870 /*** Create pattern and transfer to guest ***/
871 /* Data buffer in the guest */
872 ptr
= ahci_alloc(ahci
, bufsize
);
875 /* Write some indicative pattern to our buffer. */
876 generate_pattern(tx
, bufsize
, AHCI_SECTOR_SIZE
);
877 bufwrite(ptr
, tx
, bufsize
);
879 /* Write this buffer to disk, then read it back to the DMA buffer. */
880 ahci_guest_io(ahci
, port
, write_cmd
, ptr
, bufsize
, sector
);
881 qmemset(ptr
, 0x00, bufsize
);
882 ahci_guest_io(ahci
, port
, read_cmd
, ptr
, bufsize
, sector
);
884 /*** Read back the Data ***/
885 bufread(ptr
, rx
, bufsize
);
886 g_assert_cmphex(memcmp(tx
, rx
, bufsize
), ==, 0);
888 ahci_free(ahci
, ptr
);
893 static uint8_t ahci_test_nondata(AHCIQState
*ahci
, uint8_t ide_cmd
)
898 port
= ahci_port_select(ahci
);
899 ahci_port_clear(ahci
, port
);
901 ahci_io(ahci
, port
, ide_cmd
, NULL
, 0, 0);
906 static void ahci_test_flush(AHCIQState
*ahci
)
908 ahci_test_nondata(ahci
, CMD_FLUSH_CACHE
);
911 static void ahci_test_max(AHCIQState
*ahci
)
913 RegD2HFIS
*d2h
= g_malloc0(0x20);
917 uint64_t config_sect
= mb_to_sectors(test_image_size_mb
) - 1;
919 if (config_sect
> 0xFFFFFF) {
920 cmd
= CMD_READ_MAX_EXT
;
925 port
= ahci_test_nondata(ahci
, cmd
);
926 memread(ahci
->port
[port
].fb
+ 0x40, d2h
, 0x20);
927 nsect
= (uint64_t)d2h
->lba_hi
[2] << 40 |
928 (uint64_t)d2h
->lba_hi
[1] << 32 |
929 (uint64_t)d2h
->lba_hi
[0] << 24 |
930 (uint64_t)d2h
->lba_lo
[2] << 16 |
931 (uint64_t)d2h
->lba_lo
[1] << 8 |
932 (uint64_t)d2h
->lba_lo
[0];
934 g_assert_cmphex(nsect
, ==, config_sect
);
939 /******************************************************************************/
940 /* Test Interfaces */
941 /******************************************************************************/
944 * Basic sanity test to boot a machine, find an AHCI device, and shutdown.
946 static void test_sanity(void)
949 ahci
= ahci_boot(NULL
);
954 * Ensure that the PCI configuration space for the AHCI device is in-line with
955 * the AHCI 1.3 specification for initial values.
957 static void test_pci_spec(void)
960 ahci
= ahci_boot(NULL
);
961 ahci_test_pci_spec(ahci
);
966 * Engage the PCI AHCI device and sanity check the response.
967 * Perform additional PCI config space bringup for the HBA.
969 static void test_pci_enable(void)
972 ahci
= ahci_boot(NULL
);
973 ahci_pci_enable(ahci
);
978 * Investigate the memory mapped regions of the HBA,
979 * and test them for AHCI specification adherence.
981 static void test_hba_spec(void)
985 ahci
= ahci_boot(NULL
);
986 ahci_pci_enable(ahci
);
987 ahci_test_hba_spec(ahci
);
992 * Engage the HBA functionality of the AHCI PCI device,
993 * and bring it into a functional idle state.
995 static void test_hba_enable(void)
999 ahci
= ahci_boot(NULL
);
1000 ahci_pci_enable(ahci
);
1001 ahci_hba_enable(ahci
);
1002 ahci_shutdown(ahci
);
1006 * Bring up the device and issue an IDENTIFY command.
1007 * Inspect the state of the HBA device and the data returned.
1009 static void test_identify(void)
1013 ahci
= ahci_boot_and_enable(NULL
);
1014 ahci_test_identify(ahci
);
1015 ahci_shutdown(ahci
);
1019 * Fragmented DMA test: Perform a standard 4K DMA read/write
1020 * test, but make sure the physical regions are fragmented to
1021 * be very small, each just 32 bytes, to see how AHCI performs
1022 * with chunks defined to be much less than a sector.
1024 static void test_dma_fragmented(void)
1029 size_t bufsize
= 4096;
1030 unsigned char *tx
= g_malloc(bufsize
);
1031 unsigned char *rx
= g_malloc0(bufsize
);
1034 ahci
= ahci_boot_and_enable(NULL
);
1035 px
= ahci_port_select(ahci
);
1036 ahci_port_clear(ahci
, px
);
1038 /* create pattern */
1039 generate_pattern(tx
, bufsize
, AHCI_SECTOR_SIZE
);
1041 /* Create a DMA buffer in guest memory, and write our pattern to it. */
1042 ptr
= guest_alloc(ahci
->parent
->alloc
, bufsize
);
1044 bufwrite(ptr
, tx
, bufsize
);
1046 cmd
= ahci_command_create(CMD_WRITE_DMA
);
1047 ahci_command_adjust(cmd
, 0, ptr
, bufsize
, 32);
1048 ahci_command_commit(ahci
, cmd
, px
);
1049 ahci_command_issue(ahci
, cmd
);
1050 ahci_command_verify(ahci
, cmd
);
1051 ahci_command_free(cmd
);
1053 cmd
= ahci_command_create(CMD_READ_DMA
);
1054 ahci_command_adjust(cmd
, 0, ptr
, bufsize
, 32);
1055 ahci_command_commit(ahci
, cmd
, px
);
1056 ahci_command_issue(ahci
, cmd
);
1057 ahci_command_verify(ahci
, cmd
);
1058 ahci_command_free(cmd
);
1060 /* Read back the guest's receive buffer into local memory */
1061 bufread(ptr
, rx
, bufsize
);
1062 guest_free(ahci
->parent
->alloc
, ptr
);
1064 g_assert_cmphex(memcmp(tx
, rx
, bufsize
), ==, 0);
1066 ahci_shutdown(ahci
);
1073 * Write sector 1 with random data to make AHCI storage dirty
1074 * Needed for flush tests so that flushes actually go though the block layer
1076 static void make_dirty(AHCIQState
* ahci
, uint8_t port
)
1079 unsigned bufsize
= 512;
1081 ptr
= ahci_alloc(ahci
, bufsize
);
1084 ahci_guest_io(ahci
, port
, CMD_WRITE_DMA
, ptr
, bufsize
, 1);
1085 ahci_free(ahci
, ptr
);
1088 static void test_flush(void)
1093 ahci
= ahci_boot_and_enable(NULL
);
1095 port
= ahci_port_select(ahci
);
1096 ahci_port_clear(ahci
, port
);
1098 make_dirty(ahci
, port
);
1100 ahci_test_flush(ahci
);
1101 ahci_shutdown(ahci
);
1104 static void test_flush_retry(void)
1110 prepare_blkdebug_script(debug_path
, "flush_to_disk");
1111 ahci
= ahci_boot_and_enable("-drive file=blkdebug:%s:%s,if=none,id=drive0,"
1112 "format=%s,cache=writeback,"
1113 "rerror=stop,werror=stop "
1115 "-device ide-hd,drive=drive0 ",
1119 port
= ahci_port_select(ahci
);
1120 ahci_port_clear(ahci
, port
);
1122 /* Issue write so that flush actually goes to disk */
1123 make_dirty(ahci
, port
);
1125 /* Issue Flush Command and wait for error */
1126 cmd
= ahci_guest_io_halt(ahci
, port
, CMD_FLUSH_CACHE
, 0, 0, 0);
1127 ahci_guest_io_resume(ahci
, cmd
);
1129 ahci_shutdown(ahci
);
1133 * Basic sanity test to boot a machine, find an AHCI device, and shutdown.
1135 static void test_migrate_sanity(void)
1137 AHCIQState
*src
, *dst
;
1138 char *uri
= g_strdup_printf("unix:%s", mig_socket
);
1140 src
= ahci_boot("-m 384 -M q35 "
1141 "-drive if=ide,file=%s,format=%s ", tmp_path
, imgfmt
);
1142 dst
= ahci_boot("-m 384 -M q35 "
1143 "-drive if=ide,file=%s,format=%s "
1144 "-incoming %s", tmp_path
, imgfmt
, uri
);
1146 ahci_migrate(src
, dst
, uri
);
1154 * Simple migration test: Write a pattern, migrate, then read.
1156 static void ahci_migrate_simple(uint8_t cmd_read
, uint8_t cmd_write
)
1158 AHCIQState
*src
, *dst
;
1160 size_t bufsize
= 4096;
1161 unsigned char *tx
= g_malloc(bufsize
);
1162 unsigned char *rx
= g_malloc0(bufsize
);
1163 char *uri
= g_strdup_printf("unix:%s", mig_socket
);
1165 src
= ahci_boot_and_enable("-m 384 -M q35 "
1166 "-drive if=ide,format=%s,file=%s ",
1168 dst
= ahci_boot("-m 384 -M q35 "
1169 "-drive if=ide,format=%s,file=%s "
1170 "-incoming %s", imgfmt
, tmp_path
, uri
);
1172 set_context(src
->parent
);
1175 px
= ahci_port_select(src
);
1176 ahci_port_clear(src
, px
);
1178 /* create pattern */
1179 generate_pattern(tx
, bufsize
, AHCI_SECTOR_SIZE
);
1181 /* Write, migrate, then read. */
1182 ahci_io(src
, px
, cmd_write
, tx
, bufsize
, 0);
1183 ahci_migrate(src
, dst
, uri
);
1184 ahci_io(dst
, px
, cmd_read
, rx
, bufsize
, 0);
1186 /* Verify pattern */
1187 g_assert_cmphex(memcmp(tx
, rx
, bufsize
), ==, 0);
1196 static void test_migrate_dma(void)
1198 ahci_migrate_simple(CMD_READ_DMA
, CMD_WRITE_DMA
);
1201 static void test_migrate_ncq(void)
1203 ahci_migrate_simple(READ_FPDMA_QUEUED
, WRITE_FPDMA_QUEUED
);
1207 * Halted IO Error Test
1209 * Simulate an error on first write, Try to write a pattern,
1210 * Confirm the VM has stopped, resume the VM, verify command
1211 * has completed, then read back the data and verify.
1213 static void ahci_halted_io_test(uint8_t cmd_read
, uint8_t cmd_write
)
1217 size_t bufsize
= 4096;
1218 unsigned char *tx
= g_malloc(bufsize
);
1219 unsigned char *rx
= g_malloc0(bufsize
);
1223 prepare_blkdebug_script(debug_path
, "write_aio");
1225 ahci
= ahci_boot_and_enable("-drive file=blkdebug:%s:%s,if=none,id=drive0,"
1226 "format=%s,cache=writeback,"
1227 "rerror=stop,werror=stop "
1229 "-device ide-hd,drive=drive0 ",
1233 /* Initialize and prepare */
1234 port
= ahci_port_select(ahci
);
1235 ahci_port_clear(ahci
, port
);
1237 /* create DMA source buffer and write pattern */
1238 generate_pattern(tx
, bufsize
, AHCI_SECTOR_SIZE
);
1239 ptr
= ahci_alloc(ahci
, bufsize
);
1241 memwrite(ptr
, tx
, bufsize
);
1243 /* Attempt to write (and fail) */
1244 cmd
= ahci_guest_io_halt(ahci
, port
, cmd_write
,
1247 /* Attempt to resume the command */
1248 ahci_guest_io_resume(ahci
, cmd
);
1249 ahci_free(ahci
, ptr
);
1251 /* Read back and verify */
1252 ahci_io(ahci
, port
, cmd_read
, rx
, bufsize
, 0);
1253 g_assert_cmphex(memcmp(tx
, rx
, bufsize
), ==, 0);
1255 /* Cleanup and go home */
1256 ahci_shutdown(ahci
);
1261 static void test_halted_dma(void)
1263 ahci_halted_io_test(CMD_READ_DMA
, CMD_WRITE_DMA
);
1266 static void test_halted_ncq(void)
1268 ahci_halted_io_test(READ_FPDMA_QUEUED
, WRITE_FPDMA_QUEUED
);
1272 * IO Error Migration Test
1274 * Simulate an error on first write, Try to write a pattern,
1275 * Confirm the VM has stopped, migrate, resume the VM,
1276 * verify command has completed, then read back the data and verify.
1278 static void ahci_migrate_halted_io(uint8_t cmd_read
, uint8_t cmd_write
)
1280 AHCIQState
*src
, *dst
;
1282 size_t bufsize
= 4096;
1283 unsigned char *tx
= g_malloc(bufsize
);
1284 unsigned char *rx
= g_malloc0(bufsize
);
1287 char *uri
= g_strdup_printf("unix:%s", mig_socket
);
1289 prepare_blkdebug_script(debug_path
, "write_aio");
1291 src
= ahci_boot_and_enable("-drive file=blkdebug:%s:%s,if=none,id=drive0,"
1292 "format=%s,cache=writeback,"
1293 "rerror=stop,werror=stop "
1295 "-device ide-hd,drive=drive0 ",
1299 dst
= ahci_boot("-drive file=%s,if=none,id=drive0,"
1300 "format=%s,cache=writeback,"
1301 "rerror=stop,werror=stop "
1303 "-device ide-hd,drive=drive0 "
1305 tmp_path
, imgfmt
, uri
);
1307 set_context(src
->parent
);
1309 /* Initialize and prepare */
1310 port
= ahci_port_select(src
);
1311 ahci_port_clear(src
, port
);
1312 generate_pattern(tx
, bufsize
, AHCI_SECTOR_SIZE
);
1314 /* create DMA source buffer and write pattern */
1315 ptr
= ahci_alloc(src
, bufsize
);
1317 memwrite(ptr
, tx
, bufsize
);
1319 /* Write, trigger the VM to stop, migrate, then resume. */
1320 cmd
= ahci_guest_io_halt(src
, port
, cmd_write
,
1322 ahci_migrate(src
, dst
, uri
);
1323 ahci_guest_io_resume(dst
, cmd
);
1324 ahci_free(dst
, ptr
);
1327 ahci_io(dst
, port
, cmd_read
, rx
, bufsize
, 0);
1329 /* Verify TX and RX are identical */
1330 g_assert_cmphex(memcmp(tx
, rx
, bufsize
), ==, 0);
1332 /* Cleanup and go home. */
1340 static void test_migrate_halted_dma(void)
1342 ahci_migrate_halted_io(CMD_READ_DMA
, CMD_WRITE_DMA
);
1345 static void test_migrate_halted_ncq(void)
1347 ahci_migrate_halted_io(READ_FPDMA_QUEUED
, WRITE_FPDMA_QUEUED
);
1351 * Migration test: Try to flush, migrate, then resume.
1353 static void test_flush_migrate(void)
1355 AHCIQState
*src
, *dst
;
1358 char *uri
= g_strdup_printf("unix:%s", mig_socket
);
1360 prepare_blkdebug_script(debug_path
, "flush_to_disk");
1362 src
= ahci_boot_and_enable("-drive file=blkdebug:%s:%s,if=none,id=drive0,"
1363 "cache=writeback,rerror=stop,werror=stop,"
1366 "-device ide-hd,drive=drive0 ",
1367 debug_path
, tmp_path
, imgfmt
);
1368 dst
= ahci_boot("-drive file=%s,if=none,id=drive0,"
1369 "cache=writeback,rerror=stop,werror=stop,"
1372 "-device ide-hd,drive=drive0 "
1373 "-incoming %s", tmp_path
, imgfmt
, uri
);
1375 set_context(src
->parent
);
1377 px
= ahci_port_select(src
);
1378 ahci_port_clear(src
, px
);
1380 /* Dirty device so that flush reaches disk */
1381 make_dirty(src
, px
);
1383 /* Issue Flush Command */
1384 cmd
= ahci_command_create(CMD_FLUSH_CACHE
);
1385 ahci_command_commit(src
, cmd
, px
);
1386 ahci_command_issue_async(src
, cmd
);
1387 qmp_eventwait("STOP");
1390 ahci_migrate(src
, dst
, uri
);
1392 /* Complete the command */
1393 qmp_send("{'execute':'cont' }");
1394 qmp_eventwait("RESUME");
1395 ahci_command_wait(dst
, cmd
);
1396 ahci_command_verify(dst
, cmd
);
1398 ahci_command_free(cmd
);
1404 static void test_max(void)
1408 ahci
= ahci_boot_and_enable(NULL
);
1409 ahci_test_max(ahci
);
1410 ahci_shutdown(ahci
);
1413 static void test_reset(void)
1418 ahci
= ahci_boot(NULL
);
1419 ahci_test_pci_spec(ahci
);
1420 ahci_pci_enable(ahci
);
1422 for (i
= 0; i
< 2; i
++) {
1423 ahci_test_hba_spec(ahci
);
1424 ahci_hba_enable(ahci
);
1425 ahci_test_identify(ahci
);
1426 ahci_test_io_rw_simple(ahci
, 4096, 0,
1429 ahci_set(ahci
, AHCI_GHC
, AHCI_GHC_HR
);
1430 ahci_clean_mem(ahci
);
1433 ahci_shutdown(ahci
);
1436 static void test_ncq_simple(void)
1440 ahci
= ahci_boot_and_enable(NULL
);
1441 ahci_test_io_rw_simple(ahci
, 4096, 0,
1443 WRITE_FPDMA_QUEUED
);
1444 ahci_shutdown(ahci
);
1447 static int prepare_iso(size_t size
, unsigned char **buf
, char **name
)
1449 char cdrom_path
[] = "/tmp/qtest.iso.XXXXXX";
1450 unsigned char *patt
;
1452 int fd
= mkstemp(cdrom_path
);
1456 patt
= g_malloc(size
);
1458 /* Generate a pattern and build a CDROM image to read from */
1459 generate_pattern(patt
, size
, ATAPI_SECTOR_SIZE
);
1460 ret
= write(fd
, patt
, size
);
1461 g_assert(ret
== size
);
1463 *name
= g_strdup(cdrom_path
);
1468 static void remove_iso(int fd
, char *name
)
1475 static int ahci_cb_cmp_buff(AHCIQState
*ahci
, AHCICommand
*cmd
,
1476 const AHCIOpts
*opts
)
1478 unsigned char *tx
= opts
->opaque
;
1485 rx
= g_malloc0(opts
->size
);
1486 bufread(opts
->buffer
, rx
, opts
->size
);
1487 g_assert_cmphex(memcmp(tx
, rx
, opts
->size
), ==, 0);
1493 static void ahci_test_cdrom(int nsectors
, bool dma
, uint8_t cmd
,
1494 bool override_bcl
, uint16_t bcl
)
1501 .size
= (ATAPI_SECTOR_SIZE
* nsectors
),
1504 .post_cb
= ahci_cb_cmp_buff
,
1505 .set_bcl
= override_bcl
,
1508 uint64_t iso_size
= ATAPI_SECTOR_SIZE
* (nsectors
+ 1);
1510 /* Prepare ISO and fill 'tx' buffer */
1511 fd
= prepare_iso(iso_size
, &tx
, &iso
);
1514 /* Standard startup wonkery, but use ide-cd and our special iso file */
1515 ahci
= ahci_boot_and_enable("-drive if=none,id=drive0,file=%s,format=raw "
1517 "-device ide-cd,drive=drive0 ", iso
);
1519 /* Build & Send AHCI command */
1520 ahci_exec(ahci
, ahci_port_select(ahci
), cmd
, &opts
);
1524 ahci_shutdown(ahci
);
1525 remove_iso(fd
, iso
);
1528 static void ahci_test_cdrom_read10(int nsectors
, bool dma
)
1530 ahci_test_cdrom(nsectors
, dma
, CMD_ATAPI_READ_10
, false, 0);
1533 static void test_cdrom_dma(void)
1535 ahci_test_cdrom_read10(1, true);
1538 static void test_cdrom_dma_multi(void)
1540 ahci_test_cdrom_read10(3, true);
1543 static void test_cdrom_pio(void)
1545 ahci_test_cdrom_read10(1, false);
1548 static void test_cdrom_pio_multi(void)
1550 ahci_test_cdrom_read10(3, false);
1553 /* Regression test: Test that a READ_CD command with a BCL of 0 but a size of 0
1554 * completes as a NOP instead of erroring out. */
1555 static void test_atapi_bcl(void)
1557 ahci_test_cdrom(0, false, CMD_ATAPI_READ_CD
, true, 0);
1561 static void atapi_wait_tray(bool open
)
1563 QDict
*rsp
= qmp_eventwait_ref("DEVICE_TRAY_MOVED");
1564 QDict
*data
= qdict_get_qdict(rsp
, "data");
1566 g_assert(qdict_get_bool(data
, "tray-open"));
1568 g_assert(!qdict_get_bool(data
, "tray-open"));
1573 static void test_atapi_tray(void)
1579 uint8_t port
, sense
, asc
;
1580 uint64_t iso_size
= ATAPI_SECTOR_SIZE
;
1583 fd
= prepare_iso(iso_size
, &tx
, &iso
);
1584 ahci
= ahci_boot_and_enable("-blockdev node-name=drive0,driver=file,filename=%s "
1586 "-device ide-cd,id=cd0,drive=drive0 ", iso
);
1587 port
= ahci_port_select(ahci
);
1589 ahci_atapi_eject(ahci
, port
);
1590 atapi_wait_tray(true);
1592 ahci_atapi_load(ahci
, port
);
1593 atapi_wait_tray(false);
1596 qmp_send("{'execute': 'blockdev-open-tray',"
1597 " 'arguments': {'id': 'cd0'}}");
1598 atapi_wait_tray(true);
1599 rsp
= qmp_receive();
1602 qmp_discard_response("{'execute': 'blockdev-remove-medium', "
1603 "'arguments': {'id': 'cd0'}}");
1605 /* Test the tray without a medium */
1606 ahci_atapi_load(ahci
, port
);
1607 atapi_wait_tray(false);
1609 ahci_atapi_eject(ahci
, port
);
1610 atapi_wait_tray(true);
1612 /* Re-insert media */
1613 qmp_discard_response("{'execute': 'blockdev-add', "
1614 "'arguments': {'node-name': 'node0', "
1616 "'file': { 'driver': 'file', "
1617 "'filename': %s }}}", iso
);
1618 qmp_discard_response("{'execute': 'blockdev-insert-medium',"
1619 "'arguments': { 'id': 'cd0', "
1620 "'node-name': 'node0' }}");
1622 /* Again, the event shows up first */
1623 qmp_send("{'execute': 'blockdev-close-tray',"
1624 " 'arguments': {'id': 'cd0'}}");
1625 atapi_wait_tray(false);
1626 rsp
= qmp_receive();
1629 /* Now, to convince ATAPI we understand the media has changed... */
1630 ahci_atapi_test_ready(ahci
, port
, false, SENSE_NOT_READY
);
1631 ahci_atapi_get_sense(ahci
, port
, &sense
, &asc
);
1632 g_assert_cmpuint(sense
, ==, SENSE_NOT_READY
);
1633 g_assert_cmpuint(asc
, ==, ASC_MEDIUM_NOT_PRESENT
);
1635 ahci_atapi_test_ready(ahci
, port
, false, SENSE_UNIT_ATTENTION
);
1636 ahci_atapi_get_sense(ahci
, port
, &sense
, &asc
);
1637 g_assert_cmpuint(sense
, ==, SENSE_UNIT_ATTENTION
);
1638 g_assert_cmpuint(asc
, ==, ASC_MEDIUM_MAY_HAVE_CHANGED
);
1640 ahci_atapi_test_ready(ahci
, port
, true, SENSE_NO_SENSE
);
1641 ahci_atapi_get_sense(ahci
, port
, &sense
, &asc
);
1642 g_assert_cmpuint(sense
, ==, SENSE_NO_SENSE
);
1644 /* Final tray test. */
1645 ahci_atapi_eject(ahci
, port
);
1646 atapi_wait_tray(true);
1648 ahci_atapi_load(ahci
, port
);
1649 atapi_wait_tray(false);
1653 ahci_shutdown(ahci
);
1654 remove_iso(fd
, iso
);
1657 /******************************************************************************/
1658 /* AHCI I/O Test Matrix Definitions */
1662 LEN_SIMPLE
= LEN_BEGIN
,
1669 static const char *buff_len_str
[NUM_LENGTHS
] = { "simple", "double",
1673 ADDR_MODE_BEGIN
= 0,
1674 ADDR_MODE_LBA28
= ADDR_MODE_BEGIN
,
1679 static const char *addr_mode_str
[NUM_ADDR_MODES
] = { "lba28", "lba48" };
1683 MODE_PIO
= MODE_BEGIN
,
1688 static const char *io_mode_str
[NUM_MODES
] = { "pio", "dma" };
1699 OFFSET_ZERO
= OFFSET_BEGIN
,
1705 static const char *offset_str
[NUM_OFFSETS
] = { "zero", "low", "high" };
1707 typedef struct AHCIIOTestOptions
{
1708 enum BuffLen length
;
1709 enum AddrMode address_type
;
1710 enum IOMode io_type
;
1711 enum OffsetType offset
;
1712 } AHCIIOTestOptions
;
1714 static uint64_t offset_sector(enum OffsetType ofst
,
1715 enum AddrMode addr_type
,
1727 ceil
= (addr_type
== ADDR_MODE_LBA28
) ? 0xfffffff : 0xffffffffffff;
1728 ceil
= MIN(ceil
, mb_to_sectors(test_image_size_mb
) - 1);
1729 nsectors
= buffsize
/ AHCI_SECTOR_SIZE
;
1730 return ceil
- nsectors
+ 1;
1732 g_assert_not_reached();
1737 * Table of possible I/O ATA commands given a set of enumerations.
1739 static const uint8_t io_cmds
[NUM_MODES
][NUM_ADDR_MODES
][NUM_IO_OPS
] = {
1741 [ADDR_MODE_LBA28
] = {
1742 [IO_READ
] = CMD_READ_PIO
,
1743 [IO_WRITE
] = CMD_WRITE_PIO
},
1744 [ADDR_MODE_LBA48
] = {
1745 [IO_READ
] = CMD_READ_PIO_EXT
,
1746 [IO_WRITE
] = CMD_WRITE_PIO_EXT
}
1749 [ADDR_MODE_LBA28
] = {
1750 [IO_READ
] = CMD_READ_DMA
,
1751 [IO_WRITE
] = CMD_WRITE_DMA
},
1752 [ADDR_MODE_LBA48
] = {
1753 [IO_READ
] = CMD_READ_DMA_EXT
,
1754 [IO_WRITE
] = CMD_WRITE_DMA_EXT
}
1759 * Test a Read/Write pattern using various commands, addressing modes,
1760 * transfer modes, and buffer sizes.
1762 static void test_io_rw_interface(enum AddrMode lba48
, enum IOMode dma
,
1763 unsigned bufsize
, uint64_t sector
)
1767 ahci
= ahci_boot_and_enable(NULL
);
1768 ahci_test_io_rw_simple(ahci
, bufsize
, sector
,
1769 io_cmds
[dma
][lba48
][IO_READ
],
1770 io_cmds
[dma
][lba48
][IO_WRITE
]);
1771 ahci_shutdown(ahci
);
1775 * Demultiplex the test data and invoke the actual test routine.
1777 static void test_io_interface(gconstpointer opaque
)
1779 AHCIIOTestOptions
*opts
= (AHCIIOTestOptions
*)opaque
;
1783 switch (opts
->length
) {
1791 bufsize
= 4096 * 64;
1797 g_assert_not_reached();
1800 sector
= offset_sector(opts
->offset
, opts
->address_type
, bufsize
);
1801 test_io_rw_interface(opts
->address_type
, opts
->io_type
, bufsize
, sector
);
1806 static void create_ahci_io_test(enum IOMode type
, enum AddrMode addr
,
1807 enum BuffLen len
, enum OffsetType offset
)
1810 AHCIIOTestOptions
*opts
;
1812 opts
= g_new(AHCIIOTestOptions
, 1);
1814 opts
->address_type
= addr
;
1815 opts
->io_type
= type
;
1816 opts
->offset
= offset
;
1818 name
= g_strdup_printf("ahci/io/%s/%s/%s/%s",
1820 addr_mode_str
[addr
],
1822 offset_str
[offset
]);
1824 if ((addr
== ADDR_MODE_LBA48
) && (offset
== OFFSET_HIGH
) &&
1825 (mb_to_sectors(test_image_size_mb
) <= 0xFFFFFFF)) {
1826 g_test_message("%s: skipped; test image too small", name
);
1832 qtest_add_data_func(name
, opts
, test_io_interface
);
1836 /******************************************************************************/
1838 int main(int argc
, char **argv
)
1846 static struct option long_options
[] = {
1847 {"pedantic", no_argument
, 0, 'p' },
1851 /* Should be first to utilize g_test functionality, So we can see errors. */
1852 g_test_init(&argc
, &argv
, NULL
);
1855 c
= getopt_long(argc
, argv
, "", long_options
, NULL
);
1866 fprintf(stderr
, "Unrecognized ahci_test option.\n");
1867 g_assert_not_reached();
1871 /* Check architecture */
1872 arch
= qtest_get_arch();
1873 if (strcmp(arch
, "i386") && strcmp(arch
, "x86_64")) {
1874 g_test_message("Skipping test for non-x86");
1878 /* Create a temporary image */
1879 fd
= mkstemp(tmp_path
);
1881 if (have_qemu_img()) {
1883 test_image_size_mb
= TEST_IMAGE_SIZE_MB_LARGE
;
1884 mkqcow2(tmp_path
, TEST_IMAGE_SIZE_MB_LARGE
);
1886 g_test_message("QTEST_QEMU_IMG not set or qemu-img missing; "
1887 "skipping LBA48 high-sector tests");
1889 test_image_size_mb
= TEST_IMAGE_SIZE_MB_SMALL
;
1890 ret
= ftruncate(fd
, test_image_size_mb
* 1024 * 1024);
1895 /* Create temporary blkdebug instructions */
1896 fd
= mkstemp(debug_path
);
1900 /* Reserve a hollow file to use as a socket for migration tests */
1901 fd
= mkstemp(mig_socket
);
1906 qtest_add_func("/ahci/sanity", test_sanity
);
1907 qtest_add_func("/ahci/pci_spec", test_pci_spec
);
1908 qtest_add_func("/ahci/pci_enable", test_pci_enable
);
1909 qtest_add_func("/ahci/hba_spec", test_hba_spec
);
1910 qtest_add_func("/ahci/hba_enable", test_hba_enable
);
1911 qtest_add_func("/ahci/identify", test_identify
);
1913 for (i
= MODE_BEGIN
; i
< NUM_MODES
; i
++) {
1914 for (j
= ADDR_MODE_BEGIN
; j
< NUM_ADDR_MODES
; j
++) {
1915 for (k
= LEN_BEGIN
; k
< NUM_LENGTHS
; k
++) {
1916 for (m
= OFFSET_BEGIN
; m
< NUM_OFFSETS
; m
++) {
1917 create_ahci_io_test(i
, j
, k
, m
);
1923 qtest_add_func("/ahci/io/dma/lba28/fragmented", test_dma_fragmented
);
1925 qtest_add_func("/ahci/flush/simple", test_flush
);
1926 qtest_add_func("/ahci/flush/retry", test_flush_retry
);
1927 qtest_add_func("/ahci/flush/migrate", test_flush_migrate
);
1929 qtest_add_func("/ahci/migrate/sanity", test_migrate_sanity
);
1930 qtest_add_func("/ahci/migrate/dma/simple", test_migrate_dma
);
1931 qtest_add_func("/ahci/io/dma/lba28/retry", test_halted_dma
);
1932 qtest_add_func("/ahci/migrate/dma/halted", test_migrate_halted_dma
);
1934 qtest_add_func("/ahci/max", test_max
);
1935 qtest_add_func("/ahci/reset", test_reset
);
1937 qtest_add_func("/ahci/io/ncq/simple", test_ncq_simple
);
1938 qtest_add_func("/ahci/migrate/ncq/simple", test_migrate_ncq
);
1939 qtest_add_func("/ahci/io/ncq/retry", test_halted_ncq
);
1940 qtest_add_func("/ahci/migrate/ncq/halted", test_migrate_halted_ncq
);
1942 qtest_add_func("/ahci/cdrom/dma/single", test_cdrom_dma
);
1943 qtest_add_func("/ahci/cdrom/dma/multi", test_cdrom_dma_multi
);
1944 qtest_add_func("/ahci/cdrom/pio/single", test_cdrom_pio
);
1945 qtest_add_func("/ahci/cdrom/pio/multi", test_cdrom_pio_multi
);
1947 qtest_add_func("/ahci/cdrom/pio/bcl", test_atapi_bcl
);
1948 qtest_add_func("/ahci/cdrom/eject", test_atapi_tray
);