2 * QEMU PPC PREP hardware System Emulator
4 * Copyright (c) 2003-2007 Jocelyn Mayer
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
39 #include "mc146818rtc.h"
41 #include "arch_init.h"
42 #include "exec-memory.h"
44 //#define HARD_DEBUG_PPC_IO
45 //#define DEBUG_PPC_IO
47 /* SMP is not enabled, for now */
52 #define BIOS_SIZE (1024 * 1024)
53 #define BIOS_FILENAME "ppc_rom.bin"
54 #define KERNEL_LOAD_ADDR 0x01000000
55 #define INITRD_LOAD_ADDR 0x01800000
57 #if defined (HARD_DEBUG_PPC_IO) && !defined (DEBUG_PPC_IO)
61 #if defined (HARD_DEBUG_PPC_IO)
62 #define PPC_IO_DPRINTF(fmt, ...) \
64 if (qemu_loglevel_mask(CPU_LOG_IOPORT)) { \
65 qemu_log("%s: " fmt, __func__ , ## __VA_ARGS__); \
67 printf("%s : " fmt, __func__ , ## __VA_ARGS__); \
70 #elif defined (DEBUG_PPC_IO)
71 #define PPC_IO_DPRINTF(fmt, ...) \
72 qemu_log_mask(CPU_LOG_IOPORT, fmt, ## __VA_ARGS__)
74 #define PPC_IO_DPRINTF(fmt, ...) do { } while (0)
77 /* Constants for devices init */
78 static const int ide_iobase
[2] = { 0x1f0, 0x170 };
79 static const int ide_iobase2
[2] = { 0x3f6, 0x376 };
80 static const int ide_irq
[2] = { 13, 13 };
82 #define NE2000_NB_MAX 6
84 static uint32_t ne2000_io
[NE2000_NB_MAX
] = { 0x300, 0x320, 0x340, 0x360, 0x280, 0x380 };
85 static int ne2000_irq
[NE2000_NB_MAX
] = { 9, 10, 11, 3, 4, 5 };
87 /* ISA IO ports bridge */
88 #define PPC_IO_BASE 0x80000000
90 /* PowerPC control and status registers */
96 /* Control and status */
101 /* General purpose registers */
114 /* Error diagnostic */
117 static void PPC_XCSR_writeb (void *opaque
,
118 hwaddr addr
, uint32_t value
)
120 printf("%s: 0x" TARGET_FMT_plx
" => 0x%08" PRIx32
"\n", __func__
, addr
,
124 static void PPC_XCSR_writew (void *opaque
,
125 hwaddr addr
, uint32_t value
)
127 printf("%s: 0x" TARGET_FMT_plx
" => 0x%08" PRIx32
"\n", __func__
, addr
,
131 static void PPC_XCSR_writel (void *opaque
,
132 hwaddr addr
, uint32_t value
)
134 printf("%s: 0x" TARGET_FMT_plx
" => 0x%08" PRIx32
"\n", __func__
, addr
,
138 static uint32_t PPC_XCSR_readb (void *opaque
, hwaddr addr
)
142 printf("%s: 0x" TARGET_FMT_plx
" <= %08" PRIx32
"\n", __func__
, addr
,
148 static uint32_t PPC_XCSR_readw (void *opaque
, hwaddr addr
)
152 printf("%s: 0x" TARGET_FMT_plx
" <= %08" PRIx32
"\n", __func__
, addr
,
158 static uint32_t PPC_XCSR_readl (void *opaque
, hwaddr addr
)
162 printf("%s: 0x" TARGET_FMT_plx
" <= %08" PRIx32
"\n", __func__
, addr
,
168 static const MemoryRegionOps PPC_XCSR_ops
= {
170 .read
= { PPC_XCSR_readb
, PPC_XCSR_readw
, PPC_XCSR_readl
, },
171 .write
= { PPC_XCSR_writeb
, PPC_XCSR_writew
, PPC_XCSR_writel
, },
173 .endianness
= DEVICE_LITTLE_ENDIAN
,
178 /* Fake super-io ports for PREP platform (Intel 82378ZB) */
179 typedef struct sysctrl_t
{
190 STATE_HARDFILE
= 0x01,
193 static sysctrl_t
*sysctrl
;
195 static void PREP_io_write (void *opaque
, uint32_t addr
, uint32_t val
)
197 sysctrl_t
*sysctrl
= opaque
;
199 PPC_IO_DPRINTF("0x%08" PRIx32
" => 0x%02" PRIx32
"\n", addr
- PPC_IO_BASE
,
201 sysctrl
->fake_io
[addr
- 0x0398] = val
;
204 static uint32_t PREP_io_read (void *opaque
, uint32_t addr
)
206 sysctrl_t
*sysctrl
= opaque
;
208 PPC_IO_DPRINTF("0x%08" PRIx32
" <= 0x%02" PRIx32
"\n", addr
- PPC_IO_BASE
,
209 sysctrl
->fake_io
[addr
- 0x0398]);
210 return sysctrl
->fake_io
[addr
- 0x0398];
213 static void PREP_io_800_writeb (void *opaque
, uint32_t addr
, uint32_t val
)
215 sysctrl_t
*sysctrl
= opaque
;
217 PPC_IO_DPRINTF("0x%08" PRIx32
" => 0x%02" PRIx32
"\n",
218 addr
- PPC_IO_BASE
, val
);
221 /* Special port 92 */
222 /* Check soft reset asked */
224 qemu_irq_raise(sysctrl
->reset_irq
);
226 qemu_irq_lower(sysctrl
->reset_irq
);
236 /* Motorola CPU configuration register : read-only */
239 /* Motorola base module feature register : read-only */
242 /* Motorola base module status register : read-only */
245 /* Hardfile light register */
247 sysctrl
->state
|= STATE_HARDFILE
;
249 sysctrl
->state
&= ~STATE_HARDFILE
;
252 /* Password protect 1 register */
253 if (sysctrl
->nvram
!= NULL
)
254 m48t59_toggle_lock(sysctrl
->nvram
, 1);
257 /* Password protect 2 register */
258 if (sysctrl
->nvram
!= NULL
)
259 m48t59_toggle_lock(sysctrl
->nvram
, 2);
262 /* L2 invalidate register */
263 // tlb_flush(first_cpu, 1);
266 /* system control register */
267 sysctrl
->syscontrol
= val
& 0x0F;
270 /* I/O map type register */
271 sysctrl
->contiguous_map
= val
& 0x01;
274 printf("ERROR: unaffected IO port write: %04" PRIx32
275 " => %02" PRIx32
"\n", addr
, val
);
280 static uint32_t PREP_io_800_readb (void *opaque
, uint32_t addr
)
282 sysctrl_t
*sysctrl
= opaque
;
283 uint32_t retval
= 0xFF;
287 /* Special port 92 */
291 /* Motorola CPU configuration register */
292 retval
= 0xEF; /* MPC750 */
295 /* Motorola Base module feature register */
296 retval
= 0xAD; /* No ESCC, PMC slot neither ethernet */
299 /* Motorola base module status register */
300 retval
= 0xE0; /* Standard MPC750 */
303 /* Equipment present register:
305 * no upgrade processor
306 * no cards in PCI slots
312 /* Motorola base module extended feature register */
313 retval
= 0x39; /* No USB, CF and PCI bridge. NVRAM present */
316 /* L2 invalidate: don't care */
323 /* system control register
324 * 7 - 6 / 1 - 0: L2 cache enable
326 retval
= sysctrl
->syscontrol
;
330 retval
= 0x03; /* no L2 cache */
333 /* I/O map type register */
334 retval
= sysctrl
->contiguous_map
;
337 printf("ERROR: unaffected IO port: %04" PRIx32
" read\n", addr
);
340 PPC_IO_DPRINTF("0x%08" PRIx32
" <= 0x%02" PRIx32
"\n",
341 addr
- PPC_IO_BASE
, retval
);
346 static inline hwaddr
prep_IO_address(sysctrl_t
*sysctrl
,
349 if (sysctrl
->contiguous_map
== 0) {
350 /* 64 KB contiguous space for IOs */
353 /* 8 MB non-contiguous space for IOs */
354 addr
= (addr
& 0x1F) | ((addr
& 0x007FFF000) >> 7);
360 static void PPC_prep_io_writeb (void *opaque
, hwaddr addr
,
363 sysctrl_t
*sysctrl
= opaque
;
365 addr
= prep_IO_address(sysctrl
, addr
);
366 cpu_outb(addr
, value
);
369 static uint32_t PPC_prep_io_readb (void *opaque
, hwaddr addr
)
371 sysctrl_t
*sysctrl
= opaque
;
374 addr
= prep_IO_address(sysctrl
, addr
);
380 static void PPC_prep_io_writew (void *opaque
, hwaddr addr
,
383 sysctrl_t
*sysctrl
= opaque
;
385 addr
= prep_IO_address(sysctrl
, addr
);
386 PPC_IO_DPRINTF("0x" TARGET_FMT_plx
" => 0x%08" PRIx32
"\n", addr
, value
);
387 cpu_outw(addr
, value
);
390 static uint32_t PPC_prep_io_readw (void *opaque
, hwaddr addr
)
392 sysctrl_t
*sysctrl
= opaque
;
395 addr
= prep_IO_address(sysctrl
, addr
);
397 PPC_IO_DPRINTF("0x" TARGET_FMT_plx
" <= 0x%08" PRIx32
"\n", addr
, ret
);
402 static void PPC_prep_io_writel (void *opaque
, hwaddr addr
,
405 sysctrl_t
*sysctrl
= opaque
;
407 addr
= prep_IO_address(sysctrl
, addr
);
408 PPC_IO_DPRINTF("0x" TARGET_FMT_plx
" => 0x%08" PRIx32
"\n", addr
, value
);
409 cpu_outl(addr
, value
);
412 static uint32_t PPC_prep_io_readl (void *opaque
, hwaddr addr
)
414 sysctrl_t
*sysctrl
= opaque
;
417 addr
= prep_IO_address(sysctrl
, addr
);
419 PPC_IO_DPRINTF("0x" TARGET_FMT_plx
" <= 0x%08" PRIx32
"\n", addr
, ret
);
424 static const MemoryRegionOps PPC_prep_io_ops
= {
426 .read
= { PPC_prep_io_readb
, PPC_prep_io_readw
, PPC_prep_io_readl
},
427 .write
= { PPC_prep_io_writeb
, PPC_prep_io_writew
, PPC_prep_io_writel
},
429 .endianness
= DEVICE_LITTLE_ENDIAN
,
432 #define NVRAM_SIZE 0x2000
434 static void cpu_request_exit(void *opaque
, int irq
, int level
)
436 CPUPPCState
*env
= cpu_single_env
;
443 static void ppc_prep_reset(void *opaque
)
445 PowerPCCPU
*cpu
= opaque
;
450 /* PowerPC PREP hardware initialisation */
451 static void ppc_prep_init(QEMUMachineInitArgs
*args
)
453 ram_addr_t ram_size
= args
->ram_size
;
454 const char *cpu_model
= args
->cpu_model
;
455 const char *kernel_filename
= args
->kernel_filename
;
456 const char *kernel_cmdline
= args
->kernel_cmdline
;
457 const char *initrd_filename
= args
->initrd_filename
;
458 const char *boot_device
= args
->boot_device
;
459 MemoryRegion
*sysmem
= get_system_memory();
460 PowerPCCPU
*cpu
= NULL
;
461 CPUPPCState
*env
= NULL
;
465 MemoryRegion
*PPC_io_memory
= g_new(MemoryRegion
, 1);
467 MemoryRegion
*xcsr
= g_new(MemoryRegion
, 1);
469 int linux_boot
, i
, nb_nics1
, bios_size
;
470 MemoryRegion
*ram
= g_new(MemoryRegion
, 1);
471 MemoryRegion
*bios
= g_new(MemoryRegion
, 1);
472 uint32_t kernel_base
, initrd_base
;
473 long kernel_size
, initrd_size
;
475 PCIHostState
*pcihost
;
479 qemu_irq
*cpu_exit_irq
;
481 DriveInfo
*hd
[MAX_IDE_BUS
* MAX_IDE_DEVS
];
482 DriveInfo
*fd
[MAX_FD
];
484 sysctrl
= g_malloc0(sizeof(sysctrl_t
));
486 linux_boot
= (kernel_filename
!= NULL
);
489 if (cpu_model
== NULL
)
491 for (i
= 0; i
< smp_cpus
; i
++) {
492 cpu
= cpu_ppc_init(cpu_model
);
494 fprintf(stderr
, "Unable to find PowerPC CPU definition\n");
499 if (env
->flags
& POWERPC_FLAG_RTC_CLK
) {
500 /* POWER / PowerPC 601 RTC clock frequency is 7.8125 MHz */
501 cpu_ppc_tb_init(env
, 7812500UL);
503 /* Set time-base frequency to 100 Mhz */
504 cpu_ppc_tb_init(env
, 100UL * 1000UL * 1000UL);
506 qemu_register_reset(ppc_prep_reset
, cpu
);
510 memory_region_init_ram(ram
, "ppc_prep.ram", ram_size
);
511 vmstate_register_ram_global(ram
);
512 memory_region_add_subregion(sysmem
, 0, ram
);
514 /* allocate and load BIOS */
515 memory_region_init_ram(bios
, "ppc_prep.bios", BIOS_SIZE
);
516 memory_region_set_readonly(bios
, true);
517 memory_region_add_subregion(sysmem
, (uint32_t)(-BIOS_SIZE
), bios
);
518 vmstate_register_ram_global(bios
);
519 if (bios_name
== NULL
)
520 bios_name
= BIOS_FILENAME
;
521 filename
= qemu_find_file(QEMU_FILE_TYPE_BIOS
, bios_name
);
523 bios_size
= get_image_size(filename
);
527 if (bios_size
> 0 && bios_size
<= BIOS_SIZE
) {
529 bios_size
= (bios_size
+ 0xfff) & ~0xfff;
530 bios_addr
= (uint32_t)(-bios_size
);
531 bios_size
= load_image_targphys(filename
, bios_addr
, bios_size
);
533 if (bios_size
< 0 || bios_size
> BIOS_SIZE
) {
534 hw_error("qemu: could not load PPC PREP bios '%s'\n", bios_name
);
541 kernel_base
= KERNEL_LOAD_ADDR
;
542 /* now we can load the kernel */
543 kernel_size
= load_image_targphys(kernel_filename
, kernel_base
,
544 ram_size
- kernel_base
);
545 if (kernel_size
< 0) {
546 hw_error("qemu: could not load kernel '%s'\n", kernel_filename
);
550 if (initrd_filename
) {
551 initrd_base
= INITRD_LOAD_ADDR
;
552 initrd_size
= load_image_targphys(initrd_filename
, initrd_base
,
553 ram_size
- initrd_base
);
554 if (initrd_size
< 0) {
555 hw_error("qemu: could not load initial ram disk '%s'\n",
562 ppc_boot_device
= 'm';
568 ppc_boot_device
= '\0';
569 /* For now, OHW cannot boot from the network. */
570 for (i
= 0; boot_device
[i
] != '\0'; i
++) {
571 if (boot_device
[i
] >= 'a' && boot_device
[i
] <= 'f') {
572 ppc_boot_device
= boot_device
[i
];
576 if (ppc_boot_device
== '\0') {
577 fprintf(stderr
, "No valid boot device for Mac99 machine\n");
582 if (PPC_INPUT(env
) != PPC_FLAGS_INPUT_6xx
) {
583 hw_error("Only 6xx bus is supported on PREP machine\n");
586 dev
= qdev_create(NULL
, "raven-pcihost");
587 pcihost
= PCI_HOST_BRIDGE(dev
);
588 pcihost
->address_space
= get_system_memory();
589 object_property_add_child(qdev_get_machine(), "raven", OBJECT(dev
), NULL
);
590 qdev_init_nofail(dev
);
591 pci_bus
= (PCIBus
*)qdev_get_child_bus(dev
, "pci.0");
592 if (pci_bus
== NULL
) {
593 fprintf(stderr
, "Couldn't create PCI host controller.\n");
597 /* PCI -> ISA bridge */
598 pci
= pci_create_simple(pci_bus
, PCI_DEVFN(1, 0), "i82378");
599 cpu_exit_irq
= qemu_allocate_irqs(cpu_request_exit
, NULL
, 1);
600 qdev_connect_gpio_out(&pci
->qdev
, 0,
601 first_cpu
->irq_inputs
[PPC6xx_INPUT_INT
]);
602 qdev_connect_gpio_out(&pci
->qdev
, 1, *cpu_exit_irq
);
603 sysbus_connect_irq(&pcihost
->busdev
, 0, qdev_get_gpio_in(&pci
->qdev
, 9));
604 sysbus_connect_irq(&pcihost
->busdev
, 1, qdev_get_gpio_in(&pci
->qdev
, 11));
605 sysbus_connect_irq(&pcihost
->busdev
, 2, qdev_get_gpio_in(&pci
->qdev
, 9));
606 sysbus_connect_irq(&pcihost
->busdev
, 3, qdev_get_gpio_in(&pci
->qdev
, 11));
607 isa_bus
= DO_UPCAST(ISABus
, qbus
, qdev_get_child_bus(&pci
->qdev
, "isa.0"));
609 /* Register 8 MB of ISA IO space (needed for non-contiguous map) */
610 memory_region_init_io(PPC_io_memory
, &PPC_prep_io_ops
, sysctrl
,
611 "ppc-io", 0x00800000);
612 memory_region_add_subregion(sysmem
, 0x80000000, PPC_io_memory
);
614 /* init basic PC hardware */
615 pci_vga_init(pci_bus
);
618 serial_isa_init(isa_bus
, 0, serial_hds
[0]);
620 if (nb_nics1
> NE2000_NB_MAX
)
621 nb_nics1
= NE2000_NB_MAX
;
622 for(i
= 0; i
< nb_nics1
; i
++) {
623 if (nd_table
[i
].model
== NULL
) {
624 nd_table
[i
].model
= g_strdup("ne2k_isa");
626 if (strcmp(nd_table
[i
].model
, "ne2k_isa") == 0) {
627 isa_ne2000_init(isa_bus
, ne2000_io
[i
], ne2000_irq
[i
],
630 pci_nic_init_nofail(&nd_table
[i
], "ne2k_pci", NULL
);
634 ide_drive_get(hd
, MAX_IDE_BUS
);
635 for(i
= 0; i
< MAX_IDE_BUS
; i
++) {
636 isa_ide_init(isa_bus
, ide_iobase
[i
], ide_iobase2
[i
], ide_irq
[i
],
640 isa_create_simple(isa_bus
, "i8042");
644 for(i
= 0; i
< MAX_FD
; i
++) {
645 fd
[i
] = drive_get(IF_FLOPPY
, 0, i
);
647 fdctrl_init_isa(isa_bus
, fd
);
649 /* Register fake IO ports for PREP */
650 sysctrl
->reset_irq
= first_cpu
->irq_inputs
[PPC6xx_INPUT_HRESET
];
651 register_ioport_read(0x398, 2, 1, &PREP_io_read
, sysctrl
);
652 register_ioport_write(0x398, 2, 1, &PREP_io_write
, sysctrl
);
653 /* System control ports */
654 register_ioport_read(0x0092, 0x01, 1, &PREP_io_800_readb
, sysctrl
);
655 register_ioport_write(0x0092, 0x01, 1, &PREP_io_800_writeb
, sysctrl
);
656 register_ioport_read(0x0800, 0x52, 1, &PREP_io_800_readb
, sysctrl
);
657 register_ioport_write(0x0800, 0x52, 1, &PREP_io_800_writeb
, sysctrl
);
658 /* PowerPC control and status register group */
660 memory_region_init_io(xcsr
, &PPC_XCSR_ops
, NULL
, "ppc-xcsr", 0x1000);
661 memory_region_add_subregion(sysmem
, 0xFEFF0000, xcsr
);
664 if (usb_enabled(false)) {
665 pci_create_simple(pci_bus
, -1, "pci-ohci");
668 m48t59
= m48t59_init_isa(isa_bus
, 0x0074, NVRAM_SIZE
, 59);
671 sysctrl
->nvram
= m48t59
;
673 /* Initialise NVRAM */
674 nvram
.opaque
= m48t59
;
675 nvram
.read_fn
= &m48t59_read
;
676 nvram
.write_fn
= &m48t59_write
;
677 PPC_NVRAM_set_params(&nvram
, NVRAM_SIZE
, "PREP", ram_size
, ppc_boot_device
,
678 kernel_base
, kernel_size
,
680 initrd_base
, initrd_size
,
681 /* XXX: need an option to load a NVRAM image */
683 graphic_width
, graphic_height
, graphic_depth
);
685 /* Special port to get debug messages from Open-Firmware */
686 register_ioport_write(0x0F00, 4, 1, &PPC_debug_write
, NULL
);
688 /* Initialize audio subsystem */
689 audio_init(isa_bus
, pci_bus
);
692 static QEMUMachine prep_machine
= {
694 .desc
= "PowerPC PREP platform",
695 .init
= ppc_prep_init
,
696 .max_cpus
= MAX_CPUS
,
699 static void prep_machine_init(void)
701 qemu_register_machine(&prep_machine
);
704 machine_init(prep_machine_init
);