gt64120: convert to realize()
[qemu/ar7.git] / hw / mips / mips_r4k.c
blobaf10da1c571ccd3841dcde7ac83fed40b18df567
1 /*
2 * QEMU/MIPS pseudo-board
4 * emulates a simple machine with ISA-like bus.
5 * ISA IO space mapped to the 0x14000000 (PHYS) and
6 * ISA memory at the 0x10000000 (PHYS, 16Mb in size).
7 * All peripherial devices are attached to this "bus" with
8 * the standard PC ISA addresses.
9 */
10 #include "hw/hw.h"
11 #include "hw/mips/mips.h"
12 #include "hw/mips/cpudevs.h"
13 #include "hw/i386/pc.h"
14 #include "hw/char/serial.h"
15 #include "hw/isa/isa.h"
16 #include "net/net.h"
17 #include "sysemu/sysemu.h"
18 #include "hw/boards.h"
19 #include "hw/block/flash.h"
20 #include "qemu/log.h"
21 #include "hw/mips/bios.h"
22 #include "hw/ide.h"
23 #include "hw/loader.h"
24 #include "elf.h"
25 #include "hw/timer/mc146818rtc.h"
26 #include "hw/timer/i8254.h"
27 #include "sysemu/block-backend.h"
28 #include "exec/address-spaces.h"
29 #include "sysemu/qtest.h"
31 #define MAX_IDE_BUS 2
33 static const int ide_iobase[2] = { 0x1f0, 0x170 };
34 static const int ide_iobase2[2] = { 0x3f6, 0x376 };
35 static const int ide_irq[2] = { 14, 15 };
37 static ISADevice *pit; /* PIT i8254 */
39 /* i8254 PIT is attached to the IRQ0 at PIC i8259 */
41 static struct _loaderparams {
42 int ram_size;
43 const char *kernel_filename;
44 const char *kernel_cmdline;
45 const char *initrd_filename;
46 } loaderparams;
48 static void mips_qemu_write (void *opaque, hwaddr addr,
49 uint64_t val, unsigned size)
51 if ((addr & 0xffff) == 0 && val == 42)
52 qemu_system_reset_request ();
53 else if ((addr & 0xffff) == 4 && val == 42)
54 qemu_system_shutdown_request ();
57 static uint64_t mips_qemu_read (void *opaque, hwaddr addr,
58 unsigned size)
60 return 0;
63 static const MemoryRegionOps mips_qemu_ops = {
64 .read = mips_qemu_read,
65 .write = mips_qemu_write,
66 .endianness = DEVICE_NATIVE_ENDIAN,
69 typedef struct ResetData {
70 MIPSCPU *cpu;
71 uint64_t vector;
72 } ResetData;
74 static int64_t load_kernel(void)
76 int64_t entry, kernel_high;
77 long kernel_size, initrd_size, params_size;
78 ram_addr_t initrd_offset;
79 uint32_t *params_buf;
80 int big_endian;
82 #ifdef TARGET_WORDS_BIGENDIAN
83 big_endian = 1;
84 #else
85 big_endian = 0;
86 #endif
87 kernel_size = load_elf(loaderparams.kernel_filename, cpu_mips_kseg0_to_phys,
88 NULL, (uint64_t *)&entry, NULL,
89 (uint64_t *)&kernel_high, big_endian,
90 EM_MIPS, 1);
91 if (kernel_size >= 0) {
92 if ((entry & ~0x7fffffffULL) == 0x80000000)
93 entry = (int32_t)entry;
94 } else {
95 fprintf(stderr, "qemu: could not load kernel '%s'\n",
96 loaderparams.kernel_filename);
97 exit(1);
100 /* load initrd */
101 initrd_size = 0;
102 initrd_offset = 0;
103 if (loaderparams.initrd_filename) {
104 initrd_size = get_image_size (loaderparams.initrd_filename);
105 if (initrd_size > 0) {
106 initrd_offset = (kernel_high + ~INITRD_PAGE_MASK) & INITRD_PAGE_MASK;
107 if (initrd_offset + initrd_size > ram_size) {
108 fprintf(stderr,
109 "qemu: memory too small for initial ram disk '%s'\n",
110 loaderparams.initrd_filename);
111 exit(1);
113 initrd_size = load_image_targphys(loaderparams.initrd_filename,
114 initrd_offset,
115 ram_size - initrd_offset);
117 if (initrd_size == (target_ulong) -1) {
118 fprintf(stderr, "qemu: could not load initial ram disk '%s'\n",
119 loaderparams.initrd_filename);
120 exit(1);
124 /* Store command line. */
125 params_size = 264;
126 params_buf = g_malloc(params_size);
128 params_buf[0] = tswap32(ram_size);
129 params_buf[1] = tswap32(0x12345678);
131 if (initrd_size > 0) {
132 snprintf((char *)params_buf + 8, 256, "rd_start=0x%" PRIx64 " rd_size=%li %s",
133 cpu_mips_phys_to_kseg0(NULL, initrd_offset),
134 initrd_size, loaderparams.kernel_cmdline);
135 } else {
136 snprintf((char *)params_buf + 8, 256, "%s", loaderparams.kernel_cmdline);
139 rom_add_blob_fixed("params", params_buf, params_size,
140 (16 << 20) - 264);
142 g_free(params_buf);
143 return entry;
146 static void main_cpu_reset(void *opaque)
148 ResetData *s = (ResetData *)opaque;
149 CPUMIPSState *env = &s->cpu->env;
151 cpu_reset(CPU(s->cpu));
152 env->active_tc.PC = s->vector;
155 static const int sector_len = 32 * 1024;
156 static
157 void mips_r4k_init(MachineState *machine)
159 ram_addr_t ram_size = machine->ram_size;
160 const char *cpu_model = machine->cpu_model;
161 const char *kernel_filename = machine->kernel_filename;
162 const char *kernel_cmdline = machine->kernel_cmdline;
163 const char *initrd_filename = machine->initrd_filename;
164 char *filename;
165 MemoryRegion *address_space_mem = get_system_memory();
166 MemoryRegion *ram = g_new(MemoryRegion, 1);
167 MemoryRegion *bios;
168 MemoryRegion *iomem = g_new(MemoryRegion, 1);
169 MemoryRegion *isa_io = g_new(MemoryRegion, 1);
170 MemoryRegion *isa_mem = g_new(MemoryRegion, 1);
171 int bios_size;
172 MIPSCPU *cpu;
173 CPUMIPSState *env;
174 ResetData *reset_info;
175 int i;
176 qemu_irq *i8259;
177 ISABus *isa_bus;
178 DriveInfo *hd[MAX_IDE_BUS * MAX_IDE_DEVS];
179 DriveInfo *dinfo;
180 int be;
182 /* init CPUs */
183 if (cpu_model == NULL) {
184 #ifdef TARGET_MIPS64
185 cpu_model = "R4000";
186 #else
187 cpu_model = "24Kf";
188 #endif
190 cpu = cpu_mips_init(cpu_model);
191 if (cpu == NULL) {
192 fprintf(stderr, "Unable to find CPU definition\n");
193 exit(1);
195 env = &cpu->env;
197 reset_info = g_malloc0(sizeof(ResetData));
198 reset_info->cpu = cpu;
199 reset_info->vector = env->active_tc.PC;
200 qemu_register_reset(main_cpu_reset, reset_info);
202 /* allocate RAM */
203 if (ram_size > (256 << 20)) {
204 fprintf(stderr,
205 "qemu: Too much memory for this machine: %d MB, maximum 256 MB\n",
206 ((unsigned int)ram_size / (1 << 20)));
207 exit(1);
209 memory_region_allocate_system_memory(ram, NULL, "mips_r4k.ram", ram_size);
211 memory_region_add_subregion(address_space_mem, 0, ram);
213 memory_region_init_io(iomem, NULL, &mips_qemu_ops, NULL, "mips-qemu", 0x10000);
214 memory_region_add_subregion(address_space_mem, 0x1fbf0000, iomem);
216 /* Try to load a BIOS image. If this fails, we continue regardless,
217 but initialize the hardware ourselves. When a kernel gets
218 preloaded we also initialize the hardware, since the BIOS wasn't
219 run. */
220 if (bios_name == NULL)
221 bios_name = BIOS_FILENAME;
222 filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, bios_name);
223 if (filename) {
224 bios_size = get_image_size(filename);
225 } else {
226 bios_size = -1;
228 #ifdef TARGET_WORDS_BIGENDIAN
229 be = 1;
230 #else
231 be = 0;
232 #endif
233 if ((bios_size > 0) && (bios_size <= BIOS_SIZE)) {
234 bios = g_new(MemoryRegion, 1);
235 memory_region_init_ram(bios, NULL, "mips_r4k.bios", BIOS_SIZE,
236 &error_fatal);
237 vmstate_register_ram_global(bios);
238 memory_region_set_readonly(bios, true);
239 memory_region_add_subregion(get_system_memory(), 0x1fc00000, bios);
241 load_image_targphys(filename, 0x1fc00000, BIOS_SIZE);
242 } else if ((dinfo = drive_get(IF_PFLASH, 0, 0)) != NULL) {
243 uint32_t mips_rom = 0x00400000;
244 if (!pflash_cfi01_register(0x1fc00000, NULL, "mips_r4k.bios", mips_rom,
245 blk_by_legacy_dinfo(dinfo),
246 sector_len, mips_rom / sector_len,
247 4, 0, 0, 0, 0, be)) {
248 fprintf(stderr, "qemu: Error registering flash memory.\n");
250 } else if (!qtest_enabled()) {
251 /* not fatal */
252 fprintf(stderr, "qemu: Warning, could not load MIPS bios '%s'\n",
253 bios_name);
255 g_free(filename);
257 if (kernel_filename) {
258 loaderparams.ram_size = ram_size;
259 loaderparams.kernel_filename = kernel_filename;
260 loaderparams.kernel_cmdline = kernel_cmdline;
261 loaderparams.initrd_filename = initrd_filename;
262 reset_info->vector = load_kernel();
265 /* Init CPU internal devices */
266 cpu_mips_irq_init_cpu(env);
267 cpu_mips_clock_init(env);
269 /* ISA bus: IO space at 0x14000000, mem space at 0x10000000 */
270 memory_region_init_alias(isa_io, NULL, "isa-io",
271 get_system_io(), 0, 0x00010000);
272 memory_region_init(isa_mem, NULL, "isa-mem", 0x01000000);
273 memory_region_add_subregion(get_system_memory(), 0x14000000, isa_io);
274 memory_region_add_subregion(get_system_memory(), 0x10000000, isa_mem);
275 isa_bus = isa_bus_new(NULL, isa_mem, get_system_io());
277 /* The PIC is attached to the MIPS CPU INT0 pin */
278 i8259 = i8259_init(isa_bus, env->irq[2]);
279 isa_bus_irqs(isa_bus, i8259);
281 rtc_init(isa_bus, 2000, NULL);
283 pit = pit_init(isa_bus, 0x40, 0, NULL);
285 serial_hds_isa_init(isa_bus, MAX_SERIAL_PORTS);
287 isa_vga_init(isa_bus);
289 if (nd_table[0].used)
290 isa_ne2000_init(isa_bus, 0x300, 9, &nd_table[0]);
292 ide_drive_get(hd, ARRAY_SIZE(hd));
293 for(i = 0; i < MAX_IDE_BUS; i++)
294 isa_ide_init(isa_bus, ide_iobase[i], ide_iobase2[i], ide_irq[i],
295 hd[MAX_IDE_DEVS * i],
296 hd[MAX_IDE_DEVS * i + 1]);
298 isa_create_simple(isa_bus, "i8042");
301 static void mips_machine_init(MachineClass *mc)
303 mc->desc = "mips r4k platform";
304 mc->init = mips_r4k_init;
307 DEFINE_MACHINE("mips", mips_machine_init)