target/arm/kvm: pmu: improve error handling
[qemu/ar7.git] / target / tilegx / cpu.c
blob7345f5a8b5240df339ed433df9eb37f886574a07
1 /*
2 * QEMU TILE-Gx CPU
4 * Copyright (c) 2015 Chen Gang
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2.1 of the License, or (at your option) any later version.
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
16 * You should have received a copy of the GNU Lesser General Public
17 * License along with this library; if not, see
18 * <http://www.gnu.org/licenses/lgpl-2.1.html>
21 #include "qemu/osdep.h"
22 #include "qapi/error.h"
23 #include "cpu.h"
24 #include "qemu-common.h"
25 #include "hw/qdev-properties.h"
26 #include "linux-user/syscall_defs.h"
27 #include "exec/exec-all.h"
29 static void tilegx_cpu_dump_state(CPUState *cs, FILE *f,
30 fprintf_function cpu_fprintf, int flags)
32 static const char * const reg_names[TILEGX_R_COUNT] = {
33 "r0", "r1", "r2", "r3", "r4", "r5", "r6", "r7",
34 "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15",
35 "r16", "r17", "r18", "r19", "r20", "r21", "r22", "r23",
36 "r24", "r25", "r26", "r27", "r28", "r29", "r30", "r31",
37 "r32", "r33", "r34", "r35", "r36", "r37", "r38", "r39",
38 "r40", "r41", "r42", "r43", "r44", "r45", "r46", "r47",
39 "r48", "r49", "r50", "r51", "bp", "tp", "sp", "lr"
42 TileGXCPU *cpu = TILEGX_CPU(cs);
43 CPUTLGState *env = &cpu->env;
44 int i;
46 for (i = 0; i < TILEGX_R_COUNT; i++) {
47 cpu_fprintf(f, "%-4s" TARGET_FMT_lx "%s",
48 reg_names[i], env->regs[i],
49 (i % 4) == 3 ? "\n" : " ");
51 cpu_fprintf(f, "PC " TARGET_FMT_lx " CEX " TARGET_FMT_lx "\n\n",
52 env->pc, env->spregs[TILEGX_SPR_CMPEXCH]);
55 static ObjectClass *tilegx_cpu_class_by_name(const char *cpu_model)
57 return object_class_by_name(TYPE_TILEGX_CPU);
60 static void tilegx_cpu_set_pc(CPUState *cs, vaddr value)
62 TileGXCPU *cpu = TILEGX_CPU(cs);
64 cpu->env.pc = value;
67 static bool tilegx_cpu_has_work(CPUState *cs)
69 return true;
72 static void tilegx_cpu_reset(CPUState *s)
74 TileGXCPU *cpu = TILEGX_CPU(s);
75 TileGXCPUClass *tcc = TILEGX_CPU_GET_CLASS(cpu);
76 CPUTLGState *env = &cpu->env;
78 tcc->parent_reset(s);
80 memset(env, 0, offsetof(CPUTLGState, end_reset_fields));
83 static void tilegx_cpu_realizefn(DeviceState *dev, Error **errp)
85 CPUState *cs = CPU(dev);
86 TileGXCPUClass *tcc = TILEGX_CPU_GET_CLASS(dev);
87 Error *local_err = NULL;
89 cpu_exec_realizefn(cs, &local_err);
90 if (local_err != NULL) {
91 error_propagate(errp, local_err);
92 return;
95 cpu_reset(cs);
96 qemu_init_vcpu(cs);
98 tcc->parent_realize(dev, errp);
101 static void tilegx_cpu_initfn(Object *obj)
103 CPUState *cs = CPU(obj);
104 TileGXCPU *cpu = TILEGX_CPU(obj);
105 CPUTLGState *env = &cpu->env;
106 static bool tcg_initialized;
108 cs->env_ptr = env;
110 if (tcg_enabled() && !tcg_initialized) {
111 tcg_initialized = true;
112 tilegx_tcg_init();
116 static void tilegx_cpu_do_interrupt(CPUState *cs)
118 cs->exception_index = -1;
121 static int tilegx_cpu_handle_mmu_fault(CPUState *cs, vaddr address, int rw,
122 int mmu_idx)
124 TileGXCPU *cpu = TILEGX_CPU(cs);
126 /* The sigcode field will be filled in by do_signal in main.c. */
127 cs->exception_index = TILEGX_EXCP_SIGNAL;
128 cpu->env.excaddr = address;
129 cpu->env.signo = TARGET_SIGSEGV;
130 cpu->env.sigcode = 0;
132 return 1;
135 static bool tilegx_cpu_exec_interrupt(CPUState *cs, int interrupt_request)
137 if (interrupt_request & CPU_INTERRUPT_HARD) {
138 tilegx_cpu_do_interrupt(cs);
139 return true;
141 return false;
144 static void tilegx_cpu_class_init(ObjectClass *oc, void *data)
146 DeviceClass *dc = DEVICE_CLASS(oc);
147 CPUClass *cc = CPU_CLASS(oc);
148 TileGXCPUClass *tcc = TILEGX_CPU_CLASS(oc);
150 tcc->parent_realize = dc->realize;
151 dc->realize = tilegx_cpu_realizefn;
153 tcc->parent_reset = cc->reset;
154 cc->reset = tilegx_cpu_reset;
156 cc->class_by_name = tilegx_cpu_class_by_name;
157 cc->has_work = tilegx_cpu_has_work;
158 cc->do_interrupt = tilegx_cpu_do_interrupt;
159 cc->cpu_exec_interrupt = tilegx_cpu_exec_interrupt;
160 cc->dump_state = tilegx_cpu_dump_state;
161 cc->set_pc = tilegx_cpu_set_pc;
162 cc->handle_mmu_fault = tilegx_cpu_handle_mmu_fault;
163 cc->gdb_num_core_regs = 0;
166 static const TypeInfo tilegx_cpu_type_info = {
167 .name = TYPE_TILEGX_CPU,
168 .parent = TYPE_CPU,
169 .instance_size = sizeof(TileGXCPU),
170 .instance_init = tilegx_cpu_initfn,
171 .class_size = sizeof(TileGXCPUClass),
172 .class_init = tilegx_cpu_class_init,
175 static void tilegx_cpu_register_types(void)
177 type_register_static(&tilegx_cpu_type_info);
180 type_init(tilegx_cpu_register_types)