virtio-gpu: check if the resource already exists in virtio_gpu_load()
[qemu/ar7.git] / linux-headers / asm-arm / kvm.h
blobe1f8b745582ff3d47e4e2ce1400a454366f8dbaf
1 /* SPDX-License-Identifier: GPL-2.0 WITH Linux-syscall-note */
2 /*
3 * Copyright (C) 2012 - Virtual Open Systems and Columbia University
4 * Author: Christoffer Dall <c.dall@virtualopensystems.com>
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License, version 2, as
8 * published by the Free Software Foundation.
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301, USA.
20 #ifndef __ARM_KVM_H__
21 #define __ARM_KVM_H__
23 #include <linux/types.h>
24 #include <linux/psci.h>
25 #include <asm/ptrace.h>
27 #define __KVM_HAVE_GUEST_DEBUG
28 #define __KVM_HAVE_IRQ_LINE
29 #define __KVM_HAVE_READONLY_MEM
30 #define __KVM_HAVE_VCPU_EVENTS
32 #define KVM_COALESCED_MMIO_PAGE_OFFSET 1
34 #define KVM_REG_SIZE(id) \
35 (1U << (((id) & KVM_REG_SIZE_MASK) >> KVM_REG_SIZE_SHIFT))
37 /* Valid for svc_regs, abt_regs, und_regs, irq_regs in struct kvm_regs */
38 #define KVM_ARM_SVC_sp svc_regs[0]
39 #define KVM_ARM_SVC_lr svc_regs[1]
40 #define KVM_ARM_SVC_spsr svc_regs[2]
41 #define KVM_ARM_ABT_sp abt_regs[0]
42 #define KVM_ARM_ABT_lr abt_regs[1]
43 #define KVM_ARM_ABT_spsr abt_regs[2]
44 #define KVM_ARM_UND_sp und_regs[0]
45 #define KVM_ARM_UND_lr und_regs[1]
46 #define KVM_ARM_UND_spsr und_regs[2]
47 #define KVM_ARM_IRQ_sp irq_regs[0]
48 #define KVM_ARM_IRQ_lr irq_regs[1]
49 #define KVM_ARM_IRQ_spsr irq_regs[2]
51 /* Valid only for fiq_regs in struct kvm_regs */
52 #define KVM_ARM_FIQ_r8 fiq_regs[0]
53 #define KVM_ARM_FIQ_r9 fiq_regs[1]
54 #define KVM_ARM_FIQ_r10 fiq_regs[2]
55 #define KVM_ARM_FIQ_fp fiq_regs[3]
56 #define KVM_ARM_FIQ_ip fiq_regs[4]
57 #define KVM_ARM_FIQ_sp fiq_regs[5]
58 #define KVM_ARM_FIQ_lr fiq_regs[6]
59 #define KVM_ARM_FIQ_spsr fiq_regs[7]
61 struct kvm_regs {
62 struct pt_regs usr_regs; /* R0_usr - R14_usr, PC, CPSR */
63 unsigned long svc_regs[3]; /* SP_svc, LR_svc, SPSR_svc */
64 unsigned long abt_regs[3]; /* SP_abt, LR_abt, SPSR_abt */
65 unsigned long und_regs[3]; /* SP_und, LR_und, SPSR_und */
66 unsigned long irq_regs[3]; /* SP_irq, LR_irq, SPSR_irq */
67 unsigned long fiq_regs[8]; /* R8_fiq - R14_fiq, SPSR_fiq */
70 /* Supported Processor Types */
71 #define KVM_ARM_TARGET_CORTEX_A15 0
72 #define KVM_ARM_TARGET_CORTEX_A7 1
73 #define KVM_ARM_NUM_TARGETS 2
75 /* KVM_ARM_SET_DEVICE_ADDR ioctl id encoding */
76 #define KVM_ARM_DEVICE_TYPE_SHIFT 0
77 #define KVM_ARM_DEVICE_TYPE_MASK (0xffff << KVM_ARM_DEVICE_TYPE_SHIFT)
78 #define KVM_ARM_DEVICE_ID_SHIFT 16
79 #define KVM_ARM_DEVICE_ID_MASK (0xffff << KVM_ARM_DEVICE_ID_SHIFT)
81 /* Supported device IDs */
82 #define KVM_ARM_DEVICE_VGIC_V2 0
84 /* Supported VGIC address types */
85 #define KVM_VGIC_V2_ADDR_TYPE_DIST 0
86 #define KVM_VGIC_V2_ADDR_TYPE_CPU 1
88 #define KVM_VGIC_V2_DIST_SIZE 0x1000
89 #define KVM_VGIC_V2_CPU_SIZE 0x2000
91 /* Supported VGICv3 address types */
92 #define KVM_VGIC_V3_ADDR_TYPE_DIST 2
93 #define KVM_VGIC_V3_ADDR_TYPE_REDIST 3
94 #define KVM_VGIC_ITS_ADDR_TYPE 4
95 #define KVM_VGIC_V3_ADDR_TYPE_REDIST_REGION 5
97 #define KVM_VGIC_V3_DIST_SIZE SZ_64K
98 #define KVM_VGIC_V3_REDIST_SIZE (2 * SZ_64K)
99 #define KVM_VGIC_V3_ITS_SIZE (2 * SZ_64K)
101 #define KVM_ARM_VCPU_POWER_OFF 0 /* CPU is started in OFF state */
102 #define KVM_ARM_VCPU_PSCI_0_2 1 /* CPU uses PSCI v0.2 */
104 struct kvm_vcpu_init {
105 __u32 target;
106 __u32 features[7];
109 struct kvm_sregs {
112 struct kvm_fpu {
115 struct kvm_guest_debug_arch {
118 struct kvm_debug_exit_arch {
121 struct kvm_sync_regs {
122 /* Used with KVM_CAP_ARM_USER_IRQ */
123 __u64 device_irq_level;
126 struct kvm_arch_memory_slot {
129 /* for KVM_GET/SET_VCPU_EVENTS */
130 struct kvm_vcpu_events {
131 struct {
132 __u8 serror_pending;
133 __u8 serror_has_esr;
134 /* Align it to 8 bytes */
135 __u8 pad[6];
136 __u64 serror_esr;
137 } exception;
138 __u32 reserved[12];
141 /* If you need to interpret the index values, here is the key: */
142 #define KVM_REG_ARM_COPROC_MASK 0x000000000FFF0000
143 #define KVM_REG_ARM_COPROC_SHIFT 16
144 #define KVM_REG_ARM_32_OPC2_MASK 0x0000000000000007
145 #define KVM_REG_ARM_32_OPC2_SHIFT 0
146 #define KVM_REG_ARM_OPC1_MASK 0x0000000000000078
147 #define KVM_REG_ARM_OPC1_SHIFT 3
148 #define KVM_REG_ARM_CRM_MASK 0x0000000000000780
149 #define KVM_REG_ARM_CRM_SHIFT 7
150 #define KVM_REG_ARM_32_CRN_MASK 0x0000000000007800
151 #define KVM_REG_ARM_32_CRN_SHIFT 11
153 * For KVM currently all guest registers are nonsecure, but we reserve a bit
154 * in the encoding to distinguish secure from nonsecure for AArch32 system
155 * registers that are banked by security. This is 1 for the secure banked
156 * register, and 0 for the nonsecure banked register or if the register is
157 * not banked by security.
159 #define KVM_REG_ARM_SECURE_MASK 0x0000000010000000
160 #define KVM_REG_ARM_SECURE_SHIFT 28
162 #define ARM_CP15_REG_SHIFT_MASK(x,n) \
163 (((x) << KVM_REG_ARM_ ## n ## _SHIFT) & KVM_REG_ARM_ ## n ## _MASK)
165 #define __ARM_CP15_REG(op1,crn,crm,op2) \
166 (KVM_REG_ARM | (15 << KVM_REG_ARM_COPROC_SHIFT) | \
167 ARM_CP15_REG_SHIFT_MASK(op1, OPC1) | \
168 ARM_CP15_REG_SHIFT_MASK(crn, 32_CRN) | \
169 ARM_CP15_REG_SHIFT_MASK(crm, CRM) | \
170 ARM_CP15_REG_SHIFT_MASK(op2, 32_OPC2))
172 #define ARM_CP15_REG32(...) (__ARM_CP15_REG(__VA_ARGS__) | KVM_REG_SIZE_U32)
174 #define __ARM_CP15_REG64(op1,crm) \
175 (__ARM_CP15_REG(op1, 0, crm, 0) | KVM_REG_SIZE_U64)
176 #define ARM_CP15_REG64(...) __ARM_CP15_REG64(__VA_ARGS__)
178 /* PL1 Physical Timer Registers */
179 #define KVM_REG_ARM_PTIMER_CTL ARM_CP15_REG32(0, 14, 2, 1)
180 #define KVM_REG_ARM_PTIMER_CNT ARM_CP15_REG64(0, 14)
181 #define KVM_REG_ARM_PTIMER_CVAL ARM_CP15_REG64(2, 14)
183 /* Virtual Timer Registers */
184 #define KVM_REG_ARM_TIMER_CTL ARM_CP15_REG32(0, 14, 3, 1)
185 #define KVM_REG_ARM_TIMER_CNT ARM_CP15_REG64(1, 14)
186 #define KVM_REG_ARM_TIMER_CVAL ARM_CP15_REG64(3, 14)
188 /* Normal registers are mapped as coprocessor 16. */
189 #define KVM_REG_ARM_CORE (0x0010 << KVM_REG_ARM_COPROC_SHIFT)
190 #define KVM_REG_ARM_CORE_REG(name) (offsetof(struct kvm_regs, name) / 4)
192 /* Some registers need more space to represent values. */
193 #define KVM_REG_ARM_DEMUX (0x0011 << KVM_REG_ARM_COPROC_SHIFT)
194 #define KVM_REG_ARM_DEMUX_ID_MASK 0x000000000000FF00
195 #define KVM_REG_ARM_DEMUX_ID_SHIFT 8
196 #define KVM_REG_ARM_DEMUX_ID_CCSIDR (0x00 << KVM_REG_ARM_DEMUX_ID_SHIFT)
197 #define KVM_REG_ARM_DEMUX_VAL_MASK 0x00000000000000FF
198 #define KVM_REG_ARM_DEMUX_VAL_SHIFT 0
200 /* VFP registers: we could overload CP10 like ARM does, but that's ugly. */
201 #define KVM_REG_ARM_VFP (0x0012 << KVM_REG_ARM_COPROC_SHIFT)
202 #define KVM_REG_ARM_VFP_MASK 0x000000000000FFFF
203 #define KVM_REG_ARM_VFP_BASE_REG 0x0
204 #define KVM_REG_ARM_VFP_FPSID 0x1000
205 #define KVM_REG_ARM_VFP_FPSCR 0x1001
206 #define KVM_REG_ARM_VFP_MVFR1 0x1006
207 #define KVM_REG_ARM_VFP_MVFR0 0x1007
208 #define KVM_REG_ARM_VFP_FPEXC 0x1008
209 #define KVM_REG_ARM_VFP_FPINST 0x1009
210 #define KVM_REG_ARM_VFP_FPINST2 0x100A
212 /* KVM-as-firmware specific pseudo-registers */
213 #define KVM_REG_ARM_FW (0x0014 << KVM_REG_ARM_COPROC_SHIFT)
214 #define KVM_REG_ARM_FW_REG(r) (KVM_REG_ARM | KVM_REG_SIZE_U64 | \
215 KVM_REG_ARM_FW | ((r) & 0xffff))
216 #define KVM_REG_ARM_PSCI_VERSION KVM_REG_ARM_FW_REG(0)
218 /* Device Control API: ARM VGIC */
219 #define KVM_DEV_ARM_VGIC_GRP_ADDR 0
220 #define KVM_DEV_ARM_VGIC_GRP_DIST_REGS 1
221 #define KVM_DEV_ARM_VGIC_GRP_CPU_REGS 2
222 #define KVM_DEV_ARM_VGIC_CPUID_SHIFT 32
223 #define KVM_DEV_ARM_VGIC_CPUID_MASK (0xffULL << KVM_DEV_ARM_VGIC_CPUID_SHIFT)
224 #define KVM_DEV_ARM_VGIC_V3_MPIDR_SHIFT 32
225 #define KVM_DEV_ARM_VGIC_V3_MPIDR_MASK \
226 (0xffffffffULL << KVM_DEV_ARM_VGIC_V3_MPIDR_SHIFT)
227 #define KVM_DEV_ARM_VGIC_OFFSET_SHIFT 0
228 #define KVM_DEV_ARM_VGIC_OFFSET_MASK (0xffffffffULL << KVM_DEV_ARM_VGIC_OFFSET_SHIFT)
229 #define KVM_DEV_ARM_VGIC_SYSREG_INSTR_MASK (0xffff)
230 #define KVM_DEV_ARM_VGIC_GRP_NR_IRQS 3
231 #define KVM_DEV_ARM_VGIC_GRP_CTRL 4
232 #define KVM_DEV_ARM_VGIC_GRP_REDIST_REGS 5
233 #define KVM_DEV_ARM_VGIC_GRP_CPU_SYSREGS 6
234 #define KVM_DEV_ARM_VGIC_GRP_LEVEL_INFO 7
235 #define KVM_DEV_ARM_VGIC_GRP_ITS_REGS 8
236 #define KVM_DEV_ARM_VGIC_LINE_LEVEL_INFO_SHIFT 10
237 #define KVM_DEV_ARM_VGIC_LINE_LEVEL_INFO_MASK \
238 (0x3fffffULL << KVM_DEV_ARM_VGIC_LINE_LEVEL_INFO_SHIFT)
239 #define KVM_DEV_ARM_VGIC_LINE_LEVEL_INTID_MASK 0x3ff
240 #define VGIC_LEVEL_INFO_LINE_LEVEL 0
242 /* Device Control API on vcpu fd */
243 #define KVM_ARM_VCPU_PMU_V3_CTRL 0
244 #define KVM_ARM_VCPU_PMU_V3_IRQ 0
245 #define KVM_ARM_VCPU_PMU_V3_INIT 1
246 #define KVM_ARM_VCPU_TIMER_CTRL 1
247 #define KVM_ARM_VCPU_TIMER_IRQ_VTIMER 0
248 #define KVM_ARM_VCPU_TIMER_IRQ_PTIMER 1
250 #define KVM_DEV_ARM_VGIC_CTRL_INIT 0
251 #define KVM_DEV_ARM_ITS_SAVE_TABLES 1
252 #define KVM_DEV_ARM_ITS_RESTORE_TABLES 2
253 #define KVM_DEV_ARM_VGIC_SAVE_PENDING_TABLES 3
254 #define KVM_DEV_ARM_ITS_CTRL_RESET 4
256 /* KVM_IRQ_LINE irq field index values */
257 #define KVM_ARM_IRQ_TYPE_SHIFT 24
258 #define KVM_ARM_IRQ_TYPE_MASK 0xff
259 #define KVM_ARM_IRQ_VCPU_SHIFT 16
260 #define KVM_ARM_IRQ_VCPU_MASK 0xff
261 #define KVM_ARM_IRQ_NUM_SHIFT 0
262 #define KVM_ARM_IRQ_NUM_MASK 0xffff
264 /* irq_type field */
265 #define KVM_ARM_IRQ_TYPE_CPU 0
266 #define KVM_ARM_IRQ_TYPE_SPI 1
267 #define KVM_ARM_IRQ_TYPE_PPI 2
269 /* out-of-kernel GIC cpu interrupt injection irq_number field */
270 #define KVM_ARM_IRQ_CPU_IRQ 0
271 #define KVM_ARM_IRQ_CPU_FIQ 1
274 * This used to hold the highest supported SPI, but it is now obsolete
275 * and only here to provide source code level compatibility with older
276 * userland. The highest SPI number can be set via KVM_DEV_ARM_VGIC_GRP_NR_IRQS.
278 #define KVM_ARM_IRQ_GIC_MAX 127
280 /* One single KVM irqchip, ie. the VGIC */
281 #define KVM_NR_IRQCHIPS 1
283 /* PSCI interface */
284 #define KVM_PSCI_FN_BASE 0x95c1ba5e
285 #define KVM_PSCI_FN(n) (KVM_PSCI_FN_BASE + (n))
287 #define KVM_PSCI_FN_CPU_SUSPEND KVM_PSCI_FN(0)
288 #define KVM_PSCI_FN_CPU_OFF KVM_PSCI_FN(1)
289 #define KVM_PSCI_FN_CPU_ON KVM_PSCI_FN(2)
290 #define KVM_PSCI_FN_MIGRATE KVM_PSCI_FN(3)
292 #define KVM_PSCI_RET_SUCCESS PSCI_RET_SUCCESS
293 #define KVM_PSCI_RET_NI PSCI_RET_NOT_SUPPORTED
294 #define KVM_PSCI_RET_INVAL PSCI_RET_INVALID_PARAMS
295 #define KVM_PSCI_RET_DENIED PSCI_RET_DENIED
297 #endif /* __ARM_KVM_H__ */