spapr: Clarify and fix handling of nr_irqs
[qemu/ar7.git] / hw / ppc / spapr_irq.c
blob3207b6bd01a8be6d8c0eee6bd47b0bf62d14d57e
1 /*
2 * QEMU PowerPC sPAPR IRQ interface
4 * Copyright (c) 2018, IBM Corporation.
6 * This code is licensed under the GPL version 2 or later. See the
7 * COPYING file in the top-level directory.
8 */
10 #include "qemu/osdep.h"
11 #include "qemu/log.h"
12 #include "qemu/error-report.h"
13 #include "qapi/error.h"
14 #include "hw/irq.h"
15 #include "hw/ppc/spapr.h"
16 #include "hw/ppc/spapr_cpu_core.h"
17 #include "hw/ppc/spapr_xive.h"
18 #include "hw/ppc/xics.h"
19 #include "hw/ppc/xics_spapr.h"
20 #include "hw/qdev-properties.h"
21 #include "cpu-models.h"
22 #include "sysemu/kvm.h"
24 #include "trace.h"
26 void spapr_irq_msi_init(SpaprMachineState *spapr, uint32_t nr_msis)
28 spapr->irq_map_nr = nr_msis;
29 spapr->irq_map = bitmap_new(spapr->irq_map_nr);
32 int spapr_irq_msi_alloc(SpaprMachineState *spapr, uint32_t num, bool align,
33 Error **errp)
35 int irq;
38 * The 'align_mask' parameter of bitmap_find_next_zero_area()
39 * should be one less than a power of 2; 0 means no
40 * alignment. Adapt the 'align' value of the former allocator
41 * to fit the requirements of bitmap_find_next_zero_area()
43 align -= 1;
45 irq = bitmap_find_next_zero_area(spapr->irq_map, spapr->irq_map_nr, 0, num,
46 align);
47 if (irq == spapr->irq_map_nr) {
48 error_setg(errp, "can't find a free %d-IRQ block", num);
49 return -1;
52 bitmap_set(spapr->irq_map, irq, num);
54 return irq + SPAPR_IRQ_MSI;
57 void spapr_irq_msi_free(SpaprMachineState *spapr, int irq, uint32_t num)
59 bitmap_clear(spapr->irq_map, irq - SPAPR_IRQ_MSI, num);
62 static void spapr_irq_init_kvm(SpaprMachineState *spapr,
63 SpaprIrq *irq, Error **errp)
65 MachineState *machine = MACHINE(spapr);
66 Error *local_err = NULL;
68 if (kvm_enabled() && machine_kernel_irqchip_allowed(machine)) {
69 irq->init_kvm(spapr, &local_err);
70 if (local_err && machine_kernel_irqchip_required(machine)) {
71 error_prepend(&local_err,
72 "kernel_irqchip requested but unavailable: ");
73 error_propagate(errp, local_err);
74 return;
77 if (!local_err) {
78 return;
82 * We failed to initialize the KVM device, fallback to
83 * emulated mode
85 error_prepend(&local_err, "kernel_irqchip allowed but unavailable: ");
86 error_append_hint(&local_err, "Falling back to kernel-irqchip=off\n");
87 warn_report_err(local_err);
92 * XICS IRQ backend.
95 static void spapr_irq_init_xics(SpaprMachineState *spapr, int nr_xirqs,
96 Error **errp)
98 Object *obj;
99 Error *local_err = NULL;
101 obj = object_new(TYPE_ICS_SPAPR);
102 object_property_add_child(OBJECT(spapr), "ics", obj, &error_abort);
103 object_property_add_const_link(obj, ICS_PROP_XICS, OBJECT(spapr),
104 &error_fatal);
105 object_property_set_int(obj, nr_xirqs, "nr-irqs", &error_fatal);
106 object_property_set_bool(obj, true, "realized", &local_err);
107 if (local_err) {
108 error_propagate(errp, local_err);
109 return;
112 spapr->ics = ICS_SPAPR(obj);
115 static int spapr_irq_claim_xics(SpaprMachineState *spapr, int irq, bool lsi,
116 Error **errp)
118 ICSState *ics = spapr->ics;
120 assert(ics);
122 if (!ics_valid_irq(ics, irq)) {
123 error_setg(errp, "IRQ %d is invalid", irq);
124 return -1;
127 if (!ics_irq_free(ics, irq - ics->offset)) {
128 error_setg(errp, "IRQ %d is not free", irq);
129 return -1;
132 ics_set_irq_type(ics, irq - ics->offset, lsi);
133 return 0;
136 static void spapr_irq_free_xics(SpaprMachineState *spapr, int irq, int num)
138 ICSState *ics = spapr->ics;
139 uint32_t srcno = irq - ics->offset;
140 int i;
142 if (ics_valid_irq(ics, irq)) {
143 trace_spapr_irq_free(0, irq, num);
144 for (i = srcno; i < srcno + num; ++i) {
145 if (ics_irq_free(ics, i)) {
146 trace_spapr_irq_free_warn(0, i);
148 memset(&ics->irqs[i], 0, sizeof(ICSIRQState));
153 static qemu_irq spapr_qirq_xics(SpaprMachineState *spapr, int irq)
155 ICSState *ics = spapr->ics;
156 uint32_t srcno = irq - ics->offset;
158 if (ics_valid_irq(ics, irq)) {
159 return spapr->qirqs[srcno];
162 return NULL;
165 static void spapr_irq_print_info_xics(SpaprMachineState *spapr, Monitor *mon)
167 CPUState *cs;
169 CPU_FOREACH(cs) {
170 PowerPCCPU *cpu = POWERPC_CPU(cs);
172 icp_pic_print_info(spapr_cpu_state(cpu)->icp, mon);
175 ics_pic_print_info(spapr->ics, mon);
178 static void spapr_irq_cpu_intc_create_xics(SpaprMachineState *spapr,
179 PowerPCCPU *cpu, Error **errp)
181 Error *local_err = NULL;
182 Object *obj;
183 SpaprCpuState *spapr_cpu = spapr_cpu_state(cpu);
185 obj = icp_create(OBJECT(cpu), TYPE_ICP, XICS_FABRIC(spapr),
186 &local_err);
187 if (local_err) {
188 error_propagate(errp, local_err);
189 return;
192 spapr_cpu->icp = ICP(obj);
195 static int spapr_irq_post_load_xics(SpaprMachineState *spapr, int version_id)
197 if (!kvm_irqchip_in_kernel()) {
198 CPUState *cs;
199 CPU_FOREACH(cs) {
200 PowerPCCPU *cpu = POWERPC_CPU(cs);
201 icp_resend(spapr_cpu_state(cpu)->icp);
204 return 0;
207 static void spapr_irq_set_irq_xics(void *opaque, int srcno, int val)
209 SpaprMachineState *spapr = opaque;
211 ics_set_irq(spapr->ics, srcno, val);
214 static void spapr_irq_reset_xics(SpaprMachineState *spapr, Error **errp)
216 Error *local_err = NULL;
218 spapr_irq_init_kvm(spapr, &spapr_irq_xics, &local_err);
219 if (local_err) {
220 error_propagate(errp, local_err);
221 return;
225 static const char *spapr_irq_get_nodename_xics(SpaprMachineState *spapr)
227 return XICS_NODENAME;
230 static void spapr_irq_init_kvm_xics(SpaprMachineState *spapr, Error **errp)
232 if (kvm_enabled()) {
233 xics_kvm_connect(spapr, errp);
237 SpaprIrq spapr_irq_xics = {
238 .nr_xirqs = SPAPR_NR_XIRQS,
239 .nr_msis = SPAPR_NR_MSIS,
240 .ov5 = SPAPR_OV5_XIVE_LEGACY,
242 .init = spapr_irq_init_xics,
243 .claim = spapr_irq_claim_xics,
244 .free = spapr_irq_free_xics,
245 .qirq = spapr_qirq_xics,
246 .print_info = spapr_irq_print_info_xics,
247 .dt_populate = spapr_dt_xics,
248 .cpu_intc_create = spapr_irq_cpu_intc_create_xics,
249 .post_load = spapr_irq_post_load_xics,
250 .reset = spapr_irq_reset_xics,
251 .set_irq = spapr_irq_set_irq_xics,
252 .get_nodename = spapr_irq_get_nodename_xics,
253 .init_kvm = spapr_irq_init_kvm_xics,
257 * XIVE IRQ backend.
259 static void spapr_irq_init_xive(SpaprMachineState *spapr, int nr_xirqs,
260 Error **errp)
262 uint32_t nr_servers = spapr_max_server_number(spapr);
263 DeviceState *dev;
264 int i;
266 dev = qdev_create(NULL, TYPE_SPAPR_XIVE);
267 qdev_prop_set_uint32(dev, "nr-irqs", nr_xirqs + SPAPR_XIRQ_BASE);
269 * 8 XIVE END structures per CPU. One for each available priority
271 qdev_prop_set_uint32(dev, "nr-ends", nr_servers << 3);
272 qdev_init_nofail(dev);
274 spapr->xive = SPAPR_XIVE(dev);
276 /* Enable the CPU IPIs */
277 for (i = 0; i < nr_servers; ++i) {
278 spapr_xive_irq_claim(spapr->xive, SPAPR_IRQ_IPI + i, false);
281 spapr_xive_hcall_init(spapr);
284 static int spapr_irq_claim_xive(SpaprMachineState *spapr, int irq, bool lsi,
285 Error **errp)
287 if (!spapr_xive_irq_claim(spapr->xive, irq, lsi)) {
288 error_setg(errp, "IRQ %d is invalid", irq);
289 return -1;
291 return 0;
294 static void spapr_irq_free_xive(SpaprMachineState *spapr, int irq, int num)
296 int i;
298 for (i = irq; i < irq + num; ++i) {
299 spapr_xive_irq_free(spapr->xive, i);
303 static qemu_irq spapr_qirq_xive(SpaprMachineState *spapr, int irq)
305 SpaprXive *xive = spapr->xive;
307 if ((irq < SPAPR_XIRQ_BASE) || (irq >= xive->nr_irqs)) {
308 return NULL;
311 /* The sPAPR machine/device should have claimed the IRQ before */
312 assert(xive_eas_is_valid(&xive->eat[irq]));
314 return spapr->qirqs[irq];
317 static void spapr_irq_print_info_xive(SpaprMachineState *spapr,
318 Monitor *mon)
320 CPUState *cs;
322 CPU_FOREACH(cs) {
323 PowerPCCPU *cpu = POWERPC_CPU(cs);
325 xive_tctx_pic_print_info(spapr_cpu_state(cpu)->tctx, mon);
328 spapr_xive_pic_print_info(spapr->xive, mon);
331 static void spapr_irq_cpu_intc_create_xive(SpaprMachineState *spapr,
332 PowerPCCPU *cpu, Error **errp)
334 Error *local_err = NULL;
335 Object *obj;
336 SpaprCpuState *spapr_cpu = spapr_cpu_state(cpu);
338 obj = xive_tctx_create(OBJECT(cpu), XIVE_ROUTER(spapr->xive), &local_err);
339 if (local_err) {
340 error_propagate(errp, local_err);
341 return;
344 spapr_cpu->tctx = XIVE_TCTX(obj);
347 * (TCG) Early setting the OS CAM line for hotplugged CPUs as they
348 * don't beneficiate from the reset of the XIVE IRQ backend
350 spapr_xive_set_tctx_os_cam(spapr_cpu->tctx);
353 static int spapr_irq_post_load_xive(SpaprMachineState *spapr, int version_id)
355 return spapr_xive_post_load(spapr->xive, version_id);
358 static void spapr_irq_reset_xive(SpaprMachineState *spapr, Error **errp)
360 CPUState *cs;
361 Error *local_err = NULL;
363 CPU_FOREACH(cs) {
364 PowerPCCPU *cpu = POWERPC_CPU(cs);
366 /* (TCG) Set the OS CAM line of the thread interrupt context. */
367 spapr_xive_set_tctx_os_cam(spapr_cpu_state(cpu)->tctx);
370 spapr_irq_init_kvm(spapr, &spapr_irq_xive, &local_err);
371 if (local_err) {
372 error_propagate(errp, local_err);
373 return;
376 /* Activate the XIVE MMIOs */
377 spapr_xive_mmio_set_enabled(spapr->xive, true);
380 static void spapr_irq_set_irq_xive(void *opaque, int srcno, int val)
382 SpaprMachineState *spapr = opaque;
384 if (kvm_irqchip_in_kernel()) {
385 kvmppc_xive_source_set_irq(&spapr->xive->source, srcno, val);
386 } else {
387 xive_source_set_irq(&spapr->xive->source, srcno, val);
391 static const char *spapr_irq_get_nodename_xive(SpaprMachineState *spapr)
393 return spapr->xive->nodename;
396 static void spapr_irq_init_kvm_xive(SpaprMachineState *spapr, Error **errp)
398 if (kvm_enabled()) {
399 kvmppc_xive_connect(spapr->xive, errp);
403 SpaprIrq spapr_irq_xive = {
404 .nr_xirqs = SPAPR_NR_XIRQS,
405 .nr_msis = SPAPR_NR_MSIS,
406 .ov5 = SPAPR_OV5_XIVE_EXPLOIT,
408 .init = spapr_irq_init_xive,
409 .claim = spapr_irq_claim_xive,
410 .free = spapr_irq_free_xive,
411 .qirq = spapr_qirq_xive,
412 .print_info = spapr_irq_print_info_xive,
413 .dt_populate = spapr_dt_xive,
414 .cpu_intc_create = spapr_irq_cpu_intc_create_xive,
415 .post_load = spapr_irq_post_load_xive,
416 .reset = spapr_irq_reset_xive,
417 .set_irq = spapr_irq_set_irq_xive,
418 .get_nodename = spapr_irq_get_nodename_xive,
419 .init_kvm = spapr_irq_init_kvm_xive,
423 * Dual XIVE and XICS IRQ backend.
425 * Both interrupt mode, XIVE and XICS, objects are created but the
426 * machine starts in legacy interrupt mode (XICS). It can be changed
427 * by the CAS negotiation process and, in that case, the new mode is
428 * activated after an extra machine reset.
432 * Returns the sPAPR IRQ backend negotiated by CAS. XICS is the
433 * default.
435 static SpaprIrq *spapr_irq_current(SpaprMachineState *spapr)
437 return spapr_ovec_test(spapr->ov5_cas, OV5_XIVE_EXPLOIT) ?
438 &spapr_irq_xive : &spapr_irq_xics;
441 static void spapr_irq_init_dual(SpaprMachineState *spapr, int nr_xirqs,
442 Error **errp)
444 Error *local_err = NULL;
446 spapr_irq_xics.init(spapr, spapr_irq_xics.nr_xirqs, &local_err);
447 if (local_err) {
448 error_propagate(errp, local_err);
449 return;
452 spapr_irq_xive.init(spapr, spapr_irq_xive.nr_xirqs, &local_err);
453 if (local_err) {
454 error_propagate(errp, local_err);
455 return;
459 static int spapr_irq_claim_dual(SpaprMachineState *spapr, int irq, bool lsi,
460 Error **errp)
462 Error *local_err = NULL;
463 int ret;
465 ret = spapr_irq_xics.claim(spapr, irq, lsi, &local_err);
466 if (local_err) {
467 error_propagate(errp, local_err);
468 return ret;
471 ret = spapr_irq_xive.claim(spapr, irq, lsi, &local_err);
472 if (local_err) {
473 error_propagate(errp, local_err);
474 return ret;
477 return ret;
480 static void spapr_irq_free_dual(SpaprMachineState *spapr, int irq, int num)
482 spapr_irq_xics.free(spapr, irq, num);
483 spapr_irq_xive.free(spapr, irq, num);
486 static qemu_irq spapr_qirq_dual(SpaprMachineState *spapr, int irq)
488 return spapr_irq_current(spapr)->qirq(spapr, irq);
491 static void spapr_irq_print_info_dual(SpaprMachineState *spapr, Monitor *mon)
493 spapr_irq_current(spapr)->print_info(spapr, mon);
496 static void spapr_irq_dt_populate_dual(SpaprMachineState *spapr,
497 uint32_t nr_servers, void *fdt,
498 uint32_t phandle)
500 spapr_irq_current(spapr)->dt_populate(spapr, nr_servers, fdt, phandle);
503 static void spapr_irq_cpu_intc_create_dual(SpaprMachineState *spapr,
504 PowerPCCPU *cpu, Error **errp)
506 Error *local_err = NULL;
508 spapr_irq_xive.cpu_intc_create(spapr, cpu, &local_err);
509 if (local_err) {
510 error_propagate(errp, local_err);
511 return;
514 spapr_irq_xics.cpu_intc_create(spapr, cpu, errp);
517 static int spapr_irq_post_load_dual(SpaprMachineState *spapr, int version_id)
520 * Force a reset of the XIVE backend after migration. The machine
521 * defaults to XICS at startup.
523 if (spapr_ovec_test(spapr->ov5_cas, OV5_XIVE_EXPLOIT)) {
524 if (kvm_irqchip_in_kernel()) {
525 xics_kvm_disconnect(spapr, &error_fatal);
527 spapr_irq_xive.reset(spapr, &error_fatal);
530 return spapr_irq_current(spapr)->post_load(spapr, version_id);
533 static void spapr_irq_reset_dual(SpaprMachineState *spapr, Error **errp)
535 Error *local_err = NULL;
538 * Deactivate the XIVE MMIOs. The XIVE backend will reenable them
539 * if selected.
541 spapr_xive_mmio_set_enabled(spapr->xive, false);
543 /* Destroy all KVM devices */
544 if (kvm_irqchip_in_kernel()) {
545 xics_kvm_disconnect(spapr, &local_err);
546 if (local_err) {
547 error_propagate(errp, local_err);
548 error_prepend(errp, "KVM XICS disconnect failed: ");
549 return;
551 kvmppc_xive_disconnect(spapr->xive, &local_err);
552 if (local_err) {
553 error_propagate(errp, local_err);
554 error_prepend(errp, "KVM XIVE disconnect failed: ");
555 return;
559 spapr_irq_current(spapr)->reset(spapr, errp);
562 static void spapr_irq_set_irq_dual(void *opaque, int srcno, int val)
564 SpaprMachineState *spapr = opaque;
566 spapr_irq_current(spapr)->set_irq(spapr, srcno, val);
569 static const char *spapr_irq_get_nodename_dual(SpaprMachineState *spapr)
571 return spapr_irq_current(spapr)->get_nodename(spapr);
575 * Define values in sync with the XIVE and XICS backend
577 SpaprIrq spapr_irq_dual = {
578 .nr_xirqs = SPAPR_NR_XIRQS,
579 .nr_msis = SPAPR_NR_MSIS,
580 .ov5 = SPAPR_OV5_XIVE_BOTH,
582 .init = spapr_irq_init_dual,
583 .claim = spapr_irq_claim_dual,
584 .free = spapr_irq_free_dual,
585 .qirq = spapr_qirq_dual,
586 .print_info = spapr_irq_print_info_dual,
587 .dt_populate = spapr_irq_dt_populate_dual,
588 .cpu_intc_create = spapr_irq_cpu_intc_create_dual,
589 .post_load = spapr_irq_post_load_dual,
590 .reset = spapr_irq_reset_dual,
591 .set_irq = spapr_irq_set_irq_dual,
592 .get_nodename = spapr_irq_get_nodename_dual,
593 .init_kvm = NULL, /* should not be used */
597 static void spapr_irq_check(SpaprMachineState *spapr, Error **errp)
599 MachineState *machine = MACHINE(spapr);
602 * Sanity checks on non-P9 machines. On these, XIVE is not
603 * advertised, see spapr_dt_ov5_platform_support()
605 if (!ppc_type_check_compat(machine->cpu_type, CPU_POWERPC_LOGICAL_3_00,
606 0, spapr->max_compat_pvr)) {
608 * If the 'dual' interrupt mode is selected, force XICS as CAS
609 * negotiation is useless.
611 if (spapr->irq == &spapr_irq_dual) {
612 spapr->irq = &spapr_irq_xics;
613 return;
617 * Non-P9 machines using only XIVE is a bogus setup. We have two
618 * scenarios to take into account because of the compat mode:
620 * 1. POWER7/8 machines should fail to init later on when creating
621 * the XIVE interrupt presenters because a POWER9 exception
622 * model is required.
624 * 2. POWER9 machines using the POWER8 compat mode won't fail and
625 * will let the OS boot with a partial XIVE setup : DT
626 * properties but no hcalls.
628 * To cover both and not confuse the OS, add an early failure in
629 * QEMU.
631 if (spapr->irq == &spapr_irq_xive) {
632 error_setg(errp, "XIVE-only machines require a POWER9 CPU");
633 return;
638 * On a POWER9 host, some older KVM XICS devices cannot be destroyed and
639 * re-created. Detect that early to avoid QEMU to exit later when the
640 * guest reboots.
642 if (kvm_enabled() &&
643 spapr->irq == &spapr_irq_dual &&
644 machine_kernel_irqchip_required(machine) &&
645 xics_kvm_has_broken_disconnect(spapr)) {
646 error_setg(errp, "KVM is too old to support ic-mode=dual,kernel-irqchip=on");
647 return;
652 * sPAPR IRQ frontend routines for devices
654 void spapr_irq_init(SpaprMachineState *spapr, Error **errp)
656 MachineState *machine = MACHINE(spapr);
657 Error *local_err = NULL;
659 if (machine_kernel_irqchip_split(machine)) {
660 error_setg(errp, "kernel_irqchip split mode not supported on pseries");
661 return;
664 if (!kvm_enabled() && machine_kernel_irqchip_required(machine)) {
665 error_setg(errp,
666 "kernel_irqchip requested but only available with KVM");
667 return;
670 spapr_irq_check(spapr, &local_err);
671 if (local_err) {
672 error_propagate(errp, local_err);
673 return;
676 /* Initialize the MSI IRQ allocator. */
677 if (!SPAPR_MACHINE_GET_CLASS(spapr)->legacy_irq_allocation) {
678 spapr_irq_msi_init(spapr, spapr->irq->nr_msis);
681 spapr->irq->init(spapr, spapr->irq->nr_xirqs, errp);
683 spapr->qirqs = qemu_allocate_irqs(spapr->irq->set_irq, spapr,
684 spapr->irq->nr_xirqs + SPAPR_XIRQ_BASE);
687 int spapr_irq_claim(SpaprMachineState *spapr, int irq, bool lsi, Error **errp)
689 return spapr->irq->claim(spapr, irq, lsi, errp);
692 void spapr_irq_free(SpaprMachineState *spapr, int irq, int num)
694 spapr->irq->free(spapr, irq, num);
697 qemu_irq spapr_qirq(SpaprMachineState *spapr, int irq)
699 return spapr->irq->qirq(spapr, irq);
702 int spapr_irq_post_load(SpaprMachineState *spapr, int version_id)
704 return spapr->irq->post_load(spapr, version_id);
707 void spapr_irq_reset(SpaprMachineState *spapr, Error **errp)
709 assert(!spapr->irq_map || bitmap_empty(spapr->irq_map, spapr->irq_map_nr));
711 if (spapr->irq->reset) {
712 spapr->irq->reset(spapr, errp);
716 int spapr_irq_get_phandle(SpaprMachineState *spapr, void *fdt, Error **errp)
718 const char *nodename = spapr->irq->get_nodename(spapr);
719 int offset, phandle;
721 offset = fdt_subnode_offset(fdt, 0, nodename);
722 if (offset < 0) {
723 error_setg(errp, "Can't find node \"%s\": %s", nodename,
724 fdt_strerror(offset));
725 return -1;
728 phandle = fdt_get_phandle(fdt, offset);
729 if (!phandle) {
730 error_setg(errp, "Can't get phandle of node \"%s\"", nodename);
731 return -1;
734 return phandle;
738 * XICS legacy routines - to deprecate one day
741 static int ics_find_free_block(ICSState *ics, int num, int alignnum)
743 int first, i;
745 for (first = 0; first < ics->nr_irqs; first += alignnum) {
746 if (num > (ics->nr_irqs - first)) {
747 return -1;
749 for (i = first; i < first + num; ++i) {
750 if (!ics_irq_free(ics, i)) {
751 break;
754 if (i == (first + num)) {
755 return first;
759 return -1;
762 int spapr_irq_find(SpaprMachineState *spapr, int num, bool align, Error **errp)
764 ICSState *ics = spapr->ics;
765 int first = -1;
767 assert(ics);
770 * MSIMesage::data is used for storing VIRQ so
771 * it has to be aligned to num to support multiple
772 * MSI vectors. MSI-X is not affected by this.
773 * The hint is used for the first IRQ, the rest should
774 * be allocated continuously.
776 if (align) {
777 assert((num == 1) || (num == 2) || (num == 4) ||
778 (num == 8) || (num == 16) || (num == 32));
779 first = ics_find_free_block(ics, num, num);
780 } else {
781 first = ics_find_free_block(ics, num, 1);
784 if (first < 0) {
785 error_setg(errp, "can't find a free %d-IRQ block", num);
786 return -1;
789 return first + ics->offset;
792 #define SPAPR_IRQ_XICS_LEGACY_NR_XIRQS 0x400
794 SpaprIrq spapr_irq_xics_legacy = {
795 .nr_xirqs = SPAPR_IRQ_XICS_LEGACY_NR_XIRQS,
796 .nr_msis = SPAPR_IRQ_XICS_LEGACY_NR_XIRQS,
797 .ov5 = SPAPR_OV5_XIVE_LEGACY,
799 .init = spapr_irq_init_xics,
800 .claim = spapr_irq_claim_xics,
801 .free = spapr_irq_free_xics,
802 .qirq = spapr_qirq_xics,
803 .print_info = spapr_irq_print_info_xics,
804 .dt_populate = spapr_dt_xics,
805 .cpu_intc_create = spapr_irq_cpu_intc_create_xics,
806 .post_load = spapr_irq_post_load_xics,
807 .reset = spapr_irq_reset_xics,
808 .set_irq = spapr_irq_set_irq_xics,
809 .get_nodename = spapr_irq_get_nodename_xics,
810 .init_kvm = spapr_irq_init_kvm_xics,