Merge remote-tracking branch 'remotes/huth-gitlab/tags/pull-request-2019-12-17' into...
[qemu/ar7.git] / hw / misc / mos6522.c
blobcecf0be59e04bb72f0842b556168ac780ac415d9
1 /*
2 * QEMU MOS6522 VIA emulation
4 * Copyright (c) 2004-2007 Fabrice Bellard
5 * Copyright (c) 2007 Jocelyn Mayer
6 * Copyright (c) 2018 Mark Cave-Ayland
8 * Permission is hereby granted, free of charge, to any person obtaining a copy
9 * of this software and associated documentation files (the "Software"), to deal
10 * in the Software without restriction, including without limitation the rights
11 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
12 * copies of the Software, and to permit persons to whom the Software is
13 * furnished to do so, subject to the following conditions:
15 * The above copyright notice and this permission notice shall be included in
16 * all copies or substantial portions of the Software.
18 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
19 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
20 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
21 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
22 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
23 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
24 * THE SOFTWARE.
27 #include "qemu/osdep.h"
28 #include "hw/input/adb.h"
29 #include "hw/irq.h"
30 #include "hw/misc/mos6522.h"
31 #include "hw/qdev-properties.h"
32 #include "migration/vmstate.h"
33 #include "qemu/timer.h"
34 #include "qemu/cutils.h"
35 #include "qemu/log.h"
36 #include "qemu/module.h"
37 #include "trace.h"
39 /* XXX: implement all timer modes */
41 static void mos6522_timer1_update(MOS6522State *s, MOS6522Timer *ti,
42 int64_t current_time);
43 static void mos6522_timer2_update(MOS6522State *s, MOS6522Timer *ti,
44 int64_t current_time);
46 static void mos6522_update_irq(MOS6522State *s)
48 if (s->ifr & s->ier) {
49 qemu_irq_raise(s->irq);
50 } else {
51 qemu_irq_lower(s->irq);
55 static uint64_t get_counter_value(MOS6522State *s, MOS6522Timer *ti)
57 MOS6522DeviceClass *mdc = MOS6522_DEVICE_GET_CLASS(s);
59 if (ti->index == 0) {
60 return mdc->get_timer1_counter_value(s, ti);
61 } else {
62 return mdc->get_timer2_counter_value(s, ti);
66 static uint64_t get_load_time(MOS6522State *s, MOS6522Timer *ti)
68 MOS6522DeviceClass *mdc = MOS6522_DEVICE_GET_CLASS(s);
70 if (ti->index == 0) {
71 return mdc->get_timer1_load_time(s, ti);
72 } else {
73 return mdc->get_timer2_load_time(s, ti);
77 static unsigned int get_counter(MOS6522State *s, MOS6522Timer *ti)
79 int64_t d;
80 unsigned int counter;
82 d = get_counter_value(s, ti);
84 if (ti->index == 0) {
85 /* the timer goes down from latch to -1 (period of latch + 2) */
86 if (d <= (ti->counter_value + 1)) {
87 counter = (ti->counter_value - d) & 0xffff;
88 } else {
89 counter = (d - (ti->counter_value + 1)) % (ti->latch + 2);
90 counter = (ti->latch - counter) & 0xffff;
92 } else {
93 counter = (ti->counter_value - d) & 0xffff;
95 return counter;
98 static void set_counter(MOS6522State *s, MOS6522Timer *ti, unsigned int val)
100 trace_mos6522_set_counter(1 + ti->index, val);
101 ti->load_time = get_load_time(s, ti);
102 ti->counter_value = val;
103 if (ti->index == 0) {
104 mos6522_timer1_update(s, ti, ti->load_time);
105 } else {
106 mos6522_timer2_update(s, ti, ti->load_time);
110 static int64_t get_next_irq_time(MOS6522State *s, MOS6522Timer *ti,
111 int64_t current_time)
113 int64_t d, next_time;
114 unsigned int counter;
116 if (ti->frequency == 0) {
117 return INT64_MAX;
120 /* current counter value */
121 d = muldiv64(qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) - ti->load_time,
122 ti->frequency, NANOSECONDS_PER_SECOND);
124 /* the timer goes down from latch to -1 (period of latch + 2) */
125 if (d <= (ti->counter_value + 1)) {
126 counter = (ti->counter_value - d) & 0xffff;
127 } else {
128 counter = (d - (ti->counter_value + 1)) % (ti->latch + 2);
129 counter = (ti->latch - counter) & 0xffff;
132 /* Note: we consider the irq is raised on 0 */
133 if (counter == 0xffff) {
134 next_time = d + ti->latch + 1;
135 } else if (counter == 0) {
136 next_time = d + ti->latch + 2;
137 } else {
138 next_time = d + counter;
140 trace_mos6522_get_next_irq_time(ti->latch, d, next_time - d);
141 next_time = muldiv64(next_time, NANOSECONDS_PER_SECOND, ti->frequency) +
142 ti->load_time;
144 if (next_time <= current_time) {
145 next_time = current_time + 1;
147 return next_time;
150 static void mos6522_timer1_update(MOS6522State *s, MOS6522Timer *ti,
151 int64_t current_time)
153 if (!ti->timer) {
154 return;
156 ti->next_irq_time = get_next_irq_time(s, ti, current_time);
157 if ((s->ier & T1_INT) == 0 || (s->acr & T1MODE) != T1MODE_CONT) {
158 timer_del(ti->timer);
159 } else {
160 timer_mod(ti->timer, ti->next_irq_time);
164 static void mos6522_timer2_update(MOS6522State *s, MOS6522Timer *ti,
165 int64_t current_time)
167 if (!ti->timer) {
168 return;
170 ti->next_irq_time = get_next_irq_time(s, ti, current_time);
171 if ((s->ier & T2_INT) == 0) {
172 timer_del(ti->timer);
173 } else {
174 timer_mod(ti->timer, ti->next_irq_time);
178 static void mos6522_timer1(void *opaque)
180 MOS6522State *s = opaque;
181 MOS6522Timer *ti = &s->timers[0];
183 mos6522_timer1_update(s, ti, ti->next_irq_time);
184 s->ifr |= T1_INT;
185 mos6522_update_irq(s);
188 static void mos6522_timer2(void *opaque)
190 MOS6522State *s = opaque;
191 MOS6522Timer *ti = &s->timers[1];
193 mos6522_timer2_update(s, ti, ti->next_irq_time);
194 s->ifr |= T2_INT;
195 mos6522_update_irq(s);
198 static void mos6522_set_sr_int(MOS6522State *s)
200 trace_mos6522_set_sr_int();
201 s->ifr |= SR_INT;
202 mos6522_update_irq(s);
205 static uint64_t mos6522_get_counter_value(MOS6522State *s, MOS6522Timer *ti)
207 return muldiv64(qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) - ti->load_time,
208 ti->frequency, NANOSECONDS_PER_SECOND);
211 static uint64_t mos6522_get_load_time(MOS6522State *s, MOS6522Timer *ti)
213 uint64_t load_time = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL);
215 return load_time;
218 static void mos6522_portA_write(MOS6522State *s)
220 qemu_log_mask(LOG_UNIMP, "portA_write unimplemented\n");
223 static void mos6522_portB_write(MOS6522State *s)
225 qemu_log_mask(LOG_UNIMP, "portB_write unimplemented\n");
228 uint64_t mos6522_read(void *opaque, hwaddr addr, unsigned size)
230 MOS6522State *s = opaque;
231 uint32_t val;
232 int64_t now = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL);
234 if (now >= s->timers[0].next_irq_time) {
235 mos6522_timer1_update(s, &s->timers[0], now);
236 s->ifr |= T1_INT;
238 if (now >= s->timers[1].next_irq_time) {
239 mos6522_timer2_update(s, &s->timers[1], now);
240 s->ifr |= T2_INT;
242 switch (addr) {
243 case VIA_REG_B:
244 val = s->b;
245 break;
246 case VIA_REG_A:
247 val = s->a;
248 break;
249 case VIA_REG_DIRB:
250 val = s->dirb;
251 break;
252 case VIA_REG_DIRA:
253 val = s->dira;
254 break;
255 case VIA_REG_T1CL:
256 val = get_counter(s, &s->timers[0]) & 0xff;
257 s->ifr &= ~T1_INT;
258 mos6522_update_irq(s);
259 break;
260 case VIA_REG_T1CH:
261 val = get_counter(s, &s->timers[0]) >> 8;
262 mos6522_update_irq(s);
263 break;
264 case VIA_REG_T1LL:
265 val = s->timers[0].latch & 0xff;
266 break;
267 case VIA_REG_T1LH:
268 /* XXX: check this */
269 val = (s->timers[0].latch >> 8) & 0xff;
270 break;
271 case VIA_REG_T2CL:
272 val = get_counter(s, &s->timers[1]) & 0xff;
273 s->ifr &= ~T2_INT;
274 mos6522_update_irq(s);
275 break;
276 case VIA_REG_T2CH:
277 val = get_counter(s, &s->timers[1]) >> 8;
278 break;
279 case VIA_REG_SR:
280 val = s->sr;
281 s->ifr &= ~SR_INT;
282 mos6522_update_irq(s);
283 break;
284 case VIA_REG_ACR:
285 val = s->acr;
286 break;
287 case VIA_REG_PCR:
288 val = s->pcr;
289 break;
290 case VIA_REG_IFR:
291 val = s->ifr;
292 if (s->ifr & s->ier) {
293 val |= 0x80;
295 break;
296 case VIA_REG_IER:
297 val = s->ier | 0x80;
298 break;
299 default:
300 case VIA_REG_ANH:
301 val = s->anh;
302 break;
305 if (addr != VIA_REG_IFR || val != 0) {
306 trace_mos6522_read(addr, val);
309 return val;
312 void mos6522_write(void *opaque, hwaddr addr, uint64_t val, unsigned size)
314 MOS6522State *s = opaque;
315 MOS6522DeviceClass *mdc = MOS6522_DEVICE_GET_CLASS(s);
317 trace_mos6522_write(addr, val);
319 switch (addr) {
320 case VIA_REG_B:
321 s->b = (s->b & ~s->dirb) | (val & s->dirb);
322 mdc->portB_write(s);
323 break;
324 case VIA_REG_A:
325 s->a = (s->a & ~s->dira) | (val & s->dira);
326 mdc->portA_write(s);
327 break;
328 case VIA_REG_DIRB:
329 s->dirb = val;
330 break;
331 case VIA_REG_DIRA:
332 s->dira = val;
333 break;
334 case VIA_REG_T1CL:
335 s->timers[0].latch = (s->timers[0].latch & 0xff00) | val;
336 mos6522_timer1_update(s, &s->timers[0],
337 qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL));
338 break;
339 case VIA_REG_T1CH:
340 s->timers[0].latch = (s->timers[0].latch & 0xff) | (val << 8);
341 s->ifr &= ~T1_INT;
342 set_counter(s, &s->timers[0], s->timers[0].latch);
343 break;
344 case VIA_REG_T1LL:
345 s->timers[0].latch = (s->timers[0].latch & 0xff00) | val;
346 mos6522_timer1_update(s, &s->timers[0],
347 qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL));
348 break;
349 case VIA_REG_T1LH:
350 s->timers[0].latch = (s->timers[0].latch & 0xff) | (val << 8);
351 s->ifr &= ~T1_INT;
352 mos6522_timer1_update(s, &s->timers[0],
353 qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL));
354 break;
355 case VIA_REG_T2CL:
356 s->timers[1].latch = (s->timers[1].latch & 0xff00) | val;
357 break;
358 case VIA_REG_T2CH:
359 /* To ensure T2 generates an interrupt on zero crossing with the
360 common timer code, write the value directly from the latch to
361 the counter */
362 s->timers[1].latch = (s->timers[1].latch & 0xff) | (val << 8);
363 s->ifr &= ~T2_INT;
364 set_counter(s, &s->timers[1], s->timers[1].latch);
365 break;
366 case VIA_REG_SR:
367 s->sr = val;
368 break;
369 case VIA_REG_ACR:
370 s->acr = val;
371 mos6522_timer1_update(s, &s->timers[0],
372 qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL));
373 break;
374 case VIA_REG_PCR:
375 s->pcr = val;
376 break;
377 case VIA_REG_IFR:
378 /* reset bits */
379 s->ifr &= ~val;
380 mos6522_update_irq(s);
381 break;
382 case VIA_REG_IER:
383 if (val & IER_SET) {
384 /* set bits */
385 s->ier |= val & 0x7f;
386 } else {
387 /* reset bits */
388 s->ier &= ~val;
390 mos6522_update_irq(s);
391 /* if IER is modified starts needed timers */
392 mos6522_timer1_update(s, &s->timers[0],
393 qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL));
394 mos6522_timer2_update(s, &s->timers[1],
395 qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL));
396 break;
397 default:
398 case VIA_REG_ANH:
399 s->anh = val;
400 break;
404 static const MemoryRegionOps mos6522_ops = {
405 .read = mos6522_read,
406 .write = mos6522_write,
407 .endianness = DEVICE_NATIVE_ENDIAN,
408 .valid = {
409 .min_access_size = 1,
410 .max_access_size = 1,
414 static const VMStateDescription vmstate_mos6522_timer = {
415 .name = "mos6522_timer",
416 .version_id = 0,
417 .minimum_version_id = 0,
418 .fields = (VMStateField[]) {
419 VMSTATE_UINT16(latch, MOS6522Timer),
420 VMSTATE_UINT16(counter_value, MOS6522Timer),
421 VMSTATE_INT64(load_time, MOS6522Timer),
422 VMSTATE_INT64(next_irq_time, MOS6522Timer),
423 VMSTATE_TIMER_PTR(timer, MOS6522Timer),
424 VMSTATE_END_OF_LIST()
428 const VMStateDescription vmstate_mos6522 = {
429 .name = "mos6522",
430 .version_id = 0,
431 .minimum_version_id = 0,
432 .fields = (VMStateField[]) {
433 VMSTATE_UINT8(a, MOS6522State),
434 VMSTATE_UINT8(b, MOS6522State),
435 VMSTATE_UINT8(dira, MOS6522State),
436 VMSTATE_UINT8(dirb, MOS6522State),
437 VMSTATE_UINT8(sr, MOS6522State),
438 VMSTATE_UINT8(acr, MOS6522State),
439 VMSTATE_UINT8(pcr, MOS6522State),
440 VMSTATE_UINT8(ifr, MOS6522State),
441 VMSTATE_UINT8(ier, MOS6522State),
442 VMSTATE_UINT8(anh, MOS6522State),
443 VMSTATE_STRUCT_ARRAY(timers, MOS6522State, 2, 0,
444 vmstate_mos6522_timer, MOS6522Timer),
445 VMSTATE_END_OF_LIST()
449 static void mos6522_reset(DeviceState *dev)
451 MOS6522State *s = MOS6522(dev);
453 s->b = 0;
454 s->a = 0;
455 s->dirb = 0xff;
456 s->dira = 0;
457 s->sr = 0;
458 s->acr = 0;
459 s->pcr = 0;
460 s->ifr = 0;
461 s->ier = 0;
462 /* s->ier = T1_INT | SR_INT; */
463 s->anh = 0;
465 s->timers[0].frequency = s->frequency;
466 s->timers[0].latch = 0xffff;
467 set_counter(s, &s->timers[0], 0xffff);
468 timer_del(s->timers[0].timer);
470 s->timers[1].frequency = s->frequency;
471 s->timers[1].latch = 0xffff;
472 timer_del(s->timers[1].timer);
475 static void mos6522_init(Object *obj)
477 SysBusDevice *sbd = SYS_BUS_DEVICE(obj);
478 MOS6522State *s = MOS6522(obj);
479 int i;
481 memory_region_init_io(&s->mem, obj, &mos6522_ops, s, "mos6522", 0x10);
482 sysbus_init_mmio(sbd, &s->mem);
483 sysbus_init_irq(sbd, &s->irq);
485 for (i = 0; i < ARRAY_SIZE(s->timers); i++) {
486 s->timers[i].index = i;
489 s->timers[0].timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, mos6522_timer1, s);
490 s->timers[1].timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, mos6522_timer2, s);
493 static Property mos6522_properties[] = {
494 DEFINE_PROP_UINT64("frequency", MOS6522State, frequency, 0),
495 DEFINE_PROP_END_OF_LIST()
498 static void mos6522_class_init(ObjectClass *oc, void *data)
500 DeviceClass *dc = DEVICE_CLASS(oc);
501 MOS6522DeviceClass *mdc = MOS6522_DEVICE_CLASS(oc);
503 dc->reset = mos6522_reset;
504 dc->vmsd = &vmstate_mos6522;
505 dc->props = mos6522_properties;
506 mdc->parent_reset = dc->reset;
507 mdc->set_sr_int = mos6522_set_sr_int;
508 mdc->portB_write = mos6522_portB_write;
509 mdc->portA_write = mos6522_portA_write;
510 mdc->update_irq = mos6522_update_irq;
511 mdc->get_timer1_counter_value = mos6522_get_counter_value;
512 mdc->get_timer2_counter_value = mos6522_get_counter_value;
513 mdc->get_timer1_load_time = mos6522_get_load_time;
514 mdc->get_timer2_load_time = mos6522_get_load_time;
517 static const TypeInfo mos6522_type_info = {
518 .name = TYPE_MOS6522,
519 .parent = TYPE_SYS_BUS_DEVICE,
520 .instance_size = sizeof(MOS6522State),
521 .instance_init = mos6522_init,
522 .abstract = true,
523 .class_size = sizeof(MOS6522DeviceClass),
524 .class_init = mos6522_class_init,
527 static void mos6522_register_types(void)
529 type_register_static(&mos6522_type_info);
532 type_init(mos6522_register_types)