2 * Tiny Code Generator for QEMU
4 * Copyright (c) 2008 Fabrice Bellard
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
26 #include "exec/helper-proto.h"
27 #include "exec/helper-gen.h"
29 /* Basic output routines. Not for general consumption. */
31 void tcg_gen_op1(TCGContext
*, TCGOpcode
, TCGArg
);
32 void tcg_gen_op2(TCGContext
*, TCGOpcode
, TCGArg
, TCGArg
);
33 void tcg_gen_op3(TCGContext
*, TCGOpcode
, TCGArg
, TCGArg
, TCGArg
);
34 void tcg_gen_op4(TCGContext
*, TCGOpcode
, TCGArg
, TCGArg
, TCGArg
, TCGArg
);
35 void tcg_gen_op5(TCGContext
*, TCGOpcode
, TCGArg
, TCGArg
, TCGArg
,
37 void tcg_gen_op6(TCGContext
*, TCGOpcode
, TCGArg
, TCGArg
, TCGArg
,
38 TCGArg
, TCGArg
, TCGArg
);
41 static inline void tcg_gen_op1_i32(TCGOpcode opc
, TCGv_i32 a1
)
43 tcg_gen_op1(&tcg_ctx
, opc
, GET_TCGV_I32(a1
));
46 static inline void tcg_gen_op1_i64(TCGOpcode opc
, TCGv_i64 a1
)
48 tcg_gen_op1(&tcg_ctx
, opc
, GET_TCGV_I64(a1
));
51 static inline void tcg_gen_op1i(TCGOpcode opc
, TCGArg a1
)
53 tcg_gen_op1(&tcg_ctx
, opc
, a1
);
56 static inline void tcg_gen_op2_i32(TCGOpcode opc
, TCGv_i32 a1
, TCGv_i32 a2
)
58 tcg_gen_op2(&tcg_ctx
, opc
, GET_TCGV_I32(a1
), GET_TCGV_I32(a2
));
61 static inline void tcg_gen_op2_i64(TCGOpcode opc
, TCGv_i64 a1
, TCGv_i64 a2
)
63 tcg_gen_op2(&tcg_ctx
, opc
, GET_TCGV_I64(a1
), GET_TCGV_I64(a2
));
66 static inline void tcg_gen_op2i_i32(TCGOpcode opc
, TCGv_i32 a1
, TCGArg a2
)
68 tcg_gen_op2(&tcg_ctx
, opc
, GET_TCGV_I32(a1
), a2
);
71 static inline void tcg_gen_op2i_i64(TCGOpcode opc
, TCGv_i64 a1
, TCGArg a2
)
73 tcg_gen_op2(&tcg_ctx
, opc
, GET_TCGV_I64(a1
), a2
);
76 static inline void tcg_gen_op2ii(TCGOpcode opc
, TCGArg a1
, TCGArg a2
)
78 tcg_gen_op2(&tcg_ctx
, opc
, a1
, a2
);
81 static inline void tcg_gen_op3_i32(TCGOpcode opc
, TCGv_i32 a1
,
82 TCGv_i32 a2
, TCGv_i32 a3
)
84 tcg_gen_op3(&tcg_ctx
, opc
, GET_TCGV_I32(a1
),
85 GET_TCGV_I32(a2
), GET_TCGV_I32(a3
));
88 static inline void tcg_gen_op3_i64(TCGOpcode opc
, TCGv_i64 a1
,
89 TCGv_i64 a2
, TCGv_i64 a3
)
91 tcg_gen_op3(&tcg_ctx
, opc
, GET_TCGV_I64(a1
),
92 GET_TCGV_I64(a2
), GET_TCGV_I64(a3
));
95 static inline void tcg_gen_op3i_i32(TCGOpcode opc
, TCGv_i32 a1
,
96 TCGv_i32 a2
, TCGArg a3
)
98 tcg_gen_op3(&tcg_ctx
, opc
, GET_TCGV_I32(a1
), GET_TCGV_I32(a2
), a3
);
101 static inline void tcg_gen_op3i_i64(TCGOpcode opc
, TCGv_i64 a1
,
102 TCGv_i64 a2
, TCGArg a3
)
104 tcg_gen_op3(&tcg_ctx
, opc
, GET_TCGV_I64(a1
), GET_TCGV_I64(a2
), a3
);
107 static inline void tcg_gen_ldst_op_i32(TCGOpcode opc
, TCGv_i32 val
,
108 TCGv_ptr base
, TCGArg offset
)
110 tcg_gen_op3(&tcg_ctx
, opc
, GET_TCGV_I32(val
), GET_TCGV_PTR(base
), offset
);
113 static inline void tcg_gen_ldst_op_i64(TCGOpcode opc
, TCGv_i64 val
,
114 TCGv_ptr base
, TCGArg offset
)
116 tcg_gen_op3(&tcg_ctx
, opc
, GET_TCGV_I64(val
), GET_TCGV_PTR(base
), offset
);
119 static inline void tcg_gen_op4_i32(TCGOpcode opc
, TCGv_i32 a1
, TCGv_i32 a2
,
120 TCGv_i32 a3
, TCGv_i32 a4
)
122 tcg_gen_op4(&tcg_ctx
, opc
, GET_TCGV_I32(a1
), GET_TCGV_I32(a2
),
123 GET_TCGV_I32(a3
), GET_TCGV_I32(a4
));
126 static inline void tcg_gen_op4_i64(TCGOpcode opc
, TCGv_i64 a1
, TCGv_i64 a2
,
127 TCGv_i64 a3
, TCGv_i64 a4
)
129 tcg_gen_op4(&tcg_ctx
, opc
, GET_TCGV_I64(a1
), GET_TCGV_I64(a2
),
130 GET_TCGV_I64(a3
), GET_TCGV_I64(a4
));
133 static inline void tcg_gen_op4i_i32(TCGOpcode opc
, TCGv_i32 a1
, TCGv_i32 a2
,
134 TCGv_i32 a3
, TCGArg a4
)
136 tcg_gen_op4(&tcg_ctx
, opc
, GET_TCGV_I32(a1
), GET_TCGV_I32(a2
),
137 GET_TCGV_I32(a3
), a4
);
140 static inline void tcg_gen_op4i_i64(TCGOpcode opc
, TCGv_i64 a1
, TCGv_i64 a2
,
141 TCGv_i64 a3
, TCGArg a4
)
143 tcg_gen_op4(&tcg_ctx
, opc
, GET_TCGV_I64(a1
), GET_TCGV_I64(a2
),
144 GET_TCGV_I64(a3
), a4
);
147 static inline void tcg_gen_op4ii_i32(TCGOpcode opc
, TCGv_i32 a1
, TCGv_i32 a2
,
148 TCGArg a3
, TCGArg a4
)
150 tcg_gen_op4(&tcg_ctx
, opc
, GET_TCGV_I32(a1
), GET_TCGV_I32(a2
), a3
, a4
);
153 static inline void tcg_gen_op4ii_i64(TCGOpcode opc
, TCGv_i64 a1
, TCGv_i64 a2
,
154 TCGArg a3
, TCGArg a4
)
156 tcg_gen_op4(&tcg_ctx
, opc
, GET_TCGV_I64(a1
), GET_TCGV_I64(a2
), a3
, a4
);
159 static inline void tcg_gen_op5_i32(TCGOpcode opc
, TCGv_i32 a1
, TCGv_i32 a2
,
160 TCGv_i32 a3
, TCGv_i32 a4
, TCGv_i32 a5
)
162 tcg_gen_op5(&tcg_ctx
, opc
, GET_TCGV_I32(a1
), GET_TCGV_I32(a2
),
163 GET_TCGV_I32(a3
), GET_TCGV_I32(a4
), GET_TCGV_I32(a5
));
166 static inline void tcg_gen_op5_i64(TCGOpcode opc
, TCGv_i64 a1
, TCGv_i64 a2
,
167 TCGv_i64 a3
, TCGv_i64 a4
, TCGv_i64 a5
)
169 tcg_gen_op5(&tcg_ctx
, opc
, GET_TCGV_I64(a1
), GET_TCGV_I64(a2
),
170 GET_TCGV_I64(a3
), GET_TCGV_I64(a4
), GET_TCGV_I64(a5
));
173 static inline void tcg_gen_op5i_i32(TCGOpcode opc
, TCGv_i32 a1
, TCGv_i32 a2
,
174 TCGv_i32 a3
, TCGv_i32 a4
, TCGArg a5
)
176 tcg_gen_op5(&tcg_ctx
, opc
, GET_TCGV_I32(a1
), GET_TCGV_I32(a2
),
177 GET_TCGV_I32(a3
), GET_TCGV_I32(a4
), a5
);
180 static inline void tcg_gen_op5i_i64(TCGOpcode opc
, TCGv_i64 a1
, TCGv_i64 a2
,
181 TCGv_i64 a3
, TCGv_i64 a4
, TCGArg a5
)
183 tcg_gen_op5(&tcg_ctx
, opc
, GET_TCGV_I64(a1
), GET_TCGV_I64(a2
),
184 GET_TCGV_I64(a3
), GET_TCGV_I64(a4
), a5
);
187 static inline void tcg_gen_op5ii_i32(TCGOpcode opc
, TCGv_i32 a1
, TCGv_i32 a2
,
188 TCGv_i32 a3
, TCGArg a4
, TCGArg a5
)
190 tcg_gen_op5(&tcg_ctx
, opc
, GET_TCGV_I32(a1
), GET_TCGV_I32(a2
),
191 GET_TCGV_I32(a3
), a4
, a5
);
194 static inline void tcg_gen_op5ii_i64(TCGOpcode opc
, TCGv_i64 a1
, TCGv_i64 a2
,
195 TCGv_i64 a3
, TCGArg a4
, TCGArg a5
)
197 tcg_gen_op5(&tcg_ctx
, opc
, GET_TCGV_I64(a1
), GET_TCGV_I64(a2
),
198 GET_TCGV_I64(a3
), a4
, a5
);
201 static inline void tcg_gen_op6_i32(TCGOpcode opc
, TCGv_i32 a1
, TCGv_i32 a2
,
202 TCGv_i32 a3
, TCGv_i32 a4
,
203 TCGv_i32 a5
, TCGv_i32 a6
)
205 tcg_gen_op6(&tcg_ctx
, opc
, GET_TCGV_I32(a1
), GET_TCGV_I32(a2
),
206 GET_TCGV_I32(a3
), GET_TCGV_I32(a4
), GET_TCGV_I32(a5
),
210 static inline void tcg_gen_op6_i64(TCGOpcode opc
, TCGv_i64 a1
, TCGv_i64 a2
,
211 TCGv_i64 a3
, TCGv_i64 a4
,
212 TCGv_i64 a5
, TCGv_i64 a6
)
214 tcg_gen_op6(&tcg_ctx
, opc
, GET_TCGV_I64(a1
), GET_TCGV_I64(a2
),
215 GET_TCGV_I64(a3
), GET_TCGV_I64(a4
), GET_TCGV_I64(a5
),
219 static inline void tcg_gen_op6i_i32(TCGOpcode opc
, TCGv_i32 a1
, TCGv_i32 a2
,
220 TCGv_i32 a3
, TCGv_i32 a4
,
221 TCGv_i32 a5
, TCGArg a6
)
223 tcg_gen_op6(&tcg_ctx
, opc
, GET_TCGV_I32(a1
), GET_TCGV_I32(a2
),
224 GET_TCGV_I32(a3
), GET_TCGV_I32(a4
), GET_TCGV_I32(a5
), a6
);
227 static inline void tcg_gen_op6i_i64(TCGOpcode opc
, TCGv_i64 a1
, TCGv_i64 a2
,
228 TCGv_i64 a3
, TCGv_i64 a4
,
229 TCGv_i64 a5
, TCGArg a6
)
231 tcg_gen_op6(&tcg_ctx
, opc
, GET_TCGV_I64(a1
), GET_TCGV_I64(a2
),
232 GET_TCGV_I64(a3
), GET_TCGV_I64(a4
), GET_TCGV_I64(a5
), a6
);
235 static inline void tcg_gen_op6ii_i32(TCGOpcode opc
, TCGv_i32 a1
, TCGv_i32 a2
,
236 TCGv_i32 a3
, TCGv_i32 a4
,
237 TCGArg a5
, TCGArg a6
)
239 tcg_gen_op6(&tcg_ctx
, opc
, GET_TCGV_I32(a1
), GET_TCGV_I32(a2
),
240 GET_TCGV_I32(a3
), GET_TCGV_I32(a4
), a5
, a6
);
243 static inline void tcg_gen_op6ii_i64(TCGOpcode opc
, TCGv_i64 a1
, TCGv_i64 a2
,
244 TCGv_i64 a3
, TCGv_i64 a4
,
245 TCGArg a5
, TCGArg a6
)
247 tcg_gen_op6(&tcg_ctx
, opc
, GET_TCGV_I64(a1
), GET_TCGV_I64(a2
),
248 GET_TCGV_I64(a3
), GET_TCGV_I64(a4
), a5
, a6
);
254 static inline void gen_set_label(TCGLabel
*l
)
256 tcg_gen_op1(&tcg_ctx
, INDEX_op_set_label
, label_arg(l
));
259 static inline void tcg_gen_br(TCGLabel
*l
)
261 tcg_gen_op1(&tcg_ctx
, INDEX_op_br
, label_arg(l
));
268 void tcg_gen_addi_i32(TCGv_i32 ret
, TCGv_i32 arg1
, int32_t arg2
);
269 void tcg_gen_subfi_i32(TCGv_i32 ret
, int32_t arg1
, TCGv_i32 arg2
);
270 void tcg_gen_subi_i32(TCGv_i32 ret
, TCGv_i32 arg1
, int32_t arg2
);
271 void tcg_gen_andi_i32(TCGv_i32 ret
, TCGv_i32 arg1
, uint32_t arg2
);
272 void tcg_gen_ori_i32(TCGv_i32 ret
, TCGv_i32 arg1
, int32_t arg2
);
273 void tcg_gen_xori_i32(TCGv_i32 ret
, TCGv_i32 arg1
, int32_t arg2
);
274 void tcg_gen_shli_i32(TCGv_i32 ret
, TCGv_i32 arg1
, unsigned arg2
);
275 void tcg_gen_shri_i32(TCGv_i32 ret
, TCGv_i32 arg1
, unsigned arg2
);
276 void tcg_gen_sari_i32(TCGv_i32 ret
, TCGv_i32 arg1
, unsigned arg2
);
277 void tcg_gen_muli_i32(TCGv_i32 ret
, TCGv_i32 arg1
, int32_t arg2
);
278 void tcg_gen_div_i32(TCGv_i32 ret
, TCGv_i32 arg1
, TCGv_i32 arg2
);
279 void tcg_gen_rem_i32(TCGv_i32 ret
, TCGv_i32 arg1
, TCGv_i32 arg2
);
280 void tcg_gen_divu_i32(TCGv_i32 ret
, TCGv_i32 arg1
, TCGv_i32 arg2
);
281 void tcg_gen_remu_i32(TCGv_i32 ret
, TCGv_i32 arg1
, TCGv_i32 arg2
);
282 void tcg_gen_andc_i32(TCGv_i32 ret
, TCGv_i32 arg1
, TCGv_i32 arg2
);
283 void tcg_gen_eqv_i32(TCGv_i32 ret
, TCGv_i32 arg1
, TCGv_i32 arg2
);
284 void tcg_gen_nand_i32(TCGv_i32 ret
, TCGv_i32 arg1
, TCGv_i32 arg2
);
285 void tcg_gen_nor_i32(TCGv_i32 ret
, TCGv_i32 arg1
, TCGv_i32 arg2
);
286 void tcg_gen_orc_i32(TCGv_i32 ret
, TCGv_i32 arg1
, TCGv_i32 arg2
);
287 void tcg_gen_rotl_i32(TCGv_i32 ret
, TCGv_i32 arg1
, TCGv_i32 arg2
);
288 void tcg_gen_rotli_i32(TCGv_i32 ret
, TCGv_i32 arg1
, unsigned arg2
);
289 void tcg_gen_rotr_i32(TCGv_i32 ret
, TCGv_i32 arg1
, TCGv_i32 arg2
);
290 void tcg_gen_rotri_i32(TCGv_i32 ret
, TCGv_i32 arg1
, unsigned arg2
);
291 void tcg_gen_deposit_i32(TCGv_i32 ret
, TCGv_i32 arg1
, TCGv_i32 arg2
,
292 unsigned int ofs
, unsigned int len
);
293 void tcg_gen_brcond_i32(TCGCond cond
, TCGv_i32 arg1
, TCGv_i32 arg2
, TCGLabel
*);
294 void tcg_gen_brcondi_i32(TCGCond cond
, TCGv_i32 arg1
, int32_t arg2
, TCGLabel
*);
295 void tcg_gen_setcond_i32(TCGCond cond
, TCGv_i32 ret
,
296 TCGv_i32 arg1
, TCGv_i32 arg2
);
297 void tcg_gen_setcondi_i32(TCGCond cond
, TCGv_i32 ret
,
298 TCGv_i32 arg1
, int32_t arg2
);
299 void tcg_gen_movcond_i32(TCGCond cond
, TCGv_i32 ret
, TCGv_i32 c1
,
300 TCGv_i32 c2
, TCGv_i32 v1
, TCGv_i32 v2
);
301 void tcg_gen_add2_i32(TCGv_i32 rl
, TCGv_i32 rh
, TCGv_i32 al
,
302 TCGv_i32 ah
, TCGv_i32 bl
, TCGv_i32 bh
);
303 void tcg_gen_sub2_i32(TCGv_i32 rl
, TCGv_i32 rh
, TCGv_i32 al
,
304 TCGv_i32 ah
, TCGv_i32 bl
, TCGv_i32 bh
);
305 void tcg_gen_mulu2_i32(TCGv_i32 rl
, TCGv_i32 rh
, TCGv_i32 arg1
, TCGv_i32 arg2
);
306 void tcg_gen_muls2_i32(TCGv_i32 rl
, TCGv_i32 rh
, TCGv_i32 arg1
, TCGv_i32 arg2
);
307 void tcg_gen_ext8s_i32(TCGv_i32 ret
, TCGv_i32 arg
);
308 void tcg_gen_ext16s_i32(TCGv_i32 ret
, TCGv_i32 arg
);
309 void tcg_gen_ext8u_i32(TCGv_i32 ret
, TCGv_i32 arg
);
310 void tcg_gen_ext16u_i32(TCGv_i32 ret
, TCGv_i32 arg
);
311 void tcg_gen_bswap16_i32(TCGv_i32 ret
, TCGv_i32 arg
);
312 void tcg_gen_bswap32_i32(TCGv_i32 ret
, TCGv_i32 arg
);
314 static inline void tcg_gen_discard_i32(TCGv_i32 arg
)
316 tcg_gen_op1_i32(INDEX_op_discard
, arg
);
319 static inline void tcg_gen_mov_i32(TCGv_i32 ret
, TCGv_i32 arg
)
321 if (!TCGV_EQUAL_I32(ret
, arg
)) {
322 tcg_gen_op2_i32(INDEX_op_mov_i32
, ret
, arg
);
326 static inline void tcg_gen_movi_i32(TCGv_i32 ret
, int32_t arg
)
328 tcg_gen_op2i_i32(INDEX_op_movi_i32
, ret
, arg
);
331 static inline void tcg_gen_ld8u_i32(TCGv_i32 ret
, TCGv_ptr arg2
,
332 tcg_target_long offset
)
334 tcg_gen_ldst_op_i32(INDEX_op_ld8u_i32
, ret
, arg2
, offset
);
337 static inline void tcg_gen_ld8s_i32(TCGv_i32 ret
, TCGv_ptr arg2
,
338 tcg_target_long offset
)
340 tcg_gen_ldst_op_i32(INDEX_op_ld8s_i32
, ret
, arg2
, offset
);
343 static inline void tcg_gen_ld16u_i32(TCGv_i32 ret
, TCGv_ptr arg2
,
344 tcg_target_long offset
)
346 tcg_gen_ldst_op_i32(INDEX_op_ld16u_i32
, ret
, arg2
, offset
);
349 static inline void tcg_gen_ld16s_i32(TCGv_i32 ret
, TCGv_ptr arg2
,
350 tcg_target_long offset
)
352 tcg_gen_ldst_op_i32(INDEX_op_ld16s_i32
, ret
, arg2
, offset
);
355 static inline void tcg_gen_ld_i32(TCGv_i32 ret
, TCGv_ptr arg2
,
356 tcg_target_long offset
)
358 tcg_gen_ldst_op_i32(INDEX_op_ld_i32
, ret
, arg2
, offset
);
361 static inline void tcg_gen_st8_i32(TCGv_i32 arg1
, TCGv_ptr arg2
,
362 tcg_target_long offset
)
364 tcg_gen_ldst_op_i32(INDEX_op_st8_i32
, arg1
, arg2
, offset
);
367 static inline void tcg_gen_st16_i32(TCGv_i32 arg1
, TCGv_ptr arg2
,
368 tcg_target_long offset
)
370 tcg_gen_ldst_op_i32(INDEX_op_st16_i32
, arg1
, arg2
, offset
);
373 static inline void tcg_gen_st_i32(TCGv_i32 arg1
, TCGv_ptr arg2
,
374 tcg_target_long offset
)
376 tcg_gen_ldst_op_i32(INDEX_op_st_i32
, arg1
, arg2
, offset
);
379 static inline void tcg_gen_add_i32(TCGv_i32 ret
, TCGv_i32 arg1
, TCGv_i32 arg2
)
381 tcg_gen_op3_i32(INDEX_op_add_i32
, ret
, arg1
, arg2
);
384 static inline void tcg_gen_sub_i32(TCGv_i32 ret
, TCGv_i32 arg1
, TCGv_i32 arg2
)
386 tcg_gen_op3_i32(INDEX_op_sub_i32
, ret
, arg1
, arg2
);
389 static inline void tcg_gen_and_i32(TCGv_i32 ret
, TCGv_i32 arg1
, TCGv_i32 arg2
)
391 tcg_gen_op3_i32(INDEX_op_and_i32
, ret
, arg1
, arg2
);
394 static inline void tcg_gen_or_i32(TCGv_i32 ret
, TCGv_i32 arg1
, TCGv_i32 arg2
)
396 tcg_gen_op3_i32(INDEX_op_or_i32
, ret
, arg1
, arg2
);
399 static inline void tcg_gen_xor_i32(TCGv_i32 ret
, TCGv_i32 arg1
, TCGv_i32 arg2
)
401 tcg_gen_op3_i32(INDEX_op_xor_i32
, ret
, arg1
, arg2
);
404 static inline void tcg_gen_shl_i32(TCGv_i32 ret
, TCGv_i32 arg1
, TCGv_i32 arg2
)
406 tcg_gen_op3_i32(INDEX_op_shl_i32
, ret
, arg1
, arg2
);
409 static inline void tcg_gen_shr_i32(TCGv_i32 ret
, TCGv_i32 arg1
, TCGv_i32 arg2
)
411 tcg_gen_op3_i32(INDEX_op_shr_i32
, ret
, arg1
, arg2
);
414 static inline void tcg_gen_sar_i32(TCGv_i32 ret
, TCGv_i32 arg1
, TCGv_i32 arg2
)
416 tcg_gen_op3_i32(INDEX_op_sar_i32
, ret
, arg1
, arg2
);
419 static inline void tcg_gen_mul_i32(TCGv_i32 ret
, TCGv_i32 arg1
, TCGv_i32 arg2
)
421 tcg_gen_op3_i32(INDEX_op_mul_i32
, ret
, arg1
, arg2
);
424 static inline void tcg_gen_neg_i32(TCGv_i32 ret
, TCGv_i32 arg
)
426 if (TCG_TARGET_HAS_neg_i32
) {
427 tcg_gen_op2_i32(INDEX_op_neg_i32
, ret
, arg
);
429 tcg_gen_subfi_i32(ret
, 0, arg
);
433 static inline void tcg_gen_not_i32(TCGv_i32 ret
, TCGv_i32 arg
)
435 if (TCG_TARGET_HAS_not_i32
) {
436 tcg_gen_op2_i32(INDEX_op_not_i32
, ret
, arg
);
438 tcg_gen_xori_i32(ret
, arg
, -1);
444 void tcg_gen_addi_i64(TCGv_i64 ret
, TCGv_i64 arg1
, int64_t arg2
);
445 void tcg_gen_subfi_i64(TCGv_i64 ret
, int64_t arg1
, TCGv_i64 arg2
);
446 void tcg_gen_subi_i64(TCGv_i64 ret
, TCGv_i64 arg1
, int64_t arg2
);
447 void tcg_gen_andi_i64(TCGv_i64 ret
, TCGv_i64 arg1
, uint64_t arg2
);
448 void tcg_gen_ori_i64(TCGv_i64 ret
, TCGv_i64 arg1
, int64_t arg2
);
449 void tcg_gen_xori_i64(TCGv_i64 ret
, TCGv_i64 arg1
, int64_t arg2
);
450 void tcg_gen_shli_i64(TCGv_i64 ret
, TCGv_i64 arg1
, unsigned arg2
);
451 void tcg_gen_shri_i64(TCGv_i64 ret
, TCGv_i64 arg1
, unsigned arg2
);
452 void tcg_gen_sari_i64(TCGv_i64 ret
, TCGv_i64 arg1
, unsigned arg2
);
453 void tcg_gen_muli_i64(TCGv_i64 ret
, TCGv_i64 arg1
, int64_t arg2
);
454 void tcg_gen_div_i64(TCGv_i64 ret
, TCGv_i64 arg1
, TCGv_i64 arg2
);
455 void tcg_gen_rem_i64(TCGv_i64 ret
, TCGv_i64 arg1
, TCGv_i64 arg2
);
456 void tcg_gen_divu_i64(TCGv_i64 ret
, TCGv_i64 arg1
, TCGv_i64 arg2
);
457 void tcg_gen_remu_i64(TCGv_i64 ret
, TCGv_i64 arg1
, TCGv_i64 arg2
);
458 void tcg_gen_andc_i64(TCGv_i64 ret
, TCGv_i64 arg1
, TCGv_i64 arg2
);
459 void tcg_gen_eqv_i64(TCGv_i64 ret
, TCGv_i64 arg1
, TCGv_i64 arg2
);
460 void tcg_gen_nand_i64(TCGv_i64 ret
, TCGv_i64 arg1
, TCGv_i64 arg2
);
461 void tcg_gen_nor_i64(TCGv_i64 ret
, TCGv_i64 arg1
, TCGv_i64 arg2
);
462 void tcg_gen_orc_i64(TCGv_i64 ret
, TCGv_i64 arg1
, TCGv_i64 arg2
);
463 void tcg_gen_rotl_i64(TCGv_i64 ret
, TCGv_i64 arg1
, TCGv_i64 arg2
);
464 void tcg_gen_rotli_i64(TCGv_i64 ret
, TCGv_i64 arg1
, unsigned arg2
);
465 void tcg_gen_rotr_i64(TCGv_i64 ret
, TCGv_i64 arg1
, TCGv_i64 arg2
);
466 void tcg_gen_rotri_i64(TCGv_i64 ret
, TCGv_i64 arg1
, unsigned arg2
);
467 void tcg_gen_deposit_i64(TCGv_i64 ret
, TCGv_i64 arg1
, TCGv_i64 arg2
,
468 unsigned int ofs
, unsigned int len
);
469 void tcg_gen_brcond_i64(TCGCond cond
, TCGv_i64 arg1
, TCGv_i64 arg2
, TCGLabel
*);
470 void tcg_gen_brcondi_i64(TCGCond cond
, TCGv_i64 arg1
, int64_t arg2
, TCGLabel
*);
471 void tcg_gen_setcond_i64(TCGCond cond
, TCGv_i64 ret
,
472 TCGv_i64 arg1
, TCGv_i64 arg2
);
473 void tcg_gen_setcondi_i64(TCGCond cond
, TCGv_i64 ret
,
474 TCGv_i64 arg1
, int64_t arg2
);
475 void tcg_gen_movcond_i64(TCGCond cond
, TCGv_i64 ret
, TCGv_i64 c1
,
476 TCGv_i64 c2
, TCGv_i64 v1
, TCGv_i64 v2
);
477 void tcg_gen_add2_i64(TCGv_i64 rl
, TCGv_i64 rh
, TCGv_i64 al
,
478 TCGv_i64 ah
, TCGv_i64 bl
, TCGv_i64 bh
);
479 void tcg_gen_sub2_i64(TCGv_i64 rl
, TCGv_i64 rh
, TCGv_i64 al
,
480 TCGv_i64 ah
, TCGv_i64 bl
, TCGv_i64 bh
);
481 void tcg_gen_mulu2_i64(TCGv_i64 rl
, TCGv_i64 rh
, TCGv_i64 arg1
, TCGv_i64 arg2
);
482 void tcg_gen_muls2_i64(TCGv_i64 rl
, TCGv_i64 rh
, TCGv_i64 arg1
, TCGv_i64 arg2
);
483 void tcg_gen_not_i64(TCGv_i64 ret
, TCGv_i64 arg
);
484 void tcg_gen_ext8s_i64(TCGv_i64 ret
, TCGv_i64 arg
);
485 void tcg_gen_ext16s_i64(TCGv_i64 ret
, TCGv_i64 arg
);
486 void tcg_gen_ext32s_i64(TCGv_i64 ret
, TCGv_i64 arg
);
487 void tcg_gen_ext8u_i64(TCGv_i64 ret
, TCGv_i64 arg
);
488 void tcg_gen_ext16u_i64(TCGv_i64 ret
, TCGv_i64 arg
);
489 void tcg_gen_ext32u_i64(TCGv_i64 ret
, TCGv_i64 arg
);
490 void tcg_gen_bswap16_i64(TCGv_i64 ret
, TCGv_i64 arg
);
491 void tcg_gen_bswap32_i64(TCGv_i64 ret
, TCGv_i64 arg
);
492 void tcg_gen_bswap64_i64(TCGv_i64 ret
, TCGv_i64 arg
);
494 #if TCG_TARGET_REG_BITS == 64
495 static inline void tcg_gen_discard_i64(TCGv_i64 arg
)
497 tcg_gen_op1_i64(INDEX_op_discard
, arg
);
500 static inline void tcg_gen_mov_i64(TCGv_i64 ret
, TCGv_i64 arg
)
502 if (!TCGV_EQUAL_I64(ret
, arg
)) {
503 tcg_gen_op2_i64(INDEX_op_mov_i64
, ret
, arg
);
507 static inline void tcg_gen_movi_i64(TCGv_i64 ret
, int64_t arg
)
509 tcg_gen_op2i_i64(INDEX_op_movi_i64
, ret
, arg
);
512 static inline void tcg_gen_ld8u_i64(TCGv_i64 ret
, TCGv_ptr arg2
,
513 tcg_target_long offset
)
515 tcg_gen_ldst_op_i64(INDEX_op_ld8u_i64
, ret
, arg2
, offset
);
518 static inline void tcg_gen_ld8s_i64(TCGv_i64 ret
, TCGv_ptr arg2
,
519 tcg_target_long offset
)
521 tcg_gen_ldst_op_i64(INDEX_op_ld8s_i64
, ret
, arg2
, offset
);
524 static inline void tcg_gen_ld16u_i64(TCGv_i64 ret
, TCGv_ptr arg2
,
525 tcg_target_long offset
)
527 tcg_gen_ldst_op_i64(INDEX_op_ld16u_i64
, ret
, arg2
, offset
);
530 static inline void tcg_gen_ld16s_i64(TCGv_i64 ret
, TCGv_ptr arg2
,
531 tcg_target_long offset
)
533 tcg_gen_ldst_op_i64(INDEX_op_ld16s_i64
, ret
, arg2
, offset
);
536 static inline void tcg_gen_ld32u_i64(TCGv_i64 ret
, TCGv_ptr arg2
,
537 tcg_target_long offset
)
539 tcg_gen_ldst_op_i64(INDEX_op_ld32u_i64
, ret
, arg2
, offset
);
542 static inline void tcg_gen_ld32s_i64(TCGv_i64 ret
, TCGv_ptr arg2
,
543 tcg_target_long offset
)
545 tcg_gen_ldst_op_i64(INDEX_op_ld32s_i64
, ret
, arg2
, offset
);
548 static inline void tcg_gen_ld_i64(TCGv_i64 ret
, TCGv_ptr arg2
,
549 tcg_target_long offset
)
551 tcg_gen_ldst_op_i64(INDEX_op_ld_i64
, ret
, arg2
, offset
);
554 static inline void tcg_gen_st8_i64(TCGv_i64 arg1
, TCGv_ptr arg2
,
555 tcg_target_long offset
)
557 tcg_gen_ldst_op_i64(INDEX_op_st8_i64
, arg1
, arg2
, offset
);
560 static inline void tcg_gen_st16_i64(TCGv_i64 arg1
, TCGv_ptr arg2
,
561 tcg_target_long offset
)
563 tcg_gen_ldst_op_i64(INDEX_op_st16_i64
, arg1
, arg2
, offset
);
566 static inline void tcg_gen_st32_i64(TCGv_i64 arg1
, TCGv_ptr arg2
,
567 tcg_target_long offset
)
569 tcg_gen_ldst_op_i64(INDEX_op_st32_i64
, arg1
, arg2
, offset
);
572 static inline void tcg_gen_st_i64(TCGv_i64 arg1
, TCGv_ptr arg2
,
573 tcg_target_long offset
)
575 tcg_gen_ldst_op_i64(INDEX_op_st_i64
, arg1
, arg2
, offset
);
578 static inline void tcg_gen_add_i64(TCGv_i64 ret
, TCGv_i64 arg1
, TCGv_i64 arg2
)
580 tcg_gen_op3_i64(INDEX_op_add_i64
, ret
, arg1
, arg2
);
583 static inline void tcg_gen_sub_i64(TCGv_i64 ret
, TCGv_i64 arg1
, TCGv_i64 arg2
)
585 tcg_gen_op3_i64(INDEX_op_sub_i64
, ret
, arg1
, arg2
);
588 static inline void tcg_gen_and_i64(TCGv_i64 ret
, TCGv_i64 arg1
, TCGv_i64 arg2
)
590 tcg_gen_op3_i64(INDEX_op_and_i64
, ret
, arg1
, arg2
);
593 static inline void tcg_gen_or_i64(TCGv_i64 ret
, TCGv_i64 arg1
, TCGv_i64 arg2
)
595 tcg_gen_op3_i64(INDEX_op_or_i64
, ret
, arg1
, arg2
);
598 static inline void tcg_gen_xor_i64(TCGv_i64 ret
, TCGv_i64 arg1
, TCGv_i64 arg2
)
600 tcg_gen_op3_i64(INDEX_op_xor_i64
, ret
, arg1
, arg2
);
603 static inline void tcg_gen_shl_i64(TCGv_i64 ret
, TCGv_i64 arg1
, TCGv_i64 arg2
)
605 tcg_gen_op3_i64(INDEX_op_shl_i64
, ret
, arg1
, arg2
);
608 static inline void tcg_gen_shr_i64(TCGv_i64 ret
, TCGv_i64 arg1
, TCGv_i64 arg2
)
610 tcg_gen_op3_i64(INDEX_op_shr_i64
, ret
, arg1
, arg2
);
613 static inline void tcg_gen_sar_i64(TCGv_i64 ret
, TCGv_i64 arg1
, TCGv_i64 arg2
)
615 tcg_gen_op3_i64(INDEX_op_sar_i64
, ret
, arg1
, arg2
);
618 static inline void tcg_gen_mul_i64(TCGv_i64 ret
, TCGv_i64 arg1
, TCGv_i64 arg2
)
620 tcg_gen_op3_i64(INDEX_op_mul_i64
, ret
, arg1
, arg2
);
622 #else /* TCG_TARGET_REG_BITS == 32 */
623 static inline void tcg_gen_st8_i64(TCGv_i64 arg1
, TCGv_ptr arg2
,
624 tcg_target_long offset
)
626 tcg_gen_st8_i32(TCGV_LOW(arg1
), arg2
, offset
);
629 static inline void tcg_gen_st16_i64(TCGv_i64 arg1
, TCGv_ptr arg2
,
630 tcg_target_long offset
)
632 tcg_gen_st16_i32(TCGV_LOW(arg1
), arg2
, offset
);
635 static inline void tcg_gen_st32_i64(TCGv_i64 arg1
, TCGv_ptr arg2
,
636 tcg_target_long offset
)
638 tcg_gen_st_i32(TCGV_LOW(arg1
), arg2
, offset
);
641 static inline void tcg_gen_add_i64(TCGv_i64 ret
, TCGv_i64 arg1
, TCGv_i64 arg2
)
643 tcg_gen_add2_i32(TCGV_LOW(ret
), TCGV_HIGH(ret
), TCGV_LOW(arg1
),
644 TCGV_HIGH(arg1
), TCGV_LOW(arg2
), TCGV_HIGH(arg2
));
647 static inline void tcg_gen_sub_i64(TCGv_i64 ret
, TCGv_i64 arg1
, TCGv_i64 arg2
)
649 tcg_gen_sub2_i32(TCGV_LOW(ret
), TCGV_HIGH(ret
), TCGV_LOW(arg1
),
650 TCGV_HIGH(arg1
), TCGV_LOW(arg2
), TCGV_HIGH(arg2
));
653 void tcg_gen_discard_i64(TCGv_i64 arg
);
654 void tcg_gen_mov_i64(TCGv_i64 ret
, TCGv_i64 arg
);
655 void tcg_gen_movi_i64(TCGv_i64 ret
, int64_t arg
);
656 void tcg_gen_ld8u_i64(TCGv_i64 ret
, TCGv_ptr arg2
, tcg_target_long offset
);
657 void tcg_gen_ld8s_i64(TCGv_i64 ret
, TCGv_ptr arg2
, tcg_target_long offset
);
658 void tcg_gen_ld16u_i64(TCGv_i64 ret
, TCGv_ptr arg2
, tcg_target_long offset
);
659 void tcg_gen_ld16s_i64(TCGv_i64 ret
, TCGv_ptr arg2
, tcg_target_long offset
);
660 void tcg_gen_ld32u_i64(TCGv_i64 ret
, TCGv_ptr arg2
, tcg_target_long offset
);
661 void tcg_gen_ld32s_i64(TCGv_i64 ret
, TCGv_ptr arg2
, tcg_target_long offset
);
662 void tcg_gen_ld_i64(TCGv_i64 ret
, TCGv_ptr arg2
, tcg_target_long offset
);
663 void tcg_gen_st_i64(TCGv_i64 arg1
, TCGv_ptr arg2
, tcg_target_long offset
);
664 void tcg_gen_and_i64(TCGv_i64 ret
, TCGv_i64 arg1
, TCGv_i64 arg2
);
665 void tcg_gen_or_i64(TCGv_i64 ret
, TCGv_i64 arg1
, TCGv_i64 arg2
);
666 void tcg_gen_xor_i64(TCGv_i64 ret
, TCGv_i64 arg1
, TCGv_i64 arg2
);
667 void tcg_gen_shl_i64(TCGv_i64 ret
, TCGv_i64 arg1
, TCGv_i64 arg2
);
668 void tcg_gen_shr_i64(TCGv_i64 ret
, TCGv_i64 arg1
, TCGv_i64 arg2
);
669 void tcg_gen_sar_i64(TCGv_i64 ret
, TCGv_i64 arg1
, TCGv_i64 arg2
);
670 void tcg_gen_mul_i64(TCGv_i64 ret
, TCGv_i64 arg1
, TCGv_i64 arg2
);
671 #endif /* TCG_TARGET_REG_BITS */
673 static inline void tcg_gen_neg_i64(TCGv_i64 ret
, TCGv_i64 arg
)
675 if (TCG_TARGET_HAS_neg_i64
) {
676 tcg_gen_op2_i64(INDEX_op_neg_i64
, ret
, arg
);
678 tcg_gen_subfi_i64(ret
, 0, arg
);
682 /* Size changing operations. */
684 void tcg_gen_extu_i32_i64(TCGv_i64 ret
, TCGv_i32 arg
);
685 void tcg_gen_ext_i32_i64(TCGv_i64 ret
, TCGv_i32 arg
);
686 void tcg_gen_concat_i32_i64(TCGv_i64 dest
, TCGv_i32 low
, TCGv_i32 high
);
687 void tcg_gen_extrl_i64_i32(TCGv_i32 ret
, TCGv_i64 arg
);
688 void tcg_gen_extrh_i64_i32(TCGv_i32 ret
, TCGv_i64 arg
);
689 void tcg_gen_extr_i64_i32(TCGv_i32 lo
, TCGv_i32 hi
, TCGv_i64 arg
);
690 void tcg_gen_extr32_i64(TCGv_i64 lo
, TCGv_i64 hi
, TCGv_i64 arg
);
692 static inline void tcg_gen_concat32_i64(TCGv_i64 ret
, TCGv_i64 lo
, TCGv_i64 hi
)
694 tcg_gen_deposit_i64(ret
, lo
, hi
, 32, 32);
697 /* QEMU specific operations. */
699 #ifndef TARGET_LONG_BITS
700 #error must include QEMU headers
703 /* debug info: write the PC of the corresponding QEMU CPU instruction */
704 static inline void tcg_gen_debug_insn_start(uint64_t pc
)
706 /* XXX: must really use a 32 bit size for TCGArg in all cases */
707 #if TARGET_LONG_BITS > TCG_TARGET_REG_BITS
708 tcg_gen_op2ii(INDEX_op_debug_insn_start
,
709 (uint32_t)(pc
), (uint32_t)(pc
>> 32));
711 tcg_gen_op1i(INDEX_op_debug_insn_start
, pc
);
715 static inline void tcg_gen_exit_tb(uintptr_t val
)
717 tcg_gen_op1i(INDEX_op_exit_tb
, val
);
720 void tcg_gen_goto_tb(unsigned idx
);
722 #if TARGET_LONG_BITS == 32
723 #define TCGv TCGv_i32
724 #define tcg_temp_new() tcg_temp_new_i32()
725 #define tcg_global_reg_new tcg_global_reg_new_i32
726 #define tcg_global_mem_new tcg_global_mem_new_i32
727 #define tcg_temp_local_new() tcg_temp_local_new_i32()
728 #define tcg_temp_free tcg_temp_free_i32
729 #define TCGV_UNUSED(x) TCGV_UNUSED_I32(x)
730 #define TCGV_IS_UNUSED(x) TCGV_IS_UNUSED_I32(x)
731 #define TCGV_EQUAL(a, b) TCGV_EQUAL_I32(a, b)
732 #define tcg_gen_qemu_ld_tl tcg_gen_qemu_ld_i32
733 #define tcg_gen_qemu_st_tl tcg_gen_qemu_st_i32
735 #define TCGv TCGv_i64
736 #define tcg_temp_new() tcg_temp_new_i64()
737 #define tcg_global_reg_new tcg_global_reg_new_i64
738 #define tcg_global_mem_new tcg_global_mem_new_i64
739 #define tcg_temp_local_new() tcg_temp_local_new_i64()
740 #define tcg_temp_free tcg_temp_free_i64
741 #define TCGV_UNUSED(x) TCGV_UNUSED_I64(x)
742 #define TCGV_IS_UNUSED(x) TCGV_IS_UNUSED_I64(x)
743 #define TCGV_EQUAL(a, b) TCGV_EQUAL_I64(a, b)
744 #define tcg_gen_qemu_ld_tl tcg_gen_qemu_ld_i64
745 #define tcg_gen_qemu_st_tl tcg_gen_qemu_st_i64
748 void tcg_gen_qemu_ld_i32(TCGv_i32
, TCGv
, TCGArg
, TCGMemOp
);
749 void tcg_gen_qemu_st_i32(TCGv_i32
, TCGv
, TCGArg
, TCGMemOp
);
750 void tcg_gen_qemu_ld_i64(TCGv_i64
, TCGv
, TCGArg
, TCGMemOp
);
751 void tcg_gen_qemu_st_i64(TCGv_i64
, TCGv
, TCGArg
, TCGMemOp
);
753 static inline void tcg_gen_qemu_ld8u(TCGv ret
, TCGv addr
, int mem_index
)
755 tcg_gen_qemu_ld_tl(ret
, addr
, mem_index
, MO_UB
);
758 static inline void tcg_gen_qemu_ld8s(TCGv ret
, TCGv addr
, int mem_index
)
760 tcg_gen_qemu_ld_tl(ret
, addr
, mem_index
, MO_SB
);
763 static inline void tcg_gen_qemu_ld16u(TCGv ret
, TCGv addr
, int mem_index
)
765 tcg_gen_qemu_ld_tl(ret
, addr
, mem_index
, MO_TEUW
);
768 static inline void tcg_gen_qemu_ld16s(TCGv ret
, TCGv addr
, int mem_index
)
770 tcg_gen_qemu_ld_tl(ret
, addr
, mem_index
, MO_TESW
);
773 static inline void tcg_gen_qemu_ld32u(TCGv ret
, TCGv addr
, int mem_index
)
775 tcg_gen_qemu_ld_tl(ret
, addr
, mem_index
, MO_TEUL
);
778 static inline void tcg_gen_qemu_ld32s(TCGv ret
, TCGv addr
, int mem_index
)
780 tcg_gen_qemu_ld_tl(ret
, addr
, mem_index
, MO_TESL
);
783 static inline void tcg_gen_qemu_ld64(TCGv_i64 ret
, TCGv addr
, int mem_index
)
785 tcg_gen_qemu_ld_i64(ret
, addr
, mem_index
, MO_TEQ
);
788 static inline void tcg_gen_qemu_st8(TCGv arg
, TCGv addr
, int mem_index
)
790 tcg_gen_qemu_st_tl(arg
, addr
, mem_index
, MO_UB
);
793 static inline void tcg_gen_qemu_st16(TCGv arg
, TCGv addr
, int mem_index
)
795 tcg_gen_qemu_st_tl(arg
, addr
, mem_index
, MO_TEUW
);
798 static inline void tcg_gen_qemu_st32(TCGv arg
, TCGv addr
, int mem_index
)
800 tcg_gen_qemu_st_tl(arg
, addr
, mem_index
, MO_TEUL
);
803 static inline void tcg_gen_qemu_st64(TCGv_i64 arg
, TCGv addr
, int mem_index
)
805 tcg_gen_qemu_st_i64(arg
, addr
, mem_index
, MO_TEQ
);
808 #if TARGET_LONG_BITS == 64
809 #define tcg_gen_movi_tl tcg_gen_movi_i64
810 #define tcg_gen_mov_tl tcg_gen_mov_i64
811 #define tcg_gen_ld8u_tl tcg_gen_ld8u_i64
812 #define tcg_gen_ld8s_tl tcg_gen_ld8s_i64
813 #define tcg_gen_ld16u_tl tcg_gen_ld16u_i64
814 #define tcg_gen_ld16s_tl tcg_gen_ld16s_i64
815 #define tcg_gen_ld32u_tl tcg_gen_ld32u_i64
816 #define tcg_gen_ld32s_tl tcg_gen_ld32s_i64
817 #define tcg_gen_ld_tl tcg_gen_ld_i64
818 #define tcg_gen_st8_tl tcg_gen_st8_i64
819 #define tcg_gen_st16_tl tcg_gen_st16_i64
820 #define tcg_gen_st32_tl tcg_gen_st32_i64
821 #define tcg_gen_st_tl tcg_gen_st_i64
822 #define tcg_gen_add_tl tcg_gen_add_i64
823 #define tcg_gen_addi_tl tcg_gen_addi_i64
824 #define tcg_gen_sub_tl tcg_gen_sub_i64
825 #define tcg_gen_neg_tl tcg_gen_neg_i64
826 #define tcg_gen_subfi_tl tcg_gen_subfi_i64
827 #define tcg_gen_subi_tl tcg_gen_subi_i64
828 #define tcg_gen_and_tl tcg_gen_and_i64
829 #define tcg_gen_andi_tl tcg_gen_andi_i64
830 #define tcg_gen_or_tl tcg_gen_or_i64
831 #define tcg_gen_ori_tl tcg_gen_ori_i64
832 #define tcg_gen_xor_tl tcg_gen_xor_i64
833 #define tcg_gen_xori_tl tcg_gen_xori_i64
834 #define tcg_gen_not_tl tcg_gen_not_i64
835 #define tcg_gen_shl_tl tcg_gen_shl_i64
836 #define tcg_gen_shli_tl tcg_gen_shli_i64
837 #define tcg_gen_shr_tl tcg_gen_shr_i64
838 #define tcg_gen_shri_tl tcg_gen_shri_i64
839 #define tcg_gen_sar_tl tcg_gen_sar_i64
840 #define tcg_gen_sari_tl tcg_gen_sari_i64
841 #define tcg_gen_brcond_tl tcg_gen_brcond_i64
842 #define tcg_gen_brcondi_tl tcg_gen_brcondi_i64
843 #define tcg_gen_setcond_tl tcg_gen_setcond_i64
844 #define tcg_gen_setcondi_tl tcg_gen_setcondi_i64
845 #define tcg_gen_mul_tl tcg_gen_mul_i64
846 #define tcg_gen_muli_tl tcg_gen_muli_i64
847 #define tcg_gen_div_tl tcg_gen_div_i64
848 #define tcg_gen_rem_tl tcg_gen_rem_i64
849 #define tcg_gen_divu_tl tcg_gen_divu_i64
850 #define tcg_gen_remu_tl tcg_gen_remu_i64
851 #define tcg_gen_discard_tl tcg_gen_discard_i64
852 #define tcg_gen_trunc_tl_i32 tcg_gen_extrl_i64_i32
853 #define tcg_gen_trunc_i64_tl tcg_gen_mov_i64
854 #define tcg_gen_extu_i32_tl tcg_gen_extu_i32_i64
855 #define tcg_gen_ext_i32_tl tcg_gen_ext_i32_i64
856 #define tcg_gen_extu_tl_i64 tcg_gen_mov_i64
857 #define tcg_gen_ext_tl_i64 tcg_gen_mov_i64
858 #define tcg_gen_ext8u_tl tcg_gen_ext8u_i64
859 #define tcg_gen_ext8s_tl tcg_gen_ext8s_i64
860 #define tcg_gen_ext16u_tl tcg_gen_ext16u_i64
861 #define tcg_gen_ext16s_tl tcg_gen_ext16s_i64
862 #define tcg_gen_ext32u_tl tcg_gen_ext32u_i64
863 #define tcg_gen_ext32s_tl tcg_gen_ext32s_i64
864 #define tcg_gen_bswap16_tl tcg_gen_bswap16_i64
865 #define tcg_gen_bswap32_tl tcg_gen_bswap32_i64
866 #define tcg_gen_bswap64_tl tcg_gen_bswap64_i64
867 #define tcg_gen_concat_tl_i64 tcg_gen_concat32_i64
868 #define tcg_gen_extr_i64_tl tcg_gen_extr32_i64
869 #define tcg_gen_andc_tl tcg_gen_andc_i64
870 #define tcg_gen_eqv_tl tcg_gen_eqv_i64
871 #define tcg_gen_nand_tl tcg_gen_nand_i64
872 #define tcg_gen_nor_tl tcg_gen_nor_i64
873 #define tcg_gen_orc_tl tcg_gen_orc_i64
874 #define tcg_gen_rotl_tl tcg_gen_rotl_i64
875 #define tcg_gen_rotli_tl tcg_gen_rotli_i64
876 #define tcg_gen_rotr_tl tcg_gen_rotr_i64
877 #define tcg_gen_rotri_tl tcg_gen_rotri_i64
878 #define tcg_gen_deposit_tl tcg_gen_deposit_i64
879 #define tcg_const_tl tcg_const_i64
880 #define tcg_const_local_tl tcg_const_local_i64
881 #define tcg_gen_movcond_tl tcg_gen_movcond_i64
882 #define tcg_gen_add2_tl tcg_gen_add2_i64
883 #define tcg_gen_sub2_tl tcg_gen_sub2_i64
884 #define tcg_gen_mulu2_tl tcg_gen_mulu2_i64
885 #define tcg_gen_muls2_tl tcg_gen_muls2_i64
887 #define tcg_gen_movi_tl tcg_gen_movi_i32
888 #define tcg_gen_mov_tl tcg_gen_mov_i32
889 #define tcg_gen_ld8u_tl tcg_gen_ld8u_i32
890 #define tcg_gen_ld8s_tl tcg_gen_ld8s_i32
891 #define tcg_gen_ld16u_tl tcg_gen_ld16u_i32
892 #define tcg_gen_ld16s_tl tcg_gen_ld16s_i32
893 #define tcg_gen_ld32u_tl tcg_gen_ld_i32
894 #define tcg_gen_ld32s_tl tcg_gen_ld_i32
895 #define tcg_gen_ld_tl tcg_gen_ld_i32
896 #define tcg_gen_st8_tl tcg_gen_st8_i32
897 #define tcg_gen_st16_tl tcg_gen_st16_i32
898 #define tcg_gen_st32_tl tcg_gen_st_i32
899 #define tcg_gen_st_tl tcg_gen_st_i32
900 #define tcg_gen_add_tl tcg_gen_add_i32
901 #define tcg_gen_addi_tl tcg_gen_addi_i32
902 #define tcg_gen_sub_tl tcg_gen_sub_i32
903 #define tcg_gen_neg_tl tcg_gen_neg_i32
904 #define tcg_gen_subfi_tl tcg_gen_subfi_i32
905 #define tcg_gen_subi_tl tcg_gen_subi_i32
906 #define tcg_gen_and_tl tcg_gen_and_i32
907 #define tcg_gen_andi_tl tcg_gen_andi_i32
908 #define tcg_gen_or_tl tcg_gen_or_i32
909 #define tcg_gen_ori_tl tcg_gen_ori_i32
910 #define tcg_gen_xor_tl tcg_gen_xor_i32
911 #define tcg_gen_xori_tl tcg_gen_xori_i32
912 #define tcg_gen_not_tl tcg_gen_not_i32
913 #define tcg_gen_shl_tl tcg_gen_shl_i32
914 #define tcg_gen_shli_tl tcg_gen_shli_i32
915 #define tcg_gen_shr_tl tcg_gen_shr_i32
916 #define tcg_gen_shri_tl tcg_gen_shri_i32
917 #define tcg_gen_sar_tl tcg_gen_sar_i32
918 #define tcg_gen_sari_tl tcg_gen_sari_i32
919 #define tcg_gen_brcond_tl tcg_gen_brcond_i32
920 #define tcg_gen_brcondi_tl tcg_gen_brcondi_i32
921 #define tcg_gen_setcond_tl tcg_gen_setcond_i32
922 #define tcg_gen_setcondi_tl tcg_gen_setcondi_i32
923 #define tcg_gen_mul_tl tcg_gen_mul_i32
924 #define tcg_gen_muli_tl tcg_gen_muli_i32
925 #define tcg_gen_div_tl tcg_gen_div_i32
926 #define tcg_gen_rem_tl tcg_gen_rem_i32
927 #define tcg_gen_divu_tl tcg_gen_divu_i32
928 #define tcg_gen_remu_tl tcg_gen_remu_i32
929 #define tcg_gen_discard_tl tcg_gen_discard_i32
930 #define tcg_gen_trunc_tl_i32 tcg_gen_mov_i32
931 #define tcg_gen_trunc_i64_tl tcg_gen_extrl_i64_i32
932 #define tcg_gen_extu_i32_tl tcg_gen_mov_i32
933 #define tcg_gen_ext_i32_tl tcg_gen_mov_i32
934 #define tcg_gen_extu_tl_i64 tcg_gen_extu_i32_i64
935 #define tcg_gen_ext_tl_i64 tcg_gen_ext_i32_i64
936 #define tcg_gen_ext8u_tl tcg_gen_ext8u_i32
937 #define tcg_gen_ext8s_tl tcg_gen_ext8s_i32
938 #define tcg_gen_ext16u_tl tcg_gen_ext16u_i32
939 #define tcg_gen_ext16s_tl tcg_gen_ext16s_i32
940 #define tcg_gen_ext32u_tl tcg_gen_mov_i32
941 #define tcg_gen_ext32s_tl tcg_gen_mov_i32
942 #define tcg_gen_bswap16_tl tcg_gen_bswap16_i32
943 #define tcg_gen_bswap32_tl tcg_gen_bswap32_i32
944 #define tcg_gen_concat_tl_i64 tcg_gen_concat_i32_i64
945 #define tcg_gen_extr_i64_tl tcg_gen_extr_i64_i32
946 #define tcg_gen_andc_tl tcg_gen_andc_i32
947 #define tcg_gen_eqv_tl tcg_gen_eqv_i32
948 #define tcg_gen_nand_tl tcg_gen_nand_i32
949 #define tcg_gen_nor_tl tcg_gen_nor_i32
950 #define tcg_gen_orc_tl tcg_gen_orc_i32
951 #define tcg_gen_rotl_tl tcg_gen_rotl_i32
952 #define tcg_gen_rotli_tl tcg_gen_rotli_i32
953 #define tcg_gen_rotr_tl tcg_gen_rotr_i32
954 #define tcg_gen_rotri_tl tcg_gen_rotri_i32
955 #define tcg_gen_deposit_tl tcg_gen_deposit_i32
956 #define tcg_const_tl tcg_const_i32
957 #define tcg_const_local_tl tcg_const_local_i32
958 #define tcg_gen_movcond_tl tcg_gen_movcond_i32
959 #define tcg_gen_add2_tl tcg_gen_add2_i32
960 #define tcg_gen_sub2_tl tcg_gen_sub2_i32
961 #define tcg_gen_mulu2_tl tcg_gen_mulu2_i32
962 #define tcg_gen_muls2_tl tcg_gen_muls2_i32
965 #if UINTPTR_MAX == UINT32_MAX
966 # define tcg_gen_ld_ptr(R, A, O) \
967 tcg_gen_ld_i32(TCGV_PTR_TO_NAT(R), (A), (O))
968 # define tcg_gen_discard_ptr(A) \
969 tcg_gen_discard_i32(TCGV_PTR_TO_NAT(A))
970 # define tcg_gen_add_ptr(R, A, B) \
971 tcg_gen_add_i32(TCGV_PTR_TO_NAT(R), TCGV_PTR_TO_NAT(A), TCGV_PTR_TO_NAT(B))
972 # define tcg_gen_addi_ptr(R, A, B) \
973 tcg_gen_addi_i32(TCGV_PTR_TO_NAT(R), TCGV_PTR_TO_NAT(A), (B))
974 # define tcg_gen_ext_i32_ptr(R, A) \
975 tcg_gen_mov_i32(TCGV_PTR_TO_NAT(R), (A))
977 # define tcg_gen_ld_ptr(R, A, O) \
978 tcg_gen_ld_i64(TCGV_PTR_TO_NAT(R), (A), (O))
979 # define tcg_gen_discard_ptr(A) \
980 tcg_gen_discard_i64(TCGV_PTR_TO_NAT(A))
981 # define tcg_gen_add_ptr(R, A, B) \
982 tcg_gen_add_i64(TCGV_PTR_TO_NAT(R), TCGV_PTR_TO_NAT(A), TCGV_PTR_TO_NAT(B))
983 # define tcg_gen_addi_ptr(R, A, B) \
984 tcg_gen_addi_i64(TCGV_PTR_TO_NAT(R), TCGV_PTR_TO_NAT(A), (B))
985 # define tcg_gen_ext_i32_ptr(R, A) \
986 tcg_gen_ext_i32_i64(TCGV_PTR_TO_NAT(R), (A))
987 #endif /* UINTPTR_MAX == UINT32_MAX */