roms: Flush icache when writing roms to guest memory
[qemu/ar7.git] / target-xtensa / cpu.c
blobc19d17ad044a1b15f1ae8c7f8b649a40be141613
1 /*
2 * QEMU Xtensa CPU
4 * Copyright (c) 2011, Max Filippov, Open Source and Linux Lab.
5 * Copyright (c) 2012 SUSE LINUX Products GmbH
6 * All rights reserved.
8 * Redistribution and use in source and binary forms, with or without
9 * modification, are permitted provided that the following conditions are met:
10 * * Redistributions of source code must retain the above copyright
11 * notice, this list of conditions and the following disclaimer.
12 * * Redistributions in binary form must reproduce the above copyright
13 * notice, this list of conditions and the following disclaimer in the
14 * documentation and/or other materials provided with the distribution.
15 * * Neither the name of the Open Source and Linux Lab nor the
16 * names of its contributors may be used to endorse or promote products
17 * derived from this software without specific prior written permission.
19 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
20 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
21 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
22 * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY
23 * DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
24 * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
25 * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND
26 * ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
27 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
28 * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
31 #include "cpu.h"
32 #include "qemu-common.h"
33 #include "migration/vmstate.h"
36 static void xtensa_cpu_set_pc(CPUState *cs, vaddr value)
38 XtensaCPU *cpu = XTENSA_CPU(cs);
40 cpu->env.pc = value;
43 /* CPUClass::reset() */
44 static void xtensa_cpu_reset(CPUState *s)
46 XtensaCPU *cpu = XTENSA_CPU(s);
47 XtensaCPUClass *xcc = XTENSA_CPU_GET_CLASS(cpu);
48 CPUXtensaState *env = &cpu->env;
50 xcc->parent_reset(s);
52 env->exception_taken = 0;
53 env->pc = env->config->exception_vector[EXC_RESET];
54 env->sregs[LITBASE] &= ~1;
55 env->sregs[PS] = xtensa_option_enabled(env->config,
56 XTENSA_OPTION_INTERRUPT) ? 0x1f : 0x10;
57 env->sregs[VECBASE] = env->config->vecbase;
58 env->sregs[IBREAKENABLE] = 0;
59 env->sregs[CACHEATTR] = 0x22222222;
60 env->sregs[ATOMCTL] = xtensa_option_enabled(env->config,
61 XTENSA_OPTION_ATOMCTL) ? 0x28 : 0x15;
63 env->pending_irq_level = 0;
64 reset_mmu(env);
67 static ObjectClass *xtensa_cpu_class_by_name(const char *cpu_model)
69 ObjectClass *oc;
70 char *typename;
72 if (cpu_model == NULL) {
73 return NULL;
76 typename = g_strdup_printf("%s-" TYPE_XTENSA_CPU, cpu_model);
77 oc = object_class_by_name(typename);
78 g_free(typename);
79 if (oc == NULL || !object_class_dynamic_cast(oc, TYPE_XTENSA_CPU) ||
80 object_class_is_abstract(oc)) {
81 return NULL;
83 return oc;
86 static void xtensa_cpu_realizefn(DeviceState *dev, Error **errp)
88 CPUState *cs = CPU(dev);
89 XtensaCPUClass *xcc = XTENSA_CPU_GET_CLASS(dev);
91 cs->gdb_num_regs = xcc->config->gdb_regmap.num_regs;
93 qemu_init_vcpu(cs);
95 xcc->parent_realize(dev, errp);
98 static void xtensa_cpu_initfn(Object *obj)
100 CPUState *cs = CPU(obj);
101 XtensaCPU *cpu = XTENSA_CPU(obj);
102 XtensaCPUClass *xcc = XTENSA_CPU_GET_CLASS(obj);
103 CPUXtensaState *env = &cpu->env;
104 static bool tcg_inited;
106 cs->env_ptr = env;
107 env->config = xcc->config;
108 cpu_exec_init(env);
110 if (tcg_enabled() && !tcg_inited) {
111 tcg_inited = true;
112 xtensa_translate_init();
113 cpu_set_debug_excp_handler(xtensa_breakpoint_handler);
117 static const VMStateDescription vmstate_xtensa_cpu = {
118 .name = "cpu",
119 .unmigratable = 1,
122 static void xtensa_cpu_class_init(ObjectClass *oc, void *data)
124 DeviceClass *dc = DEVICE_CLASS(oc);
125 CPUClass *cc = CPU_CLASS(oc);
126 XtensaCPUClass *xcc = XTENSA_CPU_CLASS(cc);
128 xcc->parent_realize = dc->realize;
129 dc->realize = xtensa_cpu_realizefn;
131 xcc->parent_reset = cc->reset;
132 cc->reset = xtensa_cpu_reset;
134 cc->class_by_name = xtensa_cpu_class_by_name;
135 cc->do_interrupt = xtensa_cpu_do_interrupt;
136 cc->dump_state = xtensa_cpu_dump_state;
137 cc->set_pc = xtensa_cpu_set_pc;
138 cc->gdb_read_register = xtensa_cpu_gdb_read_register;
139 cc->gdb_write_register = xtensa_cpu_gdb_write_register;
140 #ifndef CONFIG_USER_ONLY
141 cc->get_phys_page_debug = xtensa_cpu_get_phys_page_debug;
142 #endif
143 dc->vmsd = &vmstate_xtensa_cpu;
146 static const TypeInfo xtensa_cpu_type_info = {
147 .name = TYPE_XTENSA_CPU,
148 .parent = TYPE_CPU,
149 .instance_size = sizeof(XtensaCPU),
150 .instance_init = xtensa_cpu_initfn,
151 .abstract = true,
152 .class_size = sizeof(XtensaCPUClass),
153 .class_init = xtensa_cpu_class_init,
156 static void xtensa_cpu_register_types(void)
158 type_register_static(&xtensa_cpu_type_info);
161 type_init(xtensa_cpu_register_types)