2 * QEMU PowerPC e500-based platforms
4 * Copyright (C) 2009 Freescale Semiconductor, Inc. All rights reserved.
6 * Author: Yu Liu, <yu.liu@freescale.com>
8 * This file is derived from hw/ppc440_bamboo.c,
9 * the copyright for that material belongs to the original owners.
11 * This is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2 of the License, or
14 * (at your option) any later version.
17 #include "qemu/osdep.h"
18 #include "qapi/error.h"
19 #include "qemu-common.h"
21 #include "e500-ccsr.h"
23 #include "qemu/config-file.h"
25 #include "hw/char/serial.h"
26 #include "hw/pci/pci.h"
27 #include "hw/boards.h"
28 #include "sysemu/sysemu.h"
29 #include "sysemu/kvm.h"
31 #include "sysemu/device_tree.h"
32 #include "hw/ppc/openpic.h"
33 #include "hw/ppc/ppc.h"
34 #include "hw/loader.h"
36 #include "hw/sysbus.h"
37 #include "exec/address-spaces.h"
38 #include "qemu/host-utils.h"
39 #include "hw/pci-host/ppce500.h"
40 #include "qemu/error-report.h"
41 #include "hw/platform-bus.h"
42 #include "hw/net/fsl_etsec/etsec.h"
44 #define EPAPR_MAGIC (0x45504150)
45 #define BINARY_DEVICE_TREE_FILE "mpc8544ds.dtb"
46 #define DTC_LOAD_PAD 0x1800000
47 #define DTC_PAD_MASK 0xFFFFF
48 #define DTB_MAX_SIZE (8 * 1024 * 1024)
49 #define INITRD_LOAD_PAD 0x2000000
50 #define INITRD_PAD_MASK 0xFFFFFF
52 #define RAM_SIZES_ALIGN (64UL << 20)
54 /* TODO: parameterize */
55 #define MPC8544_CCSRBAR_SIZE 0x00100000ULL
56 #define MPC8544_MPIC_REGS_OFFSET 0x40000ULL
57 #define MPC8544_MSI_REGS_OFFSET 0x41600ULL
58 #define MPC8544_SERIAL0_REGS_OFFSET 0x4500ULL
59 #define MPC8544_SERIAL1_REGS_OFFSET 0x4600ULL
60 #define MPC8544_PCI_REGS_OFFSET 0x8000ULL
61 #define MPC8544_PCI_REGS_SIZE 0x1000ULL
62 #define MPC8544_UTIL_OFFSET 0xe0000ULL
63 #define MPC8XXX_GPIO_OFFSET 0x000FF000ULL
64 #define MPC8XXX_GPIO_IRQ 47
73 static uint32_t *pci_map_create(void *fdt
, uint32_t mpic
, int first_slot
,
74 int nr_slots
, int *len
)
80 int last_slot
= first_slot
+ nr_slots
;
83 *len
= nr_slots
* 4 * 7 * sizeof(uint32_t);
84 pci_map
= g_malloc(*len
);
86 for (slot
= first_slot
; slot
< last_slot
; slot
++) {
87 for (pci_irq
= 0; pci_irq
< 4; pci_irq
++) {
88 pci_map
[i
++] = cpu_to_be32(slot
<< 11);
89 pci_map
[i
++] = cpu_to_be32(0x0);
90 pci_map
[i
++] = cpu_to_be32(0x0);
91 pci_map
[i
++] = cpu_to_be32(pci_irq
+ 1);
92 pci_map
[i
++] = cpu_to_be32(mpic
);
93 host_irq
= ppce500_pci_map_irq_slot(slot
, pci_irq
);
94 pci_map
[i
++] = cpu_to_be32(host_irq
+ 1);
95 pci_map
[i
++] = cpu_to_be32(0x1);
99 assert((i
* sizeof(uint32_t)) == *len
);
104 static void dt_serial_create(void *fdt
, unsigned long long offset
,
105 const char *soc
, const char *mpic
,
106 const char *alias
, int idx
, bool defcon
)
110 snprintf(ser
, sizeof(ser
), "%s/serial@%llx", soc
, offset
);
111 qemu_fdt_add_subnode(fdt
, ser
);
112 qemu_fdt_setprop_string(fdt
, ser
, "device_type", "serial");
113 qemu_fdt_setprop_string(fdt
, ser
, "compatible", "ns16550");
114 qemu_fdt_setprop_cells(fdt
, ser
, "reg", offset
, 0x100);
115 qemu_fdt_setprop_cell(fdt
, ser
, "cell-index", idx
);
116 qemu_fdt_setprop_cell(fdt
, ser
, "clock-frequency", 0);
117 qemu_fdt_setprop_cells(fdt
, ser
, "interrupts", 42, 2);
118 qemu_fdt_setprop_phandle(fdt
, ser
, "interrupt-parent", mpic
);
119 qemu_fdt_setprop_string(fdt
, "/aliases", alias
, ser
);
122 qemu_fdt_setprop_string(fdt
, "/chosen", "linux,stdout-path", ser
);
126 static void create_dt_mpc8xxx_gpio(void *fdt
, const char *soc
, const char *mpic
)
128 hwaddr mmio0
= MPC8XXX_GPIO_OFFSET
;
129 int irq0
= MPC8XXX_GPIO_IRQ
;
130 gchar
*node
= g_strdup_printf("%s/gpio@%"PRIx64
, soc
, mmio0
);
131 gchar
*poweroff
= g_strdup_printf("%s/power-off", soc
);
134 qemu_fdt_add_subnode(fdt
, node
);
135 qemu_fdt_setprop_string(fdt
, node
, "compatible", "fsl,qoriq-gpio");
136 qemu_fdt_setprop_cells(fdt
, node
, "reg", mmio0
, 0x1000);
137 qemu_fdt_setprop_cells(fdt
, node
, "interrupts", irq0
, 0x2);
138 qemu_fdt_setprop_phandle(fdt
, node
, "interrupt-parent", mpic
);
139 qemu_fdt_setprop_cells(fdt
, node
, "#gpio-cells", 2);
140 qemu_fdt_setprop(fdt
, node
, "gpio-controller", NULL
, 0);
141 gpio_ph
= qemu_fdt_alloc_phandle(fdt
);
142 qemu_fdt_setprop_cell(fdt
, node
, "phandle", gpio_ph
);
143 qemu_fdt_setprop_cell(fdt
, node
, "linux,phandle", gpio_ph
);
146 qemu_fdt_add_subnode(fdt
, poweroff
);
147 qemu_fdt_setprop_string(fdt
, poweroff
, "compatible", "gpio-poweroff");
148 qemu_fdt_setprop_cells(fdt
, poweroff
, "gpios", gpio_ph
, 0, 0);
154 typedef struct PlatformDevtreeData
{
159 PlatformBusDevice
*pbus
;
160 } PlatformDevtreeData
;
162 static int create_devtree_etsec(SysBusDevice
*sbdev
, PlatformDevtreeData
*data
)
164 eTSEC
*etsec
= ETSEC_COMMON(sbdev
);
165 PlatformBusDevice
*pbus
= data
->pbus
;
166 hwaddr mmio0
= platform_bus_get_mmio_addr(pbus
, sbdev
, 0);
167 int irq0
= platform_bus_get_irqn(pbus
, sbdev
, 0);
168 int irq1
= platform_bus_get_irqn(pbus
, sbdev
, 1);
169 int irq2
= platform_bus_get_irqn(pbus
, sbdev
, 2);
170 gchar
*node
= g_strdup_printf("/platform/ethernet@%"PRIx64
, mmio0
);
171 gchar
*group
= g_strdup_printf("%s/queue-group", node
);
172 void *fdt
= data
->fdt
;
174 assert((int64_t)mmio0
>= 0);
179 qemu_fdt_add_subnode(fdt
, node
);
180 qemu_fdt_setprop_string(fdt
, node
, "device_type", "network");
181 qemu_fdt_setprop_string(fdt
, node
, "compatible", "fsl,etsec2");
182 qemu_fdt_setprop_string(fdt
, node
, "model", "eTSEC");
183 qemu_fdt_setprop(fdt
, node
, "local-mac-address", etsec
->conf
.macaddr
.a
, 6);
184 qemu_fdt_setprop_cells(fdt
, node
, "fixed-link", 0, 1, 1000, 0, 0);
186 qemu_fdt_add_subnode(fdt
, group
);
187 qemu_fdt_setprop_cells(fdt
, group
, "reg", mmio0
, 0x1000);
188 qemu_fdt_setprop_cells(fdt
, group
, "interrupts",
189 data
->irq_start
+ irq0
, 0x2,
190 data
->irq_start
+ irq1
, 0x2,
191 data
->irq_start
+ irq2
, 0x2);
199 static void sysbus_device_create_devtree(SysBusDevice
*sbdev
, void *opaque
)
201 PlatformDevtreeData
*data
= opaque
;
202 bool matched
= false;
204 if (object_dynamic_cast(OBJECT(sbdev
), TYPE_ETSEC_COMMON
)) {
205 create_devtree_etsec(sbdev
, data
);
210 error_report("Device %s is not supported by this machine yet.",
211 qdev_fw_name(DEVICE(sbdev
)));
216 static void platform_bus_create_devtree(PPCE500Params
*params
, void *fdt
,
219 gchar
*node
= g_strdup_printf("/platform@%"PRIx64
, params
->platform_bus_base
);
220 const char platcomp
[] = "qemu,platform\0simple-bus";
221 uint64_t addr
= params
->platform_bus_base
;
222 uint64_t size
= params
->platform_bus_size
;
223 int irq_start
= params
->platform_bus_first_irq
;
224 PlatformBusDevice
*pbus
;
227 /* Create a /platform node that we can put all devices into */
229 qemu_fdt_add_subnode(fdt
, node
);
230 qemu_fdt_setprop(fdt
, node
, "compatible", platcomp
, sizeof(platcomp
));
232 /* Our platform bus region is less than 32bit big, so 1 cell is enough for
234 qemu_fdt_setprop_cells(fdt
, node
, "#size-cells", 1);
235 qemu_fdt_setprop_cells(fdt
, node
, "#address-cells", 1);
236 qemu_fdt_setprop_cells(fdt
, node
, "ranges", 0, addr
>> 32, addr
, size
);
238 qemu_fdt_setprop_phandle(fdt
, node
, "interrupt-parent", mpic
);
240 dev
= qdev_find_recursive(sysbus_get_default(), TYPE_PLATFORM_BUS_DEVICE
);
241 pbus
= PLATFORM_BUS_DEVICE(dev
);
243 /* We can only create dt nodes for dynamic devices when they're ready */
244 if (pbus
->done_gathering
) {
245 PlatformDevtreeData data
= {
248 .irq_start
= irq_start
,
253 /* Loop through all dynamic sysbus devices and create nodes for them */
254 foreach_dynamic_sysbus_device(sysbus_device_create_devtree
, &data
);
260 static int ppce500_load_device_tree(MachineState
*machine
,
261 PPCE500Params
*params
,
269 CPUPPCState
*env
= first_cpu
->env_ptr
;
271 uint64_t mem_reg_property
[] = { 0, cpu_to_be64(machine
->ram_size
) };
274 uint8_t hypercall
[16];
275 uint32_t clock_freq
= 400000000;
276 uint32_t tb_freq
= 400000000;
278 char compatible_sb
[] = "fsl,mpc8544-immr\0simple-bus";
286 uint32_t *pci_map
= NULL
;
288 uint32_t pci_ranges
[14] =
290 0x2000000, 0x0, params
->pci_mmio_bus_base
,
291 params
->pci_mmio_base
>> 32, params
->pci_mmio_base
,
295 params
->pci_pio_base
>> 32, params
->pci_pio_base
,
298 QemuOpts
*machine_opts
= qemu_get_machine_opts();
299 const char *dtb_file
= qemu_opt_get(machine_opts
, "dtb");
300 const char *toplevel_compat
= qemu_opt_get(machine_opts
, "dt_compatible");
304 filename
= qemu_find_file(QEMU_FILE_TYPE_BIOS
, dtb_file
);
309 fdt
= load_device_tree(filename
, &fdt_size
);
317 fdt
= create_device_tree(&fdt_size
);
322 /* Manipulate device tree in memory. */
323 qemu_fdt_setprop_cell(fdt
, "/", "#address-cells", 2);
324 qemu_fdt_setprop_cell(fdt
, "/", "#size-cells", 2);
326 qemu_fdt_add_subnode(fdt
, "/memory");
327 qemu_fdt_setprop_string(fdt
, "/memory", "device_type", "memory");
328 qemu_fdt_setprop(fdt
, "/memory", "reg", mem_reg_property
,
329 sizeof(mem_reg_property
));
331 qemu_fdt_add_subnode(fdt
, "/chosen");
333 ret
= qemu_fdt_setprop_cell(fdt
, "/chosen", "linux,initrd-start",
336 fprintf(stderr
, "couldn't set /chosen/linux,initrd-start\n");
339 ret
= qemu_fdt_setprop_cell(fdt
, "/chosen", "linux,initrd-end",
340 (initrd_base
+ initrd_size
));
342 fprintf(stderr
, "couldn't set /chosen/linux,initrd-end\n");
347 if (kernel_base
!= -1ULL) {
348 qemu_fdt_setprop_cells(fdt
, "/chosen", "qemu,boot-kernel",
349 kernel_base
>> 32, kernel_base
,
350 kernel_size
>> 32, kernel_size
);
353 ret
= qemu_fdt_setprop_string(fdt
, "/chosen", "bootargs",
354 machine
->kernel_cmdline
);
356 fprintf(stderr
, "couldn't set /chosen/bootargs\n");
359 /* Read out host's frequencies */
360 clock_freq
= kvmppc_get_clockfreq();
361 tb_freq
= kvmppc_get_tbfreq();
363 /* indicate KVM hypercall interface */
364 qemu_fdt_add_subnode(fdt
, "/hypervisor");
365 qemu_fdt_setprop_string(fdt
, "/hypervisor", "compatible",
367 kvmppc_get_hypercall(env
, hypercall
, sizeof(hypercall
));
368 qemu_fdt_setprop(fdt
, "/hypervisor", "hcall-instructions",
369 hypercall
, sizeof(hypercall
));
370 /* if KVM supports the idle hcall, set property indicating this */
371 if (kvmppc_get_hasidle(env
)) {
372 qemu_fdt_setprop(fdt
, "/hypervisor", "has-idle", NULL
, 0);
376 /* Create CPU nodes */
377 qemu_fdt_add_subnode(fdt
, "/cpus");
378 qemu_fdt_setprop_cell(fdt
, "/cpus", "#address-cells", 1);
379 qemu_fdt_setprop_cell(fdt
, "/cpus", "#size-cells", 0);
381 /* We need to generate the cpu nodes in reverse order, so Linux can pick
382 the first node as boot node and be happy */
383 for (i
= smp_cpus
- 1; i
>= 0; i
--) {
387 uint64_t cpu_release_addr
= params
->spin_base
+ (i
* 0x20);
389 cpu
= qemu_get_cpu(i
);
394 pcpu
= POWERPC_CPU(cpu
);
396 snprintf(cpu_name
, sizeof(cpu_name
), "/cpus/PowerPC,8544@%x",
397 ppc_get_vcpu_dt_id(pcpu
));
398 qemu_fdt_add_subnode(fdt
, cpu_name
);
399 qemu_fdt_setprop_cell(fdt
, cpu_name
, "clock-frequency", clock_freq
);
400 qemu_fdt_setprop_cell(fdt
, cpu_name
, "timebase-frequency", tb_freq
);
401 qemu_fdt_setprop_string(fdt
, cpu_name
, "device_type", "cpu");
402 qemu_fdt_setprop_cell(fdt
, cpu_name
, "reg",
403 ppc_get_vcpu_dt_id(pcpu
));
404 qemu_fdt_setprop_cell(fdt
, cpu_name
, "d-cache-line-size",
405 env
->dcache_line_size
);
406 qemu_fdt_setprop_cell(fdt
, cpu_name
, "i-cache-line-size",
407 env
->icache_line_size
);
408 qemu_fdt_setprop_cell(fdt
, cpu_name
, "d-cache-size", 0x8000);
409 qemu_fdt_setprop_cell(fdt
, cpu_name
, "i-cache-size", 0x8000);
410 qemu_fdt_setprop_cell(fdt
, cpu_name
, "bus-frequency", 0);
411 if (cpu
->cpu_index
) {
412 qemu_fdt_setprop_string(fdt
, cpu_name
, "status", "disabled");
413 qemu_fdt_setprop_string(fdt
, cpu_name
, "enable-method",
415 qemu_fdt_setprop_u64(fdt
, cpu_name
, "cpu-release-addr",
418 qemu_fdt_setprop_string(fdt
, cpu_name
, "status", "okay");
422 qemu_fdt_add_subnode(fdt
, "/aliases");
423 /* XXX These should go into their respective devices' code */
424 snprintf(soc
, sizeof(soc
), "/soc@%"PRIx64
, params
->ccsrbar_base
);
425 qemu_fdt_add_subnode(fdt
, soc
);
426 qemu_fdt_setprop_string(fdt
, soc
, "device_type", "soc");
427 qemu_fdt_setprop(fdt
, soc
, "compatible", compatible_sb
,
428 sizeof(compatible_sb
));
429 qemu_fdt_setprop_cell(fdt
, soc
, "#address-cells", 1);
430 qemu_fdt_setprop_cell(fdt
, soc
, "#size-cells", 1);
431 qemu_fdt_setprop_cells(fdt
, soc
, "ranges", 0x0,
432 params
->ccsrbar_base
>> 32, params
->ccsrbar_base
,
433 MPC8544_CCSRBAR_SIZE
);
434 /* XXX should contain a reasonable value */
435 qemu_fdt_setprop_cell(fdt
, soc
, "bus-frequency", 0);
437 snprintf(mpic
, sizeof(mpic
), "%s/pic@%llx", soc
, MPC8544_MPIC_REGS_OFFSET
);
438 qemu_fdt_add_subnode(fdt
, mpic
);
439 qemu_fdt_setprop_string(fdt
, mpic
, "device_type", "open-pic");
440 qemu_fdt_setprop_string(fdt
, mpic
, "compatible", "fsl,mpic");
441 qemu_fdt_setprop_cells(fdt
, mpic
, "reg", MPC8544_MPIC_REGS_OFFSET
,
443 qemu_fdt_setprop_cell(fdt
, mpic
, "#address-cells", 0);
444 qemu_fdt_setprop_cell(fdt
, mpic
, "#interrupt-cells", 2);
445 mpic_ph
= qemu_fdt_alloc_phandle(fdt
);
446 qemu_fdt_setprop_cell(fdt
, mpic
, "phandle", mpic_ph
);
447 qemu_fdt_setprop_cell(fdt
, mpic
, "linux,phandle", mpic_ph
);
448 qemu_fdt_setprop(fdt
, mpic
, "interrupt-controller", NULL
, 0);
451 * We have to generate ser1 first, because Linux takes the first
452 * device it finds in the dt as serial output device. And we generate
453 * devices in reverse order to the dt.
456 dt_serial_create(fdt
, MPC8544_SERIAL1_REGS_OFFSET
,
457 soc
, mpic
, "serial1", 1, false);
461 dt_serial_create(fdt
, MPC8544_SERIAL0_REGS_OFFSET
,
462 soc
, mpic
, "serial0", 0, true);
465 snprintf(gutil
, sizeof(gutil
), "%s/global-utilities@%llx", soc
,
466 MPC8544_UTIL_OFFSET
);
467 qemu_fdt_add_subnode(fdt
, gutil
);
468 qemu_fdt_setprop_string(fdt
, gutil
, "compatible", "fsl,mpc8544-guts");
469 qemu_fdt_setprop_cells(fdt
, gutil
, "reg", MPC8544_UTIL_OFFSET
, 0x1000);
470 qemu_fdt_setprop(fdt
, gutil
, "fsl,has-rstcr", NULL
, 0);
472 snprintf(msi
, sizeof(msi
), "/%s/msi@%llx", soc
, MPC8544_MSI_REGS_OFFSET
);
473 qemu_fdt_add_subnode(fdt
, msi
);
474 qemu_fdt_setprop_string(fdt
, msi
, "compatible", "fsl,mpic-msi");
475 qemu_fdt_setprop_cells(fdt
, msi
, "reg", MPC8544_MSI_REGS_OFFSET
, 0x200);
476 msi_ph
= qemu_fdt_alloc_phandle(fdt
);
477 qemu_fdt_setprop_cells(fdt
, msi
, "msi-available-ranges", 0x0, 0x100);
478 qemu_fdt_setprop_phandle(fdt
, msi
, "interrupt-parent", mpic
);
479 qemu_fdt_setprop_cells(fdt
, msi
, "interrupts",
488 qemu_fdt_setprop_cell(fdt
, msi
, "phandle", msi_ph
);
489 qemu_fdt_setprop_cell(fdt
, msi
, "linux,phandle", msi_ph
);
491 snprintf(pci
, sizeof(pci
), "/pci@%llx",
492 params
->ccsrbar_base
+ MPC8544_PCI_REGS_OFFSET
);
493 qemu_fdt_add_subnode(fdt
, pci
);
494 qemu_fdt_setprop_cell(fdt
, pci
, "cell-index", 0);
495 qemu_fdt_setprop_string(fdt
, pci
, "compatible", "fsl,mpc8540-pci");
496 qemu_fdt_setprop_string(fdt
, pci
, "device_type", "pci");
497 qemu_fdt_setprop_cells(fdt
, pci
, "interrupt-map-mask", 0xf800, 0x0,
499 pci_map
= pci_map_create(fdt
, qemu_fdt_get_phandle(fdt
, mpic
),
500 params
->pci_first_slot
, params
->pci_nr_slots
,
502 qemu_fdt_setprop(fdt
, pci
, "interrupt-map", pci_map
, len
);
503 qemu_fdt_setprop_phandle(fdt
, pci
, "interrupt-parent", mpic
);
504 qemu_fdt_setprop_cells(fdt
, pci
, "interrupts", 24, 2);
505 qemu_fdt_setprop_cells(fdt
, pci
, "bus-range", 0, 255);
506 for (i
= 0; i
< 14; i
++) {
507 pci_ranges
[i
] = cpu_to_be32(pci_ranges
[i
]);
509 qemu_fdt_setprop_cell(fdt
, pci
, "fsl,msi", msi_ph
);
510 qemu_fdt_setprop(fdt
, pci
, "ranges", pci_ranges
, sizeof(pci_ranges
));
511 qemu_fdt_setprop_cells(fdt
, pci
, "reg",
512 (params
->ccsrbar_base
+ MPC8544_PCI_REGS_OFFSET
) >> 32,
513 (params
->ccsrbar_base
+ MPC8544_PCI_REGS_OFFSET
),
515 qemu_fdt_setprop_cell(fdt
, pci
, "clock-frequency", 66666666);
516 qemu_fdt_setprop_cell(fdt
, pci
, "#interrupt-cells", 1);
517 qemu_fdt_setprop_cell(fdt
, pci
, "#size-cells", 2);
518 qemu_fdt_setprop_cell(fdt
, pci
, "#address-cells", 3);
519 qemu_fdt_setprop_string(fdt
, "/aliases", "pci0", pci
);
521 if (params
->has_mpc8xxx_gpio
) {
522 create_dt_mpc8xxx_gpio(fdt
, soc
, mpic
);
525 if (params
->has_platform_bus
) {
526 platform_bus_create_devtree(params
, fdt
, mpic
);
529 params
->fixup_devtree(params
, fdt
);
531 if (toplevel_compat
) {
532 qemu_fdt_setprop(fdt
, "/", "compatible", toplevel_compat
,
533 strlen(toplevel_compat
) + 1);
538 qemu_fdt_dumpdtb(fdt
, fdt_size
);
539 cpu_physical_memory_write(addr
, fdt
, fdt_size
);
549 typedef struct DeviceTreeParams
{
550 MachineState
*machine
;
551 PPCE500Params params
;
560 static void ppce500_reset_device_tree(void *opaque
)
562 DeviceTreeParams
*p
= opaque
;
563 ppce500_load_device_tree(p
->machine
, &p
->params
, p
->addr
, p
->initrd_base
,
564 p
->initrd_size
, p
->kernel_base
, p
->kernel_size
,
568 static void ppce500_init_notify(Notifier
*notifier
, void *data
)
570 DeviceTreeParams
*p
= container_of(notifier
, DeviceTreeParams
, notifier
);
571 ppce500_reset_device_tree(p
);
574 static int ppce500_prep_device_tree(MachineState
*machine
,
575 PPCE500Params
*params
,
582 DeviceTreeParams
*p
= g_new(DeviceTreeParams
, 1);
583 p
->machine
= machine
;
586 p
->initrd_base
= initrd_base
;
587 p
->initrd_size
= initrd_size
;
588 p
->kernel_base
= kernel_base
;
589 p
->kernel_size
= kernel_size
;
591 qemu_register_reset(ppce500_reset_device_tree
, p
);
592 p
->notifier
.notify
= ppce500_init_notify
;
593 qemu_add_machine_init_done_notifier(&p
->notifier
);
595 /* Issue the device tree loader once, so that we get the size of the blob */
596 return ppce500_load_device_tree(machine
, params
, addr
, initrd_base
,
597 initrd_size
, kernel_base
, kernel_size
,
601 /* Create -kernel TLB entries for BookE. */
602 hwaddr
booke206_page_size_to_tlb(uint64_t size
)
604 return 63 - clz64(size
>> 10);
607 static int booke206_initial_map_tsize(CPUPPCState
*env
)
609 struct boot_info
*bi
= env
->load_info
;
613 /* Our initial TLB entry needs to cover everything from 0 to
614 the device tree top */
615 dt_end
= bi
->dt_base
+ bi
->dt_size
;
616 ps
= booke206_page_size_to_tlb(dt_end
) + 1;
618 /* e500v2 can only do even TLB size bits */
624 static uint64_t mmubooke_initial_mapsize(CPUPPCState
*env
)
628 tsize
= booke206_initial_map_tsize(env
);
629 return (1ULL << 10 << tsize
);
632 static void mmubooke_create_initial_mapping(CPUPPCState
*env
)
634 ppcmas_tlb_t
*tlb
= booke206_get_tlbm(env
, 1, 0, 0);
638 ps
= booke206_initial_map_tsize(env
);
639 size
= (ps
<< MAS1_TSIZE_SHIFT
);
640 tlb
->mas1
= MAS1_VALID
| size
;
643 tlb
->mas7_3
|= MAS3_UR
| MAS3_UW
| MAS3_UX
| MAS3_SR
| MAS3_SW
| MAS3_SX
;
645 env
->tlb_dirty
= true;
648 static void ppce500_cpu_reset_sec(void *opaque
)
650 PowerPCCPU
*cpu
= opaque
;
651 CPUState
*cs
= CPU(cpu
);
655 /* Secondary CPU starts in halted state for now. Needs to change when
656 implementing non-kernel boot. */
658 cs
->exception_index
= EXCP_HLT
;
661 static void ppce500_cpu_reset(void *opaque
)
663 PowerPCCPU
*cpu
= opaque
;
664 CPUState
*cs
= CPU(cpu
);
665 CPUPPCState
*env
= &cpu
->env
;
666 struct boot_info
*bi
= env
->load_info
;
670 /* Set initial guest state. */
672 env
->gpr
[1] = (16<<20) - 8;
673 env
->gpr
[3] = bi
->dt_base
;
676 env
->gpr
[6] = EPAPR_MAGIC
;
677 env
->gpr
[7] = mmubooke_initial_mapsize(env
);
680 env
->nip
= bi
->entry
;
681 mmubooke_create_initial_mapping(env
);
684 static DeviceState
*ppce500_init_mpic_qemu(PPCE500Params
*params
,
691 dev
= qdev_create(NULL
, TYPE_OPENPIC
);
692 qdev_prop_set_uint32(dev
, "model", params
->mpic_version
);
693 qdev_prop_set_uint32(dev
, "nb_cpus", smp_cpus
);
695 qdev_init_nofail(dev
);
696 s
= SYS_BUS_DEVICE(dev
);
699 for (i
= 0; i
< smp_cpus
; i
++) {
700 for (j
= 0; j
< OPENPIC_OUTPUT_NB
; j
++) {
701 sysbus_connect_irq(s
, k
++, irqs
[i
][j
]);
708 static DeviceState
*ppce500_init_mpic_kvm(PPCE500Params
*params
,
709 qemu_irq
**irqs
, Error
**errp
)
715 dev
= qdev_create(NULL
, TYPE_KVM_OPENPIC
);
716 qdev_prop_set_uint32(dev
, "model", params
->mpic_version
);
718 object_property_set_bool(OBJECT(dev
), true, "realized", &err
);
720 error_propagate(errp
, err
);
721 object_unparent(OBJECT(dev
));
726 if (kvm_openpic_connect_vcpu(dev
, cs
)) {
727 fprintf(stderr
, "%s: failed to connect vcpu to irqchip\n",
736 static qemu_irq
*ppce500_init_mpic(MachineState
*machine
, PPCE500Params
*params
,
737 MemoryRegion
*ccsr
, qemu_irq
**irqs
)
740 DeviceState
*dev
= NULL
;
744 mpic
= g_new0(qemu_irq
, 256);
749 if (machine_kernel_irqchip_allowed(machine
)) {
750 dev
= ppce500_init_mpic_kvm(params
, irqs
, &err
);
752 if (machine_kernel_irqchip_required(machine
) && !dev
) {
753 error_reportf_err(err
,
754 "kernel_irqchip requested but unavailable: ");
760 dev
= ppce500_init_mpic_qemu(params
, irqs
);
763 for (i
= 0; i
< 256; i
++) {
764 mpic
[i
] = qdev_get_gpio_in(dev
, i
);
767 s
= SYS_BUS_DEVICE(dev
);
768 memory_region_add_subregion(ccsr
, MPC8544_MPIC_REGS_OFFSET
,
774 static void ppce500_power_off(void *opaque
, int line
, int on
)
777 qemu_system_shutdown_request(SHUTDOWN_CAUSE_GUEST_SHUTDOWN
);
781 void ppce500_init(MachineState
*machine
, PPCE500Params
*params
)
783 MemoryRegion
*address_space_mem
= get_system_memory();
784 MemoryRegion
*ram
= g_new(MemoryRegion
, 1);
786 CPUPPCState
*env
= NULL
;
788 hwaddr kernel_base
= -1LL;
791 hwaddr initrd_base
= 0;
795 hwaddr bios_entry
= 0;
796 target_long bios_size
;
797 struct boot_info
*boot_info
;
800 /* irq num for pin INTA, INTB, INTC and INTD is 1, 2, 3 and
802 unsigned int pci_irq_nrs
[PCI_NUM_PINS
] = {1, 2, 3, 4};
803 qemu_irq
**irqs
, *mpic
;
805 CPUPPCState
*firstenv
= NULL
;
806 MemoryRegion
*ccsr_addr_space
;
808 PPCE500CCSRState
*ccsr
;
811 if (machine
->cpu_model
== NULL
) {
812 machine
->cpu_model
= "e500v2_v30";
815 irqs
= g_malloc0(smp_cpus
* sizeof(qemu_irq
*));
816 irqs
[0] = g_malloc0(smp_cpus
* sizeof(qemu_irq
) * OPENPIC_OUTPUT_NB
);
817 for (i
= 0; i
< smp_cpus
; i
++) {
822 cpu
= cpu_ppc_init(machine
->cpu_model
);
824 fprintf(stderr
, "Unable to initialize CPU!\n");
830 if (env
->mmu_model
!= POWERPC_MMU_BOOKE206
) {
831 fprintf(stderr
, "MMU model %i not supported by this machine.\n",
840 irqs
[i
] = irqs
[0] + (i
* OPENPIC_OUTPUT_NB
);
841 input
= (qemu_irq
*)env
->irq_inputs
;
842 irqs
[i
][OPENPIC_OUTPUT_INT
] = input
[PPCE500_INPUT_INT
];
843 irqs
[i
][OPENPIC_OUTPUT_CINT
] = input
[PPCE500_INPUT_CINT
];
844 env
->spr_cb
[SPR_BOOKE_PIR
].default_value
= cs
->cpu_index
= i
;
845 env
->mpic_iack
= params
->ccsrbar_base
+
846 MPC8544_MPIC_REGS_OFFSET
+ 0xa0;
848 ppc_booke_timers_init(cpu
, 400000000, PPC_TIMER_E500
);
850 /* Register reset handler */
853 struct boot_info
*boot_info
;
854 boot_info
= g_malloc0(sizeof(struct boot_info
));
855 qemu_register_reset(ppce500_cpu_reset
, cpu
);
856 env
->load_info
= boot_info
;
859 qemu_register_reset(ppce500_cpu_reset_sec
, cpu
);
865 /* Fixup Memory size on a alignment boundary */
866 ram_size
&= ~(RAM_SIZES_ALIGN
- 1);
867 machine
->ram_size
= ram_size
;
869 /* Register Memory */
870 memory_region_allocate_system_memory(ram
, NULL
, "mpc8544ds.ram", ram_size
);
871 memory_region_add_subregion(address_space_mem
, 0, ram
);
873 dev
= qdev_create(NULL
, "e500-ccsr");
874 object_property_add_child(qdev_get_machine(), "e500-ccsr",
876 qdev_init_nofail(dev
);
878 ccsr_addr_space
= &ccsr
->ccsr_space
;
879 memory_region_add_subregion(address_space_mem
, params
->ccsrbar_base
,
882 mpic
= ppce500_init_mpic(machine
, params
, ccsr_addr_space
, irqs
);
886 serial_mm_init(ccsr_addr_space
, MPC8544_SERIAL0_REGS_OFFSET
,
888 serial_hds
[0], DEVICE_BIG_ENDIAN
);
892 serial_mm_init(ccsr_addr_space
, MPC8544_SERIAL1_REGS_OFFSET
,
894 serial_hds
[1], DEVICE_BIG_ENDIAN
);
897 /* General Utility device */
898 dev
= qdev_create(NULL
, "mpc8544-guts");
899 qdev_init_nofail(dev
);
900 s
= SYS_BUS_DEVICE(dev
);
901 memory_region_add_subregion(ccsr_addr_space
, MPC8544_UTIL_OFFSET
,
902 sysbus_mmio_get_region(s
, 0));
905 dev
= qdev_create(NULL
, "e500-pcihost");
906 qdev_prop_set_uint32(dev
, "first_slot", params
->pci_first_slot
);
907 qdev_prop_set_uint32(dev
, "first_pin_irq", pci_irq_nrs
[0]);
908 qdev_init_nofail(dev
);
909 s
= SYS_BUS_DEVICE(dev
);
910 for (i
= 0; i
< PCI_NUM_PINS
; i
++) {
911 sysbus_connect_irq(s
, i
, mpic
[pci_irq_nrs
[i
]]);
914 memory_region_add_subregion(ccsr_addr_space
, MPC8544_PCI_REGS_OFFSET
,
915 sysbus_mmio_get_region(s
, 0));
917 pci_bus
= (PCIBus
*)qdev_get_child_bus(dev
, "pci.0");
919 printf("couldn't create PCI controller!\n");
922 /* Register network interfaces. */
923 for (i
= 0; i
< nb_nics
; i
++) {
924 pci_nic_init_nofail(&nd_table
[i
], pci_bus
, "virtio", NULL
);
928 /* Register spinning region */
929 sysbus_create_simple("e500-spin", params
->spin_base
, NULL
);
931 if (cur_base
< (32 * 1024 * 1024)) {
932 /* u-boot occupies memory up to 32MB, so load blobs above */
933 cur_base
= (32 * 1024 * 1024);
936 if (params
->has_mpc8xxx_gpio
) {
937 qemu_irq poweroff_irq
;
939 dev
= qdev_create(NULL
, "mpc8xxx_gpio");
940 s
= SYS_BUS_DEVICE(dev
);
941 qdev_init_nofail(dev
);
942 sysbus_connect_irq(s
, 0, mpic
[MPC8XXX_GPIO_IRQ
]);
943 memory_region_add_subregion(ccsr_addr_space
, MPC8XXX_GPIO_OFFSET
,
944 sysbus_mmio_get_region(s
, 0));
946 /* Power Off GPIO at Pin 0 */
947 poweroff_irq
= qemu_allocate_irq(ppce500_power_off
, NULL
, 0);
948 qdev_connect_gpio_out(dev
, 0, poweroff_irq
);
951 /* Platform Bus Device */
952 if (params
->has_platform_bus
) {
953 dev
= qdev_create(NULL
, TYPE_PLATFORM_BUS_DEVICE
);
954 dev
->id
= TYPE_PLATFORM_BUS_DEVICE
;
955 qdev_prop_set_uint32(dev
, "num_irqs", params
->platform_bus_num_irqs
);
956 qdev_prop_set_uint32(dev
, "mmio_size", params
->platform_bus_size
);
957 qdev_init_nofail(dev
);
958 s
= SYS_BUS_DEVICE(dev
);
960 for (i
= 0; i
< params
->platform_bus_num_irqs
; i
++) {
961 int irqn
= params
->platform_bus_first_irq
+ i
;
962 sysbus_connect_irq(s
, i
, mpic
[irqn
]);
965 memory_region_add_subregion(address_space_mem
,
966 params
->platform_bus_base
,
967 sysbus_mmio_get_region(s
, 0));
971 if (machine
->kernel_filename
) {
972 kernel_base
= cur_base
;
973 kernel_size
= load_image_targphys(machine
->kernel_filename
,
975 ram_size
- cur_base
);
976 if (kernel_size
< 0) {
977 fprintf(stderr
, "qemu: could not load kernel '%s'\n",
978 machine
->kernel_filename
);
982 cur_base
+= kernel_size
;
986 if (machine
->initrd_filename
) {
987 initrd_base
= (cur_base
+ INITRD_LOAD_PAD
) & ~INITRD_PAD_MASK
;
988 initrd_size
= load_image_targphys(machine
->initrd_filename
, initrd_base
,
989 ram_size
- initrd_base
);
991 if (initrd_size
< 0) {
992 fprintf(stderr
, "qemu: could not load initial ram disk '%s'\n",
993 machine
->initrd_filename
);
997 cur_base
= initrd_base
+ initrd_size
;
1001 * Smart firmware defaults ahead!
1003 * We follow the following table to select which payload we execute.
1005 * -kernel | -bios | payload
1006 * ---------+-------+---------
1012 * This ensures backwards compatibility with how we used to expose
1013 * -kernel to users but allows them to run through u-boot as well.
1015 if (bios_name
== NULL
) {
1016 if (machine
->kernel_filename
) {
1017 bios_name
= machine
->kernel_filename
;
1019 bios_name
= "u-boot.e500";
1022 filename
= qemu_find_file(QEMU_FILE_TYPE_BIOS
, bios_name
);
1024 bios_size
= load_elf(filename
, NULL
, NULL
, &bios_entry
, &loadaddr
, NULL
,
1025 1, PPC_ELF_MACHINE
, 0, 0);
1026 if (bios_size
< 0) {
1028 * Hrm. No ELF image? Try a uImage, maybe someone is giving us an
1029 * ePAPR compliant kernel
1031 kernel_size
= load_uimage(filename
, &bios_entry
, &loadaddr
, NULL
,
1033 if (kernel_size
< 0) {
1034 fprintf(stderr
, "qemu: could not load firmware '%s'\n", filename
);
1040 /* Reserve space for dtb */
1041 dt_base
= (loadaddr
+ bios_size
+ DTC_LOAD_PAD
) & ~DTC_PAD_MASK
;
1043 dt_size
= ppce500_prep_device_tree(machine
, params
, dt_base
,
1044 initrd_base
, initrd_size
,
1045 kernel_base
, kernel_size
);
1047 fprintf(stderr
, "couldn't load device tree\n");
1050 assert(dt_size
< DTB_MAX_SIZE
);
1052 boot_info
= env
->load_info
;
1053 boot_info
->entry
= bios_entry
;
1054 boot_info
->dt_base
= dt_base
;
1055 boot_info
->dt_size
= dt_size
;
1058 static void e500_ccsr_initfn(Object
*obj
)
1060 PPCE500CCSRState
*ccsr
= CCSR(obj
);
1061 memory_region_init(&ccsr
->ccsr_space
, obj
, "e500-ccsr",
1062 MPC8544_CCSRBAR_SIZE
);
1065 static const TypeInfo e500_ccsr_info
= {
1067 .parent
= TYPE_SYS_BUS_DEVICE
,
1068 .instance_size
= sizeof(PPCE500CCSRState
),
1069 .instance_init
= e500_ccsr_initfn
,
1072 static void e500_register_types(void)
1074 type_register_static(&e500_ccsr_info
);
1077 type_init(e500_register_types
)