target-sparc: Add npc state to insn_start
[qemu/ar7.git] / target-mips / cpu-qom.h
blob4d6f9de2edf87fcfdabdb7ac5f2fac5f3ffef800
1 /*
2 * QEMU MIPS CPU
4 * Copyright (c) 2012 SUSE LINUX Products GmbH
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2.1 of the License, or (at your option) any later version.
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
16 * You should have received a copy of the GNU Lesser General Public
17 * License along with this library; if not, see
18 * <http://www.gnu.org/licenses/lgpl-2.1.html>
20 #ifndef QEMU_MIPS_CPU_QOM_H
21 #define QEMU_MIPS_CPU_QOM_H
23 #include "qom/cpu.h"
25 #ifdef TARGET_MIPS64
26 #define TYPE_MIPS_CPU "mips64-cpu"
27 #else
28 #define TYPE_MIPS_CPU "mips-cpu"
29 #endif
31 #define MIPS_CPU_CLASS(klass) \
32 OBJECT_CLASS_CHECK(MIPSCPUClass, (klass), TYPE_MIPS_CPU)
33 #define MIPS_CPU(obj) \
34 OBJECT_CHECK(MIPSCPU, (obj), TYPE_MIPS_CPU)
35 #define MIPS_CPU_GET_CLASS(obj) \
36 OBJECT_GET_CLASS(MIPSCPUClass, (obj), TYPE_MIPS_CPU)
38 /**
39 * MIPSCPUClass:
40 * @parent_realize: The parent class' realize handler.
41 * @parent_reset: The parent class' reset handler.
43 * A MIPS CPU model.
45 typedef struct MIPSCPUClass {
46 /*< private >*/
47 CPUClass parent_class;
48 /*< public >*/
50 DeviceRealize parent_realize;
51 void (*parent_reset)(CPUState *cpu);
52 } MIPSCPUClass;
54 /**
55 * MIPSCPU:
56 * @env: #CPUMIPSState
58 * A MIPS CPU.
60 typedef struct MIPSCPU {
61 /*< private >*/
62 CPUState parent_obj;
63 /*< public >*/
65 CPUMIPSState env;
66 } MIPSCPU;
68 static inline MIPSCPU *mips_env_get_cpu(CPUMIPSState *env)
70 return container_of(env, MIPSCPU, env);
73 #define ENV_GET_CPU(e) CPU(mips_env_get_cpu(e))
75 #define ENV_OFFSET offsetof(MIPSCPU, env)
77 #ifndef CONFIG_USER_ONLY
78 extern const struct VMStateDescription vmstate_mips_cpu;
79 #endif
81 void mips_cpu_do_interrupt(CPUState *cpu);
82 bool mips_cpu_exec_interrupt(CPUState *cpu, int int_req);
83 void mips_cpu_dump_state(CPUState *cpu, FILE *f, fprintf_function cpu_fprintf,
84 int flags);
85 hwaddr mips_cpu_get_phys_page_debug(CPUState *cpu, vaddr addr);
86 int mips_cpu_gdb_read_register(CPUState *cpu, uint8_t *buf, int reg);
87 int mips_cpu_gdb_write_register(CPUState *cpu, uint8_t *buf, int reg);
88 void mips_cpu_do_unaligned_access(CPUState *cpu, vaddr addr,
89 int is_write, int is_user, uintptr_t retaddr);
91 #endif