tests/boot-serial-test: Add microbit board testcase
[qemu/ar7.git] / target / i386 / hyperv-proto.h
blob8c572cd7c24c169b51852123c1af663acd484b6d
1 /*
2 * Definitions for Hyper-V guest/hypervisor interaction - x86-specific part
4 * Copyright (c) 2017-2018 Virtuozzo International GmbH.
6 * This work is licensed under the terms of the GNU GPL, version 2 or later.
7 * See the COPYING file in the top-level directory.
8 */
10 #ifndef TARGET_I386_HYPERV_PROTO_H
11 #define TARGET_I386_HYPERV_PROTO_H
13 #include "hw/hyperv/hyperv-proto.h"
15 #define HV_CPUID_VENDOR_AND_MAX_FUNCTIONS 0x40000000
16 #define HV_CPUID_INTERFACE 0x40000001
17 #define HV_CPUID_VERSION 0x40000002
18 #define HV_CPUID_FEATURES 0x40000003
19 #define HV_CPUID_ENLIGHTMENT_INFO 0x40000004
20 #define HV_CPUID_IMPLEMENT_LIMITS 0x40000005
21 #define HV_CPUID_MIN 0x40000005
22 #define HV_CPUID_MAX 0x4000ffff
23 #define HV_HYPERVISOR_PRESENT_BIT 0x80000000
26 * HV_CPUID_FEATURES.EAX bits
28 #define HV_VP_RUNTIME_AVAILABLE (1u << 0)
29 #define HV_TIME_REF_COUNT_AVAILABLE (1u << 1)
30 #define HV_SYNIC_AVAILABLE (1u << 2)
31 #define HV_SYNTIMERS_AVAILABLE (1u << 3)
32 #define HV_APIC_ACCESS_AVAILABLE (1u << 4)
33 #define HV_HYPERCALL_AVAILABLE (1u << 5)
34 #define HV_VP_INDEX_AVAILABLE (1u << 6)
35 #define HV_RESET_AVAILABLE (1u << 7)
36 #define HV_REFERENCE_TSC_AVAILABLE (1u << 9)
37 #define HV_ACCESS_FREQUENCY_MSRS (1u << 11)
38 #define HV_ACCESS_REENLIGHTENMENTS_CONTROL (1u << 13)
41 * HV_CPUID_FEATURES.EDX bits
43 #define HV_MWAIT_AVAILABLE (1u << 0)
44 #define HV_GUEST_DEBUGGING_AVAILABLE (1u << 1)
45 #define HV_PERF_MONITOR_AVAILABLE (1u << 2)
46 #define HV_CPU_DYNAMIC_PARTITIONING_AVAILABLE (1u << 3)
47 #define HV_HYPERCALL_PARAMS_XMM_AVAILABLE (1u << 4)
48 #define HV_GUEST_IDLE_STATE_AVAILABLE (1u << 5)
49 #define HV_FREQUENCY_MSRS_AVAILABLE (1u << 8)
50 #define HV_GUEST_CRASH_MSR_AVAILABLE (1u << 10)
53 * HV_CPUID_ENLIGHTMENT_INFO.EAX bits
55 #define HV_AS_SWITCH_RECOMMENDED (1u << 0)
56 #define HV_LOCAL_TLB_FLUSH_RECOMMENDED (1u << 1)
57 #define HV_REMOTE_TLB_FLUSH_RECOMMENDED (1u << 2)
58 #define HV_APIC_ACCESS_RECOMMENDED (1u << 3)
59 #define HV_SYSTEM_RESET_RECOMMENDED (1u << 4)
60 #define HV_RELAXED_TIMING_RECOMMENDED (1u << 5)
61 #define HV_CLUSTER_IPI_RECOMMENDED (1u << 10)
62 #define HV_EX_PROCESSOR_MASKS_RECOMMENDED (1u << 11)
65 * Basic virtualized MSRs
67 #define HV_X64_MSR_GUEST_OS_ID 0x40000000
68 #define HV_X64_MSR_HYPERCALL 0x40000001
69 #define HV_X64_MSR_VP_INDEX 0x40000002
70 #define HV_X64_MSR_RESET 0x40000003
71 #define HV_X64_MSR_VP_RUNTIME 0x40000010
72 #define HV_X64_MSR_TIME_REF_COUNT 0x40000020
73 #define HV_X64_MSR_REFERENCE_TSC 0x40000021
74 #define HV_X64_MSR_TSC_FREQUENCY 0x40000022
75 #define HV_X64_MSR_APIC_FREQUENCY 0x40000023
78 * Virtual APIC MSRs
80 #define HV_X64_MSR_EOI 0x40000070
81 #define HV_X64_MSR_ICR 0x40000071
82 #define HV_X64_MSR_TPR 0x40000072
83 #define HV_X64_MSR_APIC_ASSIST_PAGE 0x40000073
86 * Synthetic interrupt controller MSRs
88 #define HV_X64_MSR_SCONTROL 0x40000080
89 #define HV_X64_MSR_SVERSION 0x40000081
90 #define HV_X64_MSR_SIEFP 0x40000082
91 #define HV_X64_MSR_SIMP 0x40000083
92 #define HV_X64_MSR_EOM 0x40000084
93 #define HV_X64_MSR_SINT0 0x40000090
94 #define HV_X64_MSR_SINT1 0x40000091
95 #define HV_X64_MSR_SINT2 0x40000092
96 #define HV_X64_MSR_SINT3 0x40000093
97 #define HV_X64_MSR_SINT4 0x40000094
98 #define HV_X64_MSR_SINT5 0x40000095
99 #define HV_X64_MSR_SINT6 0x40000096
100 #define HV_X64_MSR_SINT7 0x40000097
101 #define HV_X64_MSR_SINT8 0x40000098
102 #define HV_X64_MSR_SINT9 0x40000099
103 #define HV_X64_MSR_SINT10 0x4000009A
104 #define HV_X64_MSR_SINT11 0x4000009B
105 #define HV_X64_MSR_SINT12 0x4000009C
106 #define HV_X64_MSR_SINT13 0x4000009D
107 #define HV_X64_MSR_SINT14 0x4000009E
108 #define HV_X64_MSR_SINT15 0x4000009F
111 * Synthetic timer MSRs
113 #define HV_X64_MSR_STIMER0_CONFIG 0x400000B0
114 #define HV_X64_MSR_STIMER0_COUNT 0x400000B1
115 #define HV_X64_MSR_STIMER1_CONFIG 0x400000B2
116 #define HV_X64_MSR_STIMER1_COUNT 0x400000B3
117 #define HV_X64_MSR_STIMER2_CONFIG 0x400000B4
118 #define HV_X64_MSR_STIMER2_COUNT 0x400000B5
119 #define HV_X64_MSR_STIMER3_CONFIG 0x400000B6
120 #define HV_X64_MSR_STIMER3_COUNT 0x400000B7
123 * Guest crash notification MSRs
125 #define HV_X64_MSR_CRASH_P0 0x40000100
126 #define HV_X64_MSR_CRASH_P1 0x40000101
127 #define HV_X64_MSR_CRASH_P2 0x40000102
128 #define HV_X64_MSR_CRASH_P3 0x40000103
129 #define HV_X64_MSR_CRASH_P4 0x40000104
130 #define HV_CRASH_PARAMS (HV_X64_MSR_CRASH_P4 - HV_X64_MSR_CRASH_P0 + 1)
131 #define HV_X64_MSR_CRASH_CTL 0x40000105
132 #define HV_CRASH_CTL_NOTIFY (1ull << 63)
135 * Reenlightenment notification MSRs
137 #define HV_X64_MSR_REENLIGHTENMENT_CONTROL 0x40000106
138 #define HV_X64_MSR_TSC_EMULATION_CONTROL 0x40000107
139 #define HV_X64_MSR_TSC_EMULATION_STATUS 0x40000108
142 * Hypercall MSR bits
144 #define HV_HYPERCALL_ENABLE (1u << 0)
147 * Synthetic interrupt controller definitions
149 #define HV_SYNIC_VERSION 1
150 #define HV_SYNIC_ENABLE (1u << 0)
151 #define HV_SIMP_ENABLE (1u << 0)
152 #define HV_SIEFP_ENABLE (1u << 0)
153 #define HV_SINT_MASKED (1u << 16)
154 #define HV_SINT_AUTO_EOI (1u << 17)
155 #define HV_SINT_VECTOR_MASK 0xff
157 #define HV_STIMER_COUNT 4
160 #endif