tcg: Compress liveness data to 16 bits
[qemu/ar7.git] / tcg / tcg.h
blob7c0a138152baa0b0843867023af3b29e34ac99e4
1 /*
2 * Tiny Code Generator for QEMU
4 * Copyright (c) 2008 Fabrice Bellard
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 * THE SOFTWARE.
25 #ifndef TCG_H
26 #define TCG_H
28 #include "qemu-common.h"
29 #include "cpu.h"
30 #include "exec/tb-context.h"
31 #include "qemu/bitops.h"
32 #include "tcg-target.h"
34 /* XXX: make safe guess about sizes */
35 #define MAX_OP_PER_INSTR 266
37 #if HOST_LONG_BITS == 32
38 #define MAX_OPC_PARAM_PER_ARG 2
39 #else
40 #define MAX_OPC_PARAM_PER_ARG 1
41 #endif
42 #define MAX_OPC_PARAM_IARGS 5
43 #define MAX_OPC_PARAM_OARGS 1
44 #define MAX_OPC_PARAM_ARGS (MAX_OPC_PARAM_IARGS + MAX_OPC_PARAM_OARGS)
46 /* A Call op needs up to 4 + 2N parameters on 32-bit archs,
47 * and up to 4 + N parameters on 64-bit archs
48 * (N = number of input arguments + output arguments). */
49 #define MAX_OPC_PARAM (4 + (MAX_OPC_PARAM_PER_ARG * MAX_OPC_PARAM_ARGS))
50 #define OPC_BUF_SIZE 640
51 #define OPC_MAX_SIZE (OPC_BUF_SIZE - MAX_OP_PER_INSTR)
53 #define OPPARAM_BUF_SIZE (OPC_BUF_SIZE * MAX_OPC_PARAM)
55 #define CPU_TEMP_BUF_NLONGS 128
57 /* Default target word size to pointer size. */
58 #ifndef TCG_TARGET_REG_BITS
59 # if UINTPTR_MAX == UINT32_MAX
60 # define TCG_TARGET_REG_BITS 32
61 # elif UINTPTR_MAX == UINT64_MAX
62 # define TCG_TARGET_REG_BITS 64
63 # else
64 # error Unknown pointer size for tcg target
65 # endif
66 #endif
68 #if TCG_TARGET_REG_BITS == 32
69 typedef int32_t tcg_target_long;
70 typedef uint32_t tcg_target_ulong;
71 #define TCG_PRIlx PRIx32
72 #define TCG_PRIld PRId32
73 #elif TCG_TARGET_REG_BITS == 64
74 typedef int64_t tcg_target_long;
75 typedef uint64_t tcg_target_ulong;
76 #define TCG_PRIlx PRIx64
77 #define TCG_PRIld PRId64
78 #else
79 #error unsupported
80 #endif
82 #if TCG_TARGET_NB_REGS <= 32
83 typedef uint32_t TCGRegSet;
84 #elif TCG_TARGET_NB_REGS <= 64
85 typedef uint64_t TCGRegSet;
86 #else
87 #error unsupported
88 #endif
90 #if TCG_TARGET_REG_BITS == 32
91 /* Turn some undef macros into false macros. */
92 #define TCG_TARGET_HAS_extrl_i64_i32 0
93 #define TCG_TARGET_HAS_extrh_i64_i32 0
94 #define TCG_TARGET_HAS_div_i64 0
95 #define TCG_TARGET_HAS_rem_i64 0
96 #define TCG_TARGET_HAS_div2_i64 0
97 #define TCG_TARGET_HAS_rot_i64 0
98 #define TCG_TARGET_HAS_ext8s_i64 0
99 #define TCG_TARGET_HAS_ext16s_i64 0
100 #define TCG_TARGET_HAS_ext32s_i64 0
101 #define TCG_TARGET_HAS_ext8u_i64 0
102 #define TCG_TARGET_HAS_ext16u_i64 0
103 #define TCG_TARGET_HAS_ext32u_i64 0
104 #define TCG_TARGET_HAS_bswap16_i64 0
105 #define TCG_TARGET_HAS_bswap32_i64 0
106 #define TCG_TARGET_HAS_bswap64_i64 0
107 #define TCG_TARGET_HAS_neg_i64 0
108 #define TCG_TARGET_HAS_not_i64 0
109 #define TCG_TARGET_HAS_andc_i64 0
110 #define TCG_TARGET_HAS_orc_i64 0
111 #define TCG_TARGET_HAS_eqv_i64 0
112 #define TCG_TARGET_HAS_nand_i64 0
113 #define TCG_TARGET_HAS_nor_i64 0
114 #define TCG_TARGET_HAS_deposit_i64 0
115 #define TCG_TARGET_HAS_movcond_i64 0
116 #define TCG_TARGET_HAS_add2_i64 0
117 #define TCG_TARGET_HAS_sub2_i64 0
118 #define TCG_TARGET_HAS_mulu2_i64 0
119 #define TCG_TARGET_HAS_muls2_i64 0
120 #define TCG_TARGET_HAS_muluh_i64 0
121 #define TCG_TARGET_HAS_mulsh_i64 0
122 /* Turn some undef macros into true macros. */
123 #define TCG_TARGET_HAS_add2_i32 1
124 #define TCG_TARGET_HAS_sub2_i32 1
125 #endif
127 #ifndef TCG_TARGET_deposit_i32_valid
128 #define TCG_TARGET_deposit_i32_valid(ofs, len) 1
129 #endif
130 #ifndef TCG_TARGET_deposit_i64_valid
131 #define TCG_TARGET_deposit_i64_valid(ofs, len) 1
132 #endif
134 /* Only one of DIV or DIV2 should be defined. */
135 #if defined(TCG_TARGET_HAS_div_i32)
136 #define TCG_TARGET_HAS_div2_i32 0
137 #elif defined(TCG_TARGET_HAS_div2_i32)
138 #define TCG_TARGET_HAS_div_i32 0
139 #define TCG_TARGET_HAS_rem_i32 0
140 #endif
141 #if defined(TCG_TARGET_HAS_div_i64)
142 #define TCG_TARGET_HAS_div2_i64 0
143 #elif defined(TCG_TARGET_HAS_div2_i64)
144 #define TCG_TARGET_HAS_div_i64 0
145 #define TCG_TARGET_HAS_rem_i64 0
146 #endif
148 /* For 32-bit targets, some sort of unsigned widening multiply is required. */
149 #if TCG_TARGET_REG_BITS == 32 \
150 && !(defined(TCG_TARGET_HAS_mulu2_i32) \
151 || defined(TCG_TARGET_HAS_muluh_i32))
152 # error "Missing unsigned widening multiply"
153 #endif
155 #ifndef TARGET_INSN_START_EXTRA_WORDS
156 # define TARGET_INSN_START_WORDS 1
157 #else
158 # define TARGET_INSN_START_WORDS (1 + TARGET_INSN_START_EXTRA_WORDS)
159 #endif
161 typedef enum TCGOpcode {
162 #define DEF(name, oargs, iargs, cargs, flags) INDEX_op_ ## name,
163 #include "tcg-opc.h"
164 #undef DEF
165 NB_OPS,
166 } TCGOpcode;
168 #define tcg_regset_clear(d) (d) = 0
169 #define tcg_regset_set(d, s) (d) = (s)
170 #define tcg_regset_set32(d, reg, val32) (d) |= (val32) << (reg)
171 #define tcg_regset_set_reg(d, r) (d) |= 1L << (r)
172 #define tcg_regset_reset_reg(d, r) (d) &= ~(1L << (r))
173 #define tcg_regset_test_reg(d, r) (((d) >> (r)) & 1)
174 #define tcg_regset_or(d, a, b) (d) = (a) | (b)
175 #define tcg_regset_and(d, a, b) (d) = (a) & (b)
176 #define tcg_regset_andnot(d, a, b) (d) = (a) & ~(b)
177 #define tcg_regset_not(d, a) (d) = ~(a)
179 #ifndef TCG_TARGET_INSN_UNIT_SIZE
180 # error "Missing TCG_TARGET_INSN_UNIT_SIZE"
181 #elif TCG_TARGET_INSN_UNIT_SIZE == 1
182 typedef uint8_t tcg_insn_unit;
183 #elif TCG_TARGET_INSN_UNIT_SIZE == 2
184 typedef uint16_t tcg_insn_unit;
185 #elif TCG_TARGET_INSN_UNIT_SIZE == 4
186 typedef uint32_t tcg_insn_unit;
187 #elif TCG_TARGET_INSN_UNIT_SIZE == 8
188 typedef uint64_t tcg_insn_unit;
189 #else
190 /* The port better have done this. */
191 #endif
194 #if defined CONFIG_DEBUG_TCG || defined QEMU_STATIC_ANALYSIS
195 # define tcg_debug_assert(X) do { assert(X); } while (0)
196 #elif QEMU_GNUC_PREREQ(4, 5)
197 # define tcg_debug_assert(X) \
198 do { if (!(X)) { __builtin_unreachable(); } } while (0)
199 #else
200 # define tcg_debug_assert(X) do { (void)(X); } while (0)
201 #endif
203 typedef struct TCGRelocation {
204 struct TCGRelocation *next;
205 int type;
206 tcg_insn_unit *ptr;
207 intptr_t addend;
208 } TCGRelocation;
210 typedef struct TCGLabel {
211 unsigned has_value : 1;
212 unsigned id : 31;
213 union {
214 uintptr_t value;
215 tcg_insn_unit *value_ptr;
216 TCGRelocation *first_reloc;
217 } u;
218 } TCGLabel;
220 typedef struct TCGPool {
221 struct TCGPool *next;
222 int size;
223 uint8_t data[0] __attribute__ ((aligned));
224 } TCGPool;
226 #define TCG_POOL_CHUNK_SIZE 32768
228 #define TCG_MAX_TEMPS 512
229 #define TCG_MAX_INSNS 512
231 /* when the size of the arguments of a called function is smaller than
232 this value, they are statically allocated in the TB stack frame */
233 #define TCG_STATIC_CALL_ARGS_SIZE 128
235 typedef enum TCGType {
236 TCG_TYPE_I32,
237 TCG_TYPE_I64,
238 TCG_TYPE_COUNT, /* number of different types */
240 /* An alias for the size of the host register. */
241 #if TCG_TARGET_REG_BITS == 32
242 TCG_TYPE_REG = TCG_TYPE_I32,
243 #else
244 TCG_TYPE_REG = TCG_TYPE_I64,
245 #endif
247 /* An alias for the size of the native pointer. */
248 #if UINTPTR_MAX == UINT32_MAX
249 TCG_TYPE_PTR = TCG_TYPE_I32,
250 #else
251 TCG_TYPE_PTR = TCG_TYPE_I64,
252 #endif
254 /* An alias for the size of the target "long", aka register. */
255 #if TARGET_LONG_BITS == 64
256 TCG_TYPE_TL = TCG_TYPE_I64,
257 #else
258 TCG_TYPE_TL = TCG_TYPE_I32,
259 #endif
260 } TCGType;
262 /* Constants for qemu_ld and qemu_st for the Memory Operation field. */
263 typedef enum TCGMemOp {
264 MO_8 = 0,
265 MO_16 = 1,
266 MO_32 = 2,
267 MO_64 = 3,
268 MO_SIZE = 3, /* Mask for the above. */
270 MO_SIGN = 4, /* Sign-extended, otherwise zero-extended. */
272 MO_BSWAP = 8, /* Host reverse endian. */
273 #ifdef HOST_WORDS_BIGENDIAN
274 MO_LE = MO_BSWAP,
275 MO_BE = 0,
276 #else
277 MO_LE = 0,
278 MO_BE = MO_BSWAP,
279 #endif
280 #ifdef TARGET_WORDS_BIGENDIAN
281 MO_TE = MO_BE,
282 #else
283 MO_TE = MO_LE,
284 #endif
286 /* MO_UNALN accesses are never checked for alignment.
287 * MO_ALIGN accesses will result in a call to the CPU's
288 * do_unaligned_access hook if the guest address is not aligned.
289 * The default depends on whether the target CPU defines ALIGNED_ONLY.
290 * Some architectures (e.g. ARMv8) need the address which is aligned
291 * to a size more than the size of the memory access.
292 * To support such check it's enough the current costless alignment
293 * check implementation in QEMU, but we need to support
294 * an alignment size specifying.
295 * MO_ALIGN supposes a natural alignment
296 * (i.e. the alignment size is the size of a memory access).
297 * Note that an alignment size must be equal or greater
298 * than an access size.
299 * There are three options:
300 * - an alignment to the size of an access (MO_ALIGN);
301 * - an alignment to the specified size that is equal or greater than
302 * an access size (MO_ALIGN_x where 'x' is a size in bytes);
303 * - unaligned access permitted (MO_UNALN).
305 MO_ASHIFT = 4,
306 MO_AMASK = 7 << MO_ASHIFT,
307 #ifdef ALIGNED_ONLY
308 MO_ALIGN = 0,
309 MO_UNALN = MO_AMASK,
310 #else
311 MO_ALIGN = MO_AMASK,
312 MO_UNALN = 0,
313 #endif
314 MO_ALIGN_2 = 1 << MO_ASHIFT,
315 MO_ALIGN_4 = 2 << MO_ASHIFT,
316 MO_ALIGN_8 = 3 << MO_ASHIFT,
317 MO_ALIGN_16 = 4 << MO_ASHIFT,
318 MO_ALIGN_32 = 5 << MO_ASHIFT,
319 MO_ALIGN_64 = 6 << MO_ASHIFT,
321 /* Combinations of the above, for ease of use. */
322 MO_UB = MO_8,
323 MO_UW = MO_16,
324 MO_UL = MO_32,
325 MO_SB = MO_SIGN | MO_8,
326 MO_SW = MO_SIGN | MO_16,
327 MO_SL = MO_SIGN | MO_32,
328 MO_Q = MO_64,
330 MO_LEUW = MO_LE | MO_UW,
331 MO_LEUL = MO_LE | MO_UL,
332 MO_LESW = MO_LE | MO_SW,
333 MO_LESL = MO_LE | MO_SL,
334 MO_LEQ = MO_LE | MO_Q,
336 MO_BEUW = MO_BE | MO_UW,
337 MO_BEUL = MO_BE | MO_UL,
338 MO_BESW = MO_BE | MO_SW,
339 MO_BESL = MO_BE | MO_SL,
340 MO_BEQ = MO_BE | MO_Q,
342 MO_TEUW = MO_TE | MO_UW,
343 MO_TEUL = MO_TE | MO_UL,
344 MO_TESW = MO_TE | MO_SW,
345 MO_TESL = MO_TE | MO_SL,
346 MO_TEQ = MO_TE | MO_Q,
348 MO_SSIZE = MO_SIZE | MO_SIGN,
349 } TCGMemOp;
352 * get_alignment_bits
353 * @memop: TCGMemOp value
355 * Extract the alignment size from the memop.
357 * Returns: 0 in case of byte access (which is always aligned);
358 * positive value - number of alignment bits;
359 * negative value if unaligned access enabled
360 * and this is not a byte access.
362 static inline int get_alignment_bits(TCGMemOp memop)
364 int a = memop & MO_AMASK;
365 int s = memop & MO_SIZE;
366 int r;
368 if (a == MO_UNALN) {
369 /* Negative value if unaligned access enabled,
370 * or zero value in case of byte access.
372 return -s;
373 } else if (a == MO_ALIGN) {
374 /* A natural alignment: return a number of access size bits */
375 r = s;
376 } else {
377 /* Specific alignment size. It must be equal or greater
378 * than the access size.
380 r = a >> MO_ASHIFT;
381 tcg_debug_assert(r >= s);
383 #if defined(CONFIG_SOFTMMU)
384 /* The requested alignment cannot overlap the TLB flags. */
385 tcg_debug_assert((TLB_FLAGS_MASK & ((1 << r) - 1)) == 0);
386 #endif
387 return r;
390 typedef tcg_target_ulong TCGArg;
392 /* Define a type and accessor macros for variables. Using pointer types
393 is nice because it gives some level of type safely. Converting to and
394 from intptr_t rather than int reduces the number of sign-extension
395 instructions that get implied on 64-bit hosts. Users of tcg_gen_* don't
396 need to know about any of this, and should treat TCGv as an opaque type.
397 In addition we do typechecking for different types of variables. TCGv_i32
398 and TCGv_i64 are 32/64-bit variables respectively. TCGv and TCGv_ptr
399 are aliases for target_ulong and host pointer sized values respectively. */
401 typedef struct TCGv_i32_d *TCGv_i32;
402 typedef struct TCGv_i64_d *TCGv_i64;
403 typedef struct TCGv_ptr_d *TCGv_ptr;
404 typedef TCGv_ptr TCGv_env;
405 #if TARGET_LONG_BITS == 32
406 #define TCGv TCGv_i32
407 #elif TARGET_LONG_BITS == 64
408 #define TCGv TCGv_i64
409 #else
410 #error Unhandled TARGET_LONG_BITS value
411 #endif
413 static inline TCGv_i32 QEMU_ARTIFICIAL MAKE_TCGV_I32(intptr_t i)
415 return (TCGv_i32)i;
418 static inline TCGv_i64 QEMU_ARTIFICIAL MAKE_TCGV_I64(intptr_t i)
420 return (TCGv_i64)i;
423 static inline TCGv_ptr QEMU_ARTIFICIAL MAKE_TCGV_PTR(intptr_t i)
425 return (TCGv_ptr)i;
428 static inline intptr_t QEMU_ARTIFICIAL GET_TCGV_I32(TCGv_i32 t)
430 return (intptr_t)t;
433 static inline intptr_t QEMU_ARTIFICIAL GET_TCGV_I64(TCGv_i64 t)
435 return (intptr_t)t;
438 static inline intptr_t QEMU_ARTIFICIAL GET_TCGV_PTR(TCGv_ptr t)
440 return (intptr_t)t;
443 #if TCG_TARGET_REG_BITS == 32
444 #define TCGV_LOW(t) MAKE_TCGV_I32(GET_TCGV_I64(t))
445 #define TCGV_HIGH(t) MAKE_TCGV_I32(GET_TCGV_I64(t) + 1)
446 #endif
448 #define TCGV_EQUAL_I32(a, b) (GET_TCGV_I32(a) == GET_TCGV_I32(b))
449 #define TCGV_EQUAL_I64(a, b) (GET_TCGV_I64(a) == GET_TCGV_I64(b))
450 #define TCGV_EQUAL_PTR(a, b) (GET_TCGV_PTR(a) == GET_TCGV_PTR(b))
452 /* Dummy definition to avoid compiler warnings. */
453 #define TCGV_UNUSED_I32(x) x = MAKE_TCGV_I32(-1)
454 #define TCGV_UNUSED_I64(x) x = MAKE_TCGV_I64(-1)
455 #define TCGV_UNUSED_PTR(x) x = MAKE_TCGV_PTR(-1)
457 #define TCGV_IS_UNUSED_I32(x) (GET_TCGV_I32(x) == -1)
458 #define TCGV_IS_UNUSED_I64(x) (GET_TCGV_I64(x) == -1)
459 #define TCGV_IS_UNUSED_PTR(x) (GET_TCGV_PTR(x) == -1)
461 /* call flags */
462 /* Helper does not read globals (either directly or through an exception). It
463 implies TCG_CALL_NO_WRITE_GLOBALS. */
464 #define TCG_CALL_NO_READ_GLOBALS 0x0010
465 /* Helper does not write globals */
466 #define TCG_CALL_NO_WRITE_GLOBALS 0x0020
467 /* Helper can be safely suppressed if the return value is not used. */
468 #define TCG_CALL_NO_SIDE_EFFECTS 0x0040
470 /* convenience version of most used call flags */
471 #define TCG_CALL_NO_RWG TCG_CALL_NO_READ_GLOBALS
472 #define TCG_CALL_NO_WG TCG_CALL_NO_WRITE_GLOBALS
473 #define TCG_CALL_NO_SE TCG_CALL_NO_SIDE_EFFECTS
474 #define TCG_CALL_NO_RWG_SE (TCG_CALL_NO_RWG | TCG_CALL_NO_SE)
475 #define TCG_CALL_NO_WG_SE (TCG_CALL_NO_WG | TCG_CALL_NO_SE)
477 /* used to align parameters */
478 #define TCG_CALL_DUMMY_TCGV MAKE_TCGV_I32(-1)
479 #define TCG_CALL_DUMMY_ARG ((TCGArg)(-1))
481 /* Conditions. Note that these are laid out for easy manipulation by
482 the functions below:
483 bit 0 is used for inverting;
484 bit 1 is signed,
485 bit 2 is unsigned,
486 bit 3 is used with bit 0 for swapping signed/unsigned. */
487 typedef enum {
488 /* non-signed */
489 TCG_COND_NEVER = 0 | 0 | 0 | 0,
490 TCG_COND_ALWAYS = 0 | 0 | 0 | 1,
491 TCG_COND_EQ = 8 | 0 | 0 | 0,
492 TCG_COND_NE = 8 | 0 | 0 | 1,
493 /* signed */
494 TCG_COND_LT = 0 | 0 | 2 | 0,
495 TCG_COND_GE = 0 | 0 | 2 | 1,
496 TCG_COND_LE = 8 | 0 | 2 | 0,
497 TCG_COND_GT = 8 | 0 | 2 | 1,
498 /* unsigned */
499 TCG_COND_LTU = 0 | 4 | 0 | 0,
500 TCG_COND_GEU = 0 | 4 | 0 | 1,
501 TCG_COND_LEU = 8 | 4 | 0 | 0,
502 TCG_COND_GTU = 8 | 4 | 0 | 1,
503 } TCGCond;
505 /* Invert the sense of the comparison. */
506 static inline TCGCond tcg_invert_cond(TCGCond c)
508 return (TCGCond)(c ^ 1);
511 /* Swap the operands in a comparison. */
512 static inline TCGCond tcg_swap_cond(TCGCond c)
514 return c & 6 ? (TCGCond)(c ^ 9) : c;
517 /* Create an "unsigned" version of a "signed" comparison. */
518 static inline TCGCond tcg_unsigned_cond(TCGCond c)
520 return c & 2 ? (TCGCond)(c ^ 6) : c;
523 /* Must a comparison be considered unsigned? */
524 static inline bool is_unsigned_cond(TCGCond c)
526 return (c & 4) != 0;
529 /* Create a "high" version of a double-word comparison.
530 This removes equality from a LTE or GTE comparison. */
531 static inline TCGCond tcg_high_cond(TCGCond c)
533 switch (c) {
534 case TCG_COND_GE:
535 case TCG_COND_LE:
536 case TCG_COND_GEU:
537 case TCG_COND_LEU:
538 return (TCGCond)(c ^ 8);
539 default:
540 return c;
544 typedef enum TCGTempVal {
545 TEMP_VAL_DEAD,
546 TEMP_VAL_REG,
547 TEMP_VAL_MEM,
548 TEMP_VAL_CONST,
549 } TCGTempVal;
551 typedef struct TCGTemp {
552 TCGReg reg:8;
553 TCGTempVal val_type:8;
554 TCGType base_type:8;
555 TCGType type:8;
556 unsigned int fixed_reg:1;
557 unsigned int indirect_reg:1;
558 unsigned int indirect_base:1;
559 unsigned int mem_coherent:1;
560 unsigned int mem_allocated:1;
561 unsigned int temp_local:1; /* If true, the temp is saved across
562 basic blocks. Otherwise, it is not
563 preserved across basic blocks. */
564 unsigned int temp_allocated:1; /* never used for code gen */
566 tcg_target_long val;
567 struct TCGTemp *mem_base;
568 intptr_t mem_offset;
569 const char *name;
570 } TCGTemp;
572 typedef struct TCGContext TCGContext;
574 typedef struct TCGTempSet {
575 unsigned long l[BITS_TO_LONGS(TCG_MAX_TEMPS)];
576 } TCGTempSet;
578 /* While we limit helpers to 6 arguments, for 32-bit hosts, with padding,
579 this imples a max of 6*2 (64-bit in) + 2 (64-bit out) = 14 operands.
580 There are never more than 2 outputs, which means that we can store all
581 dead + sync data within 16 bits. */
582 #define DEAD_ARG 4
583 #define SYNC_ARG 1
584 typedef uint16_t TCGLifeData;
586 typedef struct TCGOp {
587 TCGOpcode opc : 8;
589 /* The number of out and in parameter for a call. */
590 unsigned callo : 2;
591 unsigned calli : 6;
593 /* Index of the arguments for this op, or -1 for zero-operand ops. */
594 signed args : 16;
596 /* Index of the prex/next op, or -1 for the end of the list. */
597 signed prev : 16;
598 signed next : 16;
599 } TCGOp;
601 QEMU_BUILD_BUG_ON(NB_OPS > 0xff);
602 QEMU_BUILD_BUG_ON(OPC_BUF_SIZE >= 0x7fff);
603 QEMU_BUILD_BUG_ON(OPPARAM_BUF_SIZE >= 0x7fff);
605 struct TCGContext {
606 uint8_t *pool_cur, *pool_end;
607 TCGPool *pool_first, *pool_current, *pool_first_large;
608 int nb_labels;
609 int nb_globals;
610 int nb_temps;
612 /* goto_tb support */
613 tcg_insn_unit *code_buf;
614 uint16_t *tb_jmp_reset_offset; /* tb->jmp_reset_offset */
615 uint16_t *tb_jmp_insn_offset; /* tb->jmp_insn_offset if USE_DIRECT_JUMP */
616 uintptr_t *tb_jmp_target_addr; /* tb->jmp_target_addr if !USE_DIRECT_JUMP */
618 /* liveness analysis */
619 TCGLifeData *op_arg_life;
621 TCGRegSet reserved_regs;
622 intptr_t current_frame_offset;
623 intptr_t frame_start;
624 intptr_t frame_end;
625 TCGTemp *frame_temp;
627 tcg_insn_unit *code_ptr;
629 GHashTable *helpers;
631 #ifdef CONFIG_PROFILER
632 /* profiling info */
633 int64_t tb_count1;
634 int64_t tb_count;
635 int64_t op_count; /* total insn count */
636 int op_count_max; /* max insn per TB */
637 int64_t temp_count;
638 int temp_count_max;
639 int64_t del_op_count;
640 int64_t code_in_len;
641 int64_t code_out_len;
642 int64_t search_out_len;
643 int64_t interm_time;
644 int64_t code_time;
645 int64_t la_time;
646 int64_t opt_time;
647 int64_t restore_count;
648 int64_t restore_time;
649 #endif
651 #ifdef CONFIG_DEBUG_TCG
652 int temps_in_use;
653 int goto_tb_issue_mask;
654 #endif
656 int gen_first_op_idx;
657 int gen_last_op_idx;
658 int gen_next_op_idx;
659 int gen_next_parm_idx;
661 /* Code generation. Note that we specifically do not use tcg_insn_unit
662 here, because there's too much arithmetic throughout that relies
663 on addition and subtraction working on bytes. Rely on the GCC
664 extension that allows arithmetic on void*. */
665 int code_gen_max_blocks;
666 void *code_gen_prologue;
667 void *code_gen_buffer;
668 size_t code_gen_buffer_size;
669 void *code_gen_ptr;
671 /* Threshold to flush the translated code buffer. */
672 void *code_gen_highwater;
674 TBContext tb_ctx;
676 /* Track which vCPU triggers events */
677 CPUState *cpu; /* *_trans */
678 TCGv_env tcg_env; /* *_exec */
680 /* The TCGBackendData structure is private to tcg-target.inc.c. */
681 struct TCGBackendData *be;
683 TCGTempSet free_temps[TCG_TYPE_COUNT * 2];
684 TCGTemp temps[TCG_MAX_TEMPS]; /* globals first, temps after */
686 /* Tells which temporary holds a given register.
687 It does not take into account fixed registers */
688 TCGTemp *reg_to_temp[TCG_TARGET_NB_REGS];
690 TCGOp gen_op_buf[OPC_BUF_SIZE];
691 TCGArg gen_opparam_buf[OPPARAM_BUF_SIZE];
693 uint16_t gen_insn_end_off[TCG_MAX_INSNS];
694 target_ulong gen_insn_data[TCG_MAX_INSNS][TARGET_INSN_START_WORDS];
697 extern TCGContext tcg_ctx;
699 static inline void tcg_set_insn_param(int op_idx, int arg, TCGArg v)
701 int op_argi = tcg_ctx.gen_op_buf[op_idx].args;
702 tcg_ctx.gen_opparam_buf[op_argi + arg] = v;
705 /* The number of opcodes emitted so far. */
706 static inline int tcg_op_buf_count(void)
708 return tcg_ctx.gen_next_op_idx;
711 /* Test for whether to terminate the TB for using too many opcodes. */
712 static inline bool tcg_op_buf_full(void)
714 return tcg_op_buf_count() >= OPC_MAX_SIZE;
717 /* pool based memory allocation */
719 void *tcg_malloc_internal(TCGContext *s, int size);
720 void tcg_pool_reset(TCGContext *s);
721 void tcg_pool_delete(TCGContext *s);
723 void tb_lock(void);
724 void tb_unlock(void);
725 void tb_lock_reset(void);
727 static inline void *tcg_malloc(int size)
729 TCGContext *s = &tcg_ctx;
730 uint8_t *ptr, *ptr_end;
731 size = (size + sizeof(long) - 1) & ~(sizeof(long) - 1);
732 ptr = s->pool_cur;
733 ptr_end = ptr + size;
734 if (unlikely(ptr_end > s->pool_end)) {
735 return tcg_malloc_internal(&tcg_ctx, size);
736 } else {
737 s->pool_cur = ptr_end;
738 return ptr;
742 void tcg_context_init(TCGContext *s);
743 void tcg_prologue_init(TCGContext *s);
744 void tcg_func_start(TCGContext *s);
746 int tcg_gen_code(TCGContext *s, TranslationBlock *tb);
748 void tcg_set_frame(TCGContext *s, TCGReg reg, intptr_t start, intptr_t size);
750 int tcg_global_mem_new_internal(TCGType, TCGv_ptr, intptr_t, const char *);
752 TCGv_i32 tcg_global_reg_new_i32(TCGReg reg, const char *name);
753 TCGv_i64 tcg_global_reg_new_i64(TCGReg reg, const char *name);
755 TCGv_i32 tcg_temp_new_internal_i32(int temp_local);
756 TCGv_i64 tcg_temp_new_internal_i64(int temp_local);
758 void tcg_temp_free_i32(TCGv_i32 arg);
759 void tcg_temp_free_i64(TCGv_i64 arg);
761 static inline TCGv_i32 tcg_global_mem_new_i32(TCGv_ptr reg, intptr_t offset,
762 const char *name)
764 int idx = tcg_global_mem_new_internal(TCG_TYPE_I32, reg, offset, name);
765 return MAKE_TCGV_I32(idx);
768 static inline TCGv_i32 tcg_temp_new_i32(void)
770 return tcg_temp_new_internal_i32(0);
773 static inline TCGv_i32 tcg_temp_local_new_i32(void)
775 return tcg_temp_new_internal_i32(1);
778 static inline TCGv_i64 tcg_global_mem_new_i64(TCGv_ptr reg, intptr_t offset,
779 const char *name)
781 int idx = tcg_global_mem_new_internal(TCG_TYPE_I64, reg, offset, name);
782 return MAKE_TCGV_I64(idx);
785 static inline TCGv_i64 tcg_temp_new_i64(void)
787 return tcg_temp_new_internal_i64(0);
790 static inline TCGv_i64 tcg_temp_local_new_i64(void)
792 return tcg_temp_new_internal_i64(1);
795 #if defined(CONFIG_DEBUG_TCG)
796 /* If you call tcg_clear_temp_count() at the start of a section of
797 * code which is not supposed to leak any TCG temporaries, then
798 * calling tcg_check_temp_count() at the end of the section will
799 * return 1 if the section did in fact leak a temporary.
801 void tcg_clear_temp_count(void);
802 int tcg_check_temp_count(void);
803 #else
804 #define tcg_clear_temp_count() do { } while (0)
805 #define tcg_check_temp_count() 0
806 #endif
808 void tcg_dump_info(FILE *f, fprintf_function cpu_fprintf);
809 void tcg_dump_op_count(FILE *f, fprintf_function cpu_fprintf);
811 #define TCG_CT_ALIAS 0x80
812 #define TCG_CT_IALIAS 0x40
813 #define TCG_CT_REG 0x01
814 #define TCG_CT_CONST 0x02 /* any constant of register size */
816 typedef struct TCGArgConstraint {
817 uint16_t ct;
818 uint8_t alias_index;
819 union {
820 TCGRegSet regs;
821 } u;
822 } TCGArgConstraint;
824 #define TCG_MAX_OP_ARGS 16
826 /* Bits for TCGOpDef->flags, 8 bits available. */
827 enum {
828 /* Instruction defines the end of a basic block. */
829 TCG_OPF_BB_END = 0x01,
830 /* Instruction clobbers call registers and potentially update globals. */
831 TCG_OPF_CALL_CLOBBER = 0x02,
832 /* Instruction has side effects: it cannot be removed if its outputs
833 are not used, and might trigger exceptions. */
834 TCG_OPF_SIDE_EFFECTS = 0x04,
835 /* Instruction operands are 64-bits (otherwise 32-bits). */
836 TCG_OPF_64BIT = 0x08,
837 /* Instruction is optional and not implemented by the host, or insn
838 is generic and should not be implemened by the host. */
839 TCG_OPF_NOT_PRESENT = 0x10,
842 typedef struct TCGOpDef {
843 const char *name;
844 uint8_t nb_oargs, nb_iargs, nb_cargs, nb_args;
845 uint8_t flags;
846 TCGArgConstraint *args_ct;
847 int *sorted_args;
848 #if defined(CONFIG_DEBUG_TCG)
849 int used;
850 #endif
851 } TCGOpDef;
853 extern TCGOpDef tcg_op_defs[];
854 extern const size_t tcg_op_defs_max;
856 typedef struct TCGTargetOpDef {
857 TCGOpcode op;
858 const char *args_ct_str[TCG_MAX_OP_ARGS];
859 } TCGTargetOpDef;
861 #define tcg_abort() \
862 do {\
863 fprintf(stderr, "%s:%d: tcg fatal error\n", __FILE__, __LINE__);\
864 abort();\
865 } while (0)
867 void tcg_add_target_add_op_defs(const TCGTargetOpDef *tdefs);
869 #if UINTPTR_MAX == UINT32_MAX
870 #define TCGV_NAT_TO_PTR(n) MAKE_TCGV_PTR(GET_TCGV_I32(n))
871 #define TCGV_PTR_TO_NAT(n) MAKE_TCGV_I32(GET_TCGV_PTR(n))
873 #define tcg_const_ptr(V) TCGV_NAT_TO_PTR(tcg_const_i32((intptr_t)(V)))
874 #define tcg_global_reg_new_ptr(R, N) \
875 TCGV_NAT_TO_PTR(tcg_global_reg_new_i32((R), (N)))
876 #define tcg_global_mem_new_ptr(R, O, N) \
877 TCGV_NAT_TO_PTR(tcg_global_mem_new_i32((R), (O), (N)))
878 #define tcg_temp_new_ptr() TCGV_NAT_TO_PTR(tcg_temp_new_i32())
879 #define tcg_temp_free_ptr(T) tcg_temp_free_i32(TCGV_PTR_TO_NAT(T))
880 #else
881 #define TCGV_NAT_TO_PTR(n) MAKE_TCGV_PTR(GET_TCGV_I64(n))
882 #define TCGV_PTR_TO_NAT(n) MAKE_TCGV_I64(GET_TCGV_PTR(n))
884 #define tcg_const_ptr(V) TCGV_NAT_TO_PTR(tcg_const_i64((intptr_t)(V)))
885 #define tcg_global_reg_new_ptr(R, N) \
886 TCGV_NAT_TO_PTR(tcg_global_reg_new_i64((R), (N)))
887 #define tcg_global_mem_new_ptr(R, O, N) \
888 TCGV_NAT_TO_PTR(tcg_global_mem_new_i64((R), (O), (N)))
889 #define tcg_temp_new_ptr() TCGV_NAT_TO_PTR(tcg_temp_new_i64())
890 #define tcg_temp_free_ptr(T) tcg_temp_free_i64(TCGV_PTR_TO_NAT(T))
891 #endif
893 void tcg_gen_callN(TCGContext *s, void *func,
894 TCGArg ret, int nargs, TCGArg *args);
896 void tcg_op_remove(TCGContext *s, TCGOp *op);
897 void tcg_optimize(TCGContext *s);
899 /* only used for debugging purposes */
900 void tcg_dump_ops(TCGContext *s);
902 void dump_ops(const uint16_t *opc_buf, const TCGArg *opparam_buf);
903 TCGv_i32 tcg_const_i32(int32_t val);
904 TCGv_i64 tcg_const_i64(int64_t val);
905 TCGv_i32 tcg_const_local_i32(int32_t val);
906 TCGv_i64 tcg_const_local_i64(int64_t val);
908 TCGLabel *gen_new_label(void);
911 * label_arg
912 * @l: label
914 * Encode a label for storage in the TCG opcode stream.
917 static inline TCGArg label_arg(TCGLabel *l)
919 return (uintptr_t)l;
923 * arg_label
924 * @i: value
926 * The opposite of label_arg. Retrieve a label from the
927 * encoding of the TCG opcode stream.
930 static inline TCGLabel *arg_label(TCGArg i)
932 return (TCGLabel *)(uintptr_t)i;
936 * tcg_ptr_byte_diff
937 * @a, @b: addresses to be differenced
939 * There are many places within the TCG backends where we need a byte
940 * difference between two pointers. While this can be accomplished
941 * with local casting, it's easy to get wrong -- especially if one is
942 * concerned with the signedness of the result.
944 * This version relies on GCC's void pointer arithmetic to get the
945 * correct result.
948 static inline ptrdiff_t tcg_ptr_byte_diff(void *a, void *b)
950 return a - b;
954 * tcg_pcrel_diff
955 * @s: the tcg context
956 * @target: address of the target
958 * Produce a pc-relative difference, from the current code_ptr
959 * to the destination address.
962 static inline ptrdiff_t tcg_pcrel_diff(TCGContext *s, void *target)
964 return tcg_ptr_byte_diff(target, s->code_ptr);
968 * tcg_current_code_size
969 * @s: the tcg context
971 * Compute the current code size within the translation block.
972 * This is used to fill in qemu's data structures for goto_tb.
975 static inline size_t tcg_current_code_size(TCGContext *s)
977 return tcg_ptr_byte_diff(s->code_ptr, s->code_buf);
980 /* Combine the TCGMemOp and mmu_idx parameters into a single value. */
981 typedef uint32_t TCGMemOpIdx;
984 * make_memop_idx
985 * @op: memory operation
986 * @idx: mmu index
988 * Encode these values into a single parameter.
990 static inline TCGMemOpIdx make_memop_idx(TCGMemOp op, unsigned idx)
992 tcg_debug_assert(idx <= 15);
993 return (op << 4) | idx;
997 * get_memop
998 * @oi: combined op/idx parameter
1000 * Extract the memory operation from the combined value.
1002 static inline TCGMemOp get_memop(TCGMemOpIdx oi)
1004 return oi >> 4;
1008 * get_mmuidx
1009 * @oi: combined op/idx parameter
1011 * Extract the mmu index from the combined value.
1013 static inline unsigned get_mmuidx(TCGMemOpIdx oi)
1015 return oi & 15;
1019 * tcg_qemu_tb_exec:
1020 * @env: pointer to CPUArchState for the CPU
1021 * @tb_ptr: address of generated code for the TB to execute
1023 * Start executing code from a given translation block.
1024 * Where translation blocks have been linked, execution
1025 * may proceed from the given TB into successive ones.
1026 * Control eventually returns only when some action is needed
1027 * from the top-level loop: either control must pass to a TB
1028 * which has not yet been directly linked, or an asynchronous
1029 * event such as an interrupt needs handling.
1031 * Return: The return value is the value passed to the corresponding
1032 * tcg_gen_exit_tb() at translation time of the last TB attempted to execute.
1033 * The value is either zero or a 4-byte aligned pointer to that TB combined
1034 * with additional information in its two least significant bits. The
1035 * additional information is encoded as follows:
1036 * 0, 1: the link between this TB and the next is via the specified
1037 * TB index (0 or 1). That is, we left the TB via (the equivalent
1038 * of) "goto_tb <index>". The main loop uses this to determine
1039 * how to link the TB just executed to the next.
1040 * 2: we are using instruction counting code generation, and we
1041 * did not start executing this TB because the instruction counter
1042 * would hit zero midway through it. In this case the pointer
1043 * returned is the TB we were about to execute, and the caller must
1044 * arrange to execute the remaining count of instructions.
1045 * 3: we stopped because the CPU's exit_request flag was set
1046 * (usually meaning that there is an interrupt that needs to be
1047 * handled). The pointer returned is the TB we were about to execute
1048 * when we noticed the pending exit request.
1050 * If the bottom two bits indicate an exit-via-index then the CPU
1051 * state is correctly synchronised and ready for execution of the next
1052 * TB (and in particular the guest PC is the address to execute next).
1053 * Otherwise, we gave up on execution of this TB before it started, and
1054 * the caller must fix up the CPU state by calling the CPU's
1055 * synchronize_from_tb() method with the TB pointer we return (falling
1056 * back to calling the CPU's set_pc method with tb->pb if no
1057 * synchronize_from_tb() method exists).
1059 * Note that TCG targets may use a different definition of tcg_qemu_tb_exec
1060 * to this default (which just calls the prologue.code emitted by
1061 * tcg_target_qemu_prologue()).
1063 #define TB_EXIT_MASK 3
1064 #define TB_EXIT_IDX0 0
1065 #define TB_EXIT_IDX1 1
1066 #define TB_EXIT_ICOUNT_EXPIRED 2
1067 #define TB_EXIT_REQUESTED 3
1069 #ifdef HAVE_TCG_QEMU_TB_EXEC
1070 uintptr_t tcg_qemu_tb_exec(CPUArchState *env, uint8_t *tb_ptr);
1071 #else
1072 # define tcg_qemu_tb_exec(env, tb_ptr) \
1073 ((uintptr_t (*)(void *, void *))tcg_ctx.code_gen_prologue)(env, tb_ptr)
1074 #endif
1076 void tcg_register_jit(void *buf, size_t buf_size);
1079 * Memory helpers that will be used by TCG generated code.
1081 #ifdef CONFIG_SOFTMMU
1082 /* Value zero-extended to tcg register size. */
1083 tcg_target_ulong helper_ret_ldub_mmu(CPUArchState *env, target_ulong addr,
1084 TCGMemOpIdx oi, uintptr_t retaddr);
1085 tcg_target_ulong helper_le_lduw_mmu(CPUArchState *env, target_ulong addr,
1086 TCGMemOpIdx oi, uintptr_t retaddr);
1087 tcg_target_ulong helper_le_ldul_mmu(CPUArchState *env, target_ulong addr,
1088 TCGMemOpIdx oi, uintptr_t retaddr);
1089 uint64_t helper_le_ldq_mmu(CPUArchState *env, target_ulong addr,
1090 TCGMemOpIdx oi, uintptr_t retaddr);
1091 tcg_target_ulong helper_be_lduw_mmu(CPUArchState *env, target_ulong addr,
1092 TCGMemOpIdx oi, uintptr_t retaddr);
1093 tcg_target_ulong helper_be_ldul_mmu(CPUArchState *env, target_ulong addr,
1094 TCGMemOpIdx oi, uintptr_t retaddr);
1095 uint64_t helper_be_ldq_mmu(CPUArchState *env, target_ulong addr,
1096 TCGMemOpIdx oi, uintptr_t retaddr);
1098 /* Value sign-extended to tcg register size. */
1099 tcg_target_ulong helper_ret_ldsb_mmu(CPUArchState *env, target_ulong addr,
1100 TCGMemOpIdx oi, uintptr_t retaddr);
1101 tcg_target_ulong helper_le_ldsw_mmu(CPUArchState *env, target_ulong addr,
1102 TCGMemOpIdx oi, uintptr_t retaddr);
1103 tcg_target_ulong helper_le_ldsl_mmu(CPUArchState *env, target_ulong addr,
1104 TCGMemOpIdx oi, uintptr_t retaddr);
1105 tcg_target_ulong helper_be_ldsw_mmu(CPUArchState *env, target_ulong addr,
1106 TCGMemOpIdx oi, uintptr_t retaddr);
1107 tcg_target_ulong helper_be_ldsl_mmu(CPUArchState *env, target_ulong addr,
1108 TCGMemOpIdx oi, uintptr_t retaddr);
1110 void helper_ret_stb_mmu(CPUArchState *env, target_ulong addr, uint8_t val,
1111 TCGMemOpIdx oi, uintptr_t retaddr);
1112 void helper_le_stw_mmu(CPUArchState *env, target_ulong addr, uint16_t val,
1113 TCGMemOpIdx oi, uintptr_t retaddr);
1114 void helper_le_stl_mmu(CPUArchState *env, target_ulong addr, uint32_t val,
1115 TCGMemOpIdx oi, uintptr_t retaddr);
1116 void helper_le_stq_mmu(CPUArchState *env, target_ulong addr, uint64_t val,
1117 TCGMemOpIdx oi, uintptr_t retaddr);
1118 void helper_be_stw_mmu(CPUArchState *env, target_ulong addr, uint16_t val,
1119 TCGMemOpIdx oi, uintptr_t retaddr);
1120 void helper_be_stl_mmu(CPUArchState *env, target_ulong addr, uint32_t val,
1121 TCGMemOpIdx oi, uintptr_t retaddr);
1122 void helper_be_stq_mmu(CPUArchState *env, target_ulong addr, uint64_t val,
1123 TCGMemOpIdx oi, uintptr_t retaddr);
1125 uint8_t helper_ret_ldb_cmmu(CPUArchState *env, target_ulong addr,
1126 TCGMemOpIdx oi, uintptr_t retaddr);
1127 uint16_t helper_le_ldw_cmmu(CPUArchState *env, target_ulong addr,
1128 TCGMemOpIdx oi, uintptr_t retaddr);
1129 uint32_t helper_le_ldl_cmmu(CPUArchState *env, target_ulong addr,
1130 TCGMemOpIdx oi, uintptr_t retaddr);
1131 uint64_t helper_le_ldq_cmmu(CPUArchState *env, target_ulong addr,
1132 TCGMemOpIdx oi, uintptr_t retaddr);
1133 uint16_t helper_be_ldw_cmmu(CPUArchState *env, target_ulong addr,
1134 TCGMemOpIdx oi, uintptr_t retaddr);
1135 uint32_t helper_be_ldl_cmmu(CPUArchState *env, target_ulong addr,
1136 TCGMemOpIdx oi, uintptr_t retaddr);
1137 uint64_t helper_be_ldq_cmmu(CPUArchState *env, target_ulong addr,
1138 TCGMemOpIdx oi, uintptr_t retaddr);
1140 /* Temporary aliases until backends are converted. */
1141 #ifdef TARGET_WORDS_BIGENDIAN
1142 # define helper_ret_ldsw_mmu helper_be_ldsw_mmu
1143 # define helper_ret_lduw_mmu helper_be_lduw_mmu
1144 # define helper_ret_ldsl_mmu helper_be_ldsl_mmu
1145 # define helper_ret_ldul_mmu helper_be_ldul_mmu
1146 # define helper_ret_ldl_mmu helper_be_ldul_mmu
1147 # define helper_ret_ldq_mmu helper_be_ldq_mmu
1148 # define helper_ret_stw_mmu helper_be_stw_mmu
1149 # define helper_ret_stl_mmu helper_be_stl_mmu
1150 # define helper_ret_stq_mmu helper_be_stq_mmu
1151 # define helper_ret_ldw_cmmu helper_be_ldw_cmmu
1152 # define helper_ret_ldl_cmmu helper_be_ldl_cmmu
1153 # define helper_ret_ldq_cmmu helper_be_ldq_cmmu
1154 #else
1155 # define helper_ret_ldsw_mmu helper_le_ldsw_mmu
1156 # define helper_ret_lduw_mmu helper_le_lduw_mmu
1157 # define helper_ret_ldsl_mmu helper_le_ldsl_mmu
1158 # define helper_ret_ldul_mmu helper_le_ldul_mmu
1159 # define helper_ret_ldl_mmu helper_le_ldul_mmu
1160 # define helper_ret_ldq_mmu helper_le_ldq_mmu
1161 # define helper_ret_stw_mmu helper_le_stw_mmu
1162 # define helper_ret_stl_mmu helper_le_stl_mmu
1163 # define helper_ret_stq_mmu helper_le_stq_mmu
1164 # define helper_ret_ldw_cmmu helper_le_ldw_cmmu
1165 # define helper_ret_ldl_cmmu helper_le_ldl_cmmu
1166 # define helper_ret_ldq_cmmu helper_le_ldq_cmmu
1167 #endif
1169 #endif /* CONFIG_SOFTMMU */
1171 #endif /* TCG_H */