2 * Altera 10M50 Nios2 GHRD
4 * Copyright (c) 2016 Marek Vasut <marek.vasut@gmail.com>
6 * Based on LabX device code
8 * Copyright (c) 2012 Chris Wulff <crwulff@gmail.com>
10 * This library is free software; you can redistribute it and/or
11 * modify it under the terms of the GNU Lesser General Public
12 * License as published by the Free Software Foundation; either
13 * version 2.1 of the License, or (at your option) any later version.
15 * This library is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
17 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
18 * Lesser General Public License for more details.
20 * You should have received a copy of the GNU Lesser General Public
21 * License along with this library; if not, see
22 * <http://www.gnu.org/licenses/lgpl-2.1.html>
25 #include "qemu/osdep.h"
26 #include "qapi/error.h"
28 #include "hw/sysbus.h"
29 #include "hw/char/serial.h"
30 #include "hw/qdev-properties.h"
31 #include "sysemu/sysemu.h"
32 #include "hw/boards.h"
33 #include "exec/memory.h"
34 #include "exec/address-spaces.h"
35 #include "qemu/config-file.h"
39 #define BINARY_DEVICE_TREE_FILE "10m50-devboard.dtb"
41 static void nios2_10m50_ghrd_init(MachineState
*machine
)
45 MemoryRegion
*address_space_mem
= get_system_memory();
46 MemoryRegion
*phys_tcm
= g_new(MemoryRegion
, 1);
47 MemoryRegion
*phys_tcm_alias
= g_new(MemoryRegion
, 1);
48 MemoryRegion
*phys_ram
= g_new(MemoryRegion
, 1);
49 MemoryRegion
*phys_ram_alias
= g_new(MemoryRegion
, 1);
50 ram_addr_t tcm_base
= 0x0;
51 ram_addr_t tcm_size
= 0x1000; /* 1 kiB, but QEMU limit is 4 kiB */
52 ram_addr_t ram_base
= 0x08000000;
53 ram_addr_t ram_size
= 0x08000000;
57 /* Physical TCM (tb_ram_1k) with alias at 0xc0000000 */
58 memory_region_init_ram(phys_tcm
, NULL
, "nios2.tcm", tcm_size
,
60 memory_region_init_alias(phys_tcm_alias
, NULL
, "nios2.tcm.alias",
61 phys_tcm
, 0, tcm_size
);
62 memory_region_add_subregion(address_space_mem
, tcm_base
, phys_tcm
);
63 memory_region_add_subregion(address_space_mem
, 0xc0000000 + tcm_base
,
66 /* Physical DRAM with alias at 0xc0000000 */
67 memory_region_init_ram(phys_ram
, NULL
, "nios2.ram", ram_size
,
69 memory_region_init_alias(phys_ram_alias
, NULL
, "nios2.ram.alias",
70 phys_ram
, 0, ram_size
);
71 memory_region_add_subregion(address_space_mem
, ram_base
, phys_ram
);
72 memory_region_add_subregion(address_space_mem
, 0xc0000000 + ram_base
,
75 /* Create CPU -- FIXME */
76 cpu
= NIOS2_CPU(cpu_create(TYPE_NIOS2_CPU
));
77 for (i
= 0; i
< 32; i
++) {
78 irq
[i
] = qdev_get_gpio_in_named(DEVICE(cpu
), "IRQ", i
);
81 /* Register: Altera 16550 UART */
82 serial_mm_init(address_space_mem
, 0xf8001600, 2, irq
[1], 115200,
83 serial_hd(0), DEVICE_NATIVE_ENDIAN
);
85 /* Register: Timer sys_clk_timer */
86 dev
= qdev_new("ALTR.timer");
87 qdev_prop_set_uint32(dev
, "clock-frequency", 75 * 1000000);
88 sysbus_realize_and_unref(SYS_BUS_DEVICE(dev
), &error_fatal
);
89 sysbus_mmio_map(SYS_BUS_DEVICE(dev
), 0, 0xf8001440);
90 sysbus_connect_irq(SYS_BUS_DEVICE(dev
), 0, irq
[0]);
92 /* Register: Timer sys_clk_timer_1 */
93 dev
= qdev_new("ALTR.timer");
94 qdev_prop_set_uint32(dev
, "clock-frequency", 75 * 1000000);
95 sysbus_realize_and_unref(SYS_BUS_DEVICE(dev
), &error_fatal
);
96 sysbus_mmio_map(SYS_BUS_DEVICE(dev
), 0, 0xe0000880);
97 sysbus_connect_irq(SYS_BUS_DEVICE(dev
), 0, irq
[5]);
99 /* Configure new exception vectors and reset CPU for it to take effect. */
100 cpu
->reset_addr
= 0xd4000000;
101 cpu
->exception_addr
= 0xc8000120;
102 cpu
->fast_tlb_miss_addr
= 0xc0000100;
104 nios2_load_kernel(cpu
, ram_base
, ram_size
, machine
->initrd_filename
,
105 BINARY_DEVICE_TREE_FILE
, NULL
);
108 static void nios2_10m50_ghrd_machine_init(struct MachineClass
*mc
)
110 mc
->desc
= "Altera 10M50 GHRD Nios II design";
111 mc
->init
= nios2_10m50_ghrd_init
;
112 mc
->is_default
= true;
115 DEFINE_MACHINE("10m50-ghrd", nios2_10m50_ghrd_machine_init
);