Merge tag 'v9.0.0-rc3'
[qemu/ar7.git] / target / riscv / cpu_bits.h
blobfc2068ee4dcf725bc36b57f0014a95e3cbef39de
1 /* RISC-V ISA constants */
3 #ifndef TARGET_RISCV_CPU_BITS_H
4 #define TARGET_RISCV_CPU_BITS_H
6 #define get_field(reg, mask) (((reg) & \
7 (uint64_t)(mask)) / ((mask) & ~((mask) << 1)))
8 #define set_field(reg, mask, val) (((reg) & ~(uint64_t)(mask)) | \
9 (((uint64_t)(val) * ((mask) & ~((mask) << 1))) & \
10 (uint64_t)(mask)))
12 /* Extension context status mask */
13 #define EXT_STATUS_MASK 0x3ULL
15 /* Floating point round mode */
16 #define FSR_RD_SHIFT 5
17 #define FSR_RD (0x7 << FSR_RD_SHIFT)
19 /* Floating point accrued exception flags */
20 #define FPEXC_NX 0x01
21 #define FPEXC_UF 0x02
22 #define FPEXC_OF 0x04
23 #define FPEXC_DZ 0x08
24 #define FPEXC_NV 0x10
26 /* Floating point status register bits */
27 #define FSR_AEXC_SHIFT 0
28 #define FSR_NVA (FPEXC_NV << FSR_AEXC_SHIFT)
29 #define FSR_OFA (FPEXC_OF << FSR_AEXC_SHIFT)
30 #define FSR_UFA (FPEXC_UF << FSR_AEXC_SHIFT)
31 #define FSR_DZA (FPEXC_DZ << FSR_AEXC_SHIFT)
32 #define FSR_NXA (FPEXC_NX << FSR_AEXC_SHIFT)
33 #define FSR_AEXC (FSR_NVA | FSR_OFA | FSR_UFA | FSR_DZA | FSR_NXA)
35 /* Control and Status Registers */
37 /* User Trap Setup */
38 #define CSR_USTATUS 0x000
39 #define CSR_UIE 0x004
40 #define CSR_UTVEC 0x005
42 /* User Trap Handling */
43 #define CSR_USCRATCH 0x040
44 #define CSR_UEPC 0x041
45 #define CSR_UCAUSE 0x042
46 #define CSR_UTVAL 0x043
47 #define CSR_UIP 0x044
49 /* User Floating-Point CSRs */
50 #define CSR_FFLAGS 0x001
51 #define CSR_FRM 0x002
52 #define CSR_FCSR 0x003
54 /* User Vector CSRs */
55 #define CSR_VSTART 0x008
56 #define CSR_VXSAT 0x009
57 #define CSR_VXRM 0x00a
58 #define CSR_VCSR 0x00f
59 #define CSR_VL 0xc20
60 #define CSR_VTYPE 0xc21
61 #define CSR_VLENB 0xc22
63 /* VCSR fields */
64 #define VCSR_VXSAT_SHIFT 0
65 #define VCSR_VXSAT (0x1 << VCSR_VXSAT_SHIFT)
66 #define VCSR_VXRM_SHIFT 1
67 #define VCSR_VXRM (0x3 << VCSR_VXRM_SHIFT)
69 /* User Timers and Counters */
70 #define CSR_CYCLE 0xc00
71 #define CSR_TIME 0xc01
72 #define CSR_INSTRET 0xc02
73 #define CSR_HPMCOUNTER3 0xc03
74 #define CSR_HPMCOUNTER4 0xc04
75 #define CSR_HPMCOUNTER5 0xc05
76 #define CSR_HPMCOUNTER6 0xc06
77 #define CSR_HPMCOUNTER7 0xc07
78 #define CSR_HPMCOUNTER8 0xc08
79 #define CSR_HPMCOUNTER9 0xc09
80 #define CSR_HPMCOUNTER10 0xc0a
81 #define CSR_HPMCOUNTER11 0xc0b
82 #define CSR_HPMCOUNTER12 0xc0c
83 #define CSR_HPMCOUNTER13 0xc0d
84 #define CSR_HPMCOUNTER14 0xc0e
85 #define CSR_HPMCOUNTER15 0xc0f
86 #define CSR_HPMCOUNTER16 0xc10
87 #define CSR_HPMCOUNTER17 0xc11
88 #define CSR_HPMCOUNTER18 0xc12
89 #define CSR_HPMCOUNTER19 0xc13
90 #define CSR_HPMCOUNTER20 0xc14
91 #define CSR_HPMCOUNTER21 0xc15
92 #define CSR_HPMCOUNTER22 0xc16
93 #define CSR_HPMCOUNTER23 0xc17
94 #define CSR_HPMCOUNTER24 0xc18
95 #define CSR_HPMCOUNTER25 0xc19
96 #define CSR_HPMCOUNTER26 0xc1a
97 #define CSR_HPMCOUNTER27 0xc1b
98 #define CSR_HPMCOUNTER28 0xc1c
99 #define CSR_HPMCOUNTER29 0xc1d
100 #define CSR_HPMCOUNTER30 0xc1e
101 #define CSR_HPMCOUNTER31 0xc1f
102 #define CSR_CYCLEH 0xc80
103 #define CSR_TIMEH 0xc81
104 #define CSR_INSTRETH 0xc82
105 #define CSR_HPMCOUNTER3H 0xc83
106 #define CSR_HPMCOUNTER4H 0xc84
107 #define CSR_HPMCOUNTER5H 0xc85
108 #define CSR_HPMCOUNTER6H 0xc86
109 #define CSR_HPMCOUNTER7H 0xc87
110 #define CSR_HPMCOUNTER8H 0xc88
111 #define CSR_HPMCOUNTER9H 0xc89
112 #define CSR_HPMCOUNTER10H 0xc8a
113 #define CSR_HPMCOUNTER11H 0xc8b
114 #define CSR_HPMCOUNTER12H 0xc8c
115 #define CSR_HPMCOUNTER13H 0xc8d
116 #define CSR_HPMCOUNTER14H 0xc8e
117 #define CSR_HPMCOUNTER15H 0xc8f
118 #define CSR_HPMCOUNTER16H 0xc90
119 #define CSR_HPMCOUNTER17H 0xc91
120 #define CSR_HPMCOUNTER18H 0xc92
121 #define CSR_HPMCOUNTER19H 0xc93
122 #define CSR_HPMCOUNTER20H 0xc94
123 #define CSR_HPMCOUNTER21H 0xc95
124 #define CSR_HPMCOUNTER22H 0xc96
125 #define CSR_HPMCOUNTER23H 0xc97
126 #define CSR_HPMCOUNTER24H 0xc98
127 #define CSR_HPMCOUNTER25H 0xc99
128 #define CSR_HPMCOUNTER26H 0xc9a
129 #define CSR_HPMCOUNTER27H 0xc9b
130 #define CSR_HPMCOUNTER28H 0xc9c
131 #define CSR_HPMCOUNTER29H 0xc9d
132 #define CSR_HPMCOUNTER30H 0xc9e
133 #define CSR_HPMCOUNTER31H 0xc9f
135 /* Machine Timers and Counters */
136 #define CSR_MCYCLE 0xb00
137 #define CSR_MINSTRET 0xb02
138 #define CSR_MCYCLEH 0xb80
139 #define CSR_MINSTRETH 0xb82
141 /* Machine Information Registers */
142 #define CSR_MVENDORID 0xf11
143 #define CSR_MARCHID 0xf12
144 #define CSR_MIMPID 0xf13
145 #define CSR_MHARTID 0xf14
146 #define CSR_MCONFIGPTR 0xf15
148 /* Machine Trap Setup */
149 #define CSR_MSTATUS 0x300
150 #define CSR_MISA 0x301
151 #define CSR_MEDELEG 0x302
152 #define CSR_MIDELEG 0x303
153 #define CSR_MIE 0x304
154 #define CSR_MTVEC 0x305
155 #define CSR_MCOUNTEREN 0x306
157 /* 32-bit only */
158 #define CSR_MSTATUSH 0x310
160 /* Machine Trap Handling */
161 #define CSR_MSCRATCH 0x340
162 #define CSR_MEPC 0x341
163 #define CSR_MCAUSE 0x342
164 #define CSR_MTVAL 0x343
165 #define CSR_MIP 0x344
167 /* Machine-Level Window to Indirectly Accessed Registers (AIA) */
168 #define CSR_MISELECT 0x350
169 #define CSR_MIREG 0x351
171 /* Machine-Level Interrupts (AIA) */
172 #define CSR_MTOPEI 0x35c
173 #define CSR_MTOPI 0xfb0
175 /* Virtual Interrupts for Supervisor Level (AIA) */
176 #define CSR_MVIEN 0x308
177 #define CSR_MVIP 0x309
179 /* Machine-Level High-Half CSRs (AIA) */
180 #define CSR_MIDELEGH 0x313
181 #define CSR_MIEH 0x314
182 #define CSR_MVIENH 0x318
183 #define CSR_MVIPH 0x319
184 #define CSR_MIPH 0x354
186 /* Supervisor Trap Setup */
187 #define CSR_SSTATUS 0x100
188 #define CSR_SIE 0x104
189 #define CSR_STVEC 0x105
190 #define CSR_SCOUNTEREN 0x106
192 /* Supervisor Configuration CSRs */
193 #define CSR_SENVCFG 0x10A
195 /* Supervisor state CSRs */
196 #define CSR_SSTATEEN0 0x10C
197 #define CSR_SSTATEEN1 0x10D
198 #define CSR_SSTATEEN2 0x10E
199 #define CSR_SSTATEEN3 0x10F
201 /* Supervisor Trap Handling */
202 #define CSR_SSCRATCH 0x140
203 #define CSR_SEPC 0x141
204 #define CSR_SCAUSE 0x142
205 #define CSR_STVAL 0x143
206 #define CSR_SIP 0x144
208 /* Sstc supervisor CSRs */
209 #define CSR_STIMECMP 0x14D
210 #define CSR_STIMECMPH 0x15D
212 /* Supervisor Protection and Translation */
213 #define CSR_SPTBR 0x180
214 #define CSR_SATP 0x180
216 /* Supervisor-Level Window to Indirectly Accessed Registers (AIA) */
217 #define CSR_SISELECT 0x150
218 #define CSR_SIREG 0x151
220 /* Supervisor-Level Interrupts (AIA) */
221 #define CSR_STOPEI 0x15c
222 #define CSR_STOPI 0xdb0
224 /* Supervisor-Level High-Half CSRs (AIA) */
225 #define CSR_SIEH 0x114
226 #define CSR_SIPH 0x154
228 /* Hpervisor CSRs */
229 #define CSR_HSTATUS 0x600
230 #define CSR_HEDELEG 0x602
231 #define CSR_HIDELEG 0x603
232 #define CSR_HIE 0x604
233 #define CSR_HCOUNTEREN 0x606
234 #define CSR_HGEIE 0x607
235 #define CSR_HTVAL 0x643
236 #define CSR_HVIP 0x645
237 #define CSR_HIP 0x644
238 #define CSR_HTINST 0x64A
239 #define CSR_HGEIP 0xE12
240 #define CSR_HGATP 0x680
241 #define CSR_HTIMEDELTA 0x605
242 #define CSR_HTIMEDELTAH 0x615
244 /* Hypervisor Configuration CSRs */
245 #define CSR_HENVCFG 0x60A
246 #define CSR_HENVCFGH 0x61A
248 /* Hypervisor state CSRs */
249 #define CSR_HSTATEEN0 0x60C
250 #define CSR_HSTATEEN0H 0x61C
251 #define CSR_HSTATEEN1 0x60D
252 #define CSR_HSTATEEN1H 0x61D
253 #define CSR_HSTATEEN2 0x60E
254 #define CSR_HSTATEEN2H 0x61E
255 #define CSR_HSTATEEN3 0x60F
256 #define CSR_HSTATEEN3H 0x61F
258 /* Virtual CSRs */
259 #define CSR_VSSTATUS 0x200
260 #define CSR_VSIE 0x204
261 #define CSR_VSTVEC 0x205
262 #define CSR_VSSCRATCH 0x240
263 #define CSR_VSEPC 0x241
264 #define CSR_VSCAUSE 0x242
265 #define CSR_VSTVAL 0x243
266 #define CSR_VSIP 0x244
267 #define CSR_VSATP 0x280
269 /* Sstc virtual CSRs */
270 #define CSR_VSTIMECMP 0x24D
271 #define CSR_VSTIMECMPH 0x25D
273 #define CSR_MTINST 0x34a
274 #define CSR_MTVAL2 0x34b
276 /* Virtual Interrupts and Interrupt Priorities (H-extension with AIA) */
277 #define CSR_HVIEN 0x608
278 #define CSR_HVICTL 0x609
279 #define CSR_HVIPRIO1 0x646
280 #define CSR_HVIPRIO2 0x647
282 /* VS-Level Window to Indirectly Accessed Registers (H-extension with AIA) */
283 #define CSR_VSISELECT 0x250
284 #define CSR_VSIREG 0x251
286 /* VS-Level Interrupts (H-extension with AIA) */
287 #define CSR_VSTOPEI 0x25c
288 #define CSR_VSTOPI 0xeb0
290 /* Hypervisor and VS-Level High-Half CSRs (H-extension with AIA) */
291 #define CSR_HIDELEGH 0x613
292 #define CSR_HVIENH 0x618
293 #define CSR_HVIPH 0x655
294 #define CSR_HVIPRIO1H 0x656
295 #define CSR_HVIPRIO2H 0x657
296 #define CSR_VSIEH 0x214
297 #define CSR_VSIPH 0x254
299 /* Machine Configuration CSRs */
300 #define CSR_MENVCFG 0x30A
301 #define CSR_MENVCFGH 0x31A
303 /* Machine state CSRs */
304 #define CSR_MSTATEEN0 0x30C
305 #define CSR_MSTATEEN0H 0x31C
306 #define CSR_MSTATEEN1 0x30D
307 #define CSR_MSTATEEN1H 0x31D
308 #define CSR_MSTATEEN2 0x30E
309 #define CSR_MSTATEEN2H 0x31E
310 #define CSR_MSTATEEN3 0x30F
311 #define CSR_MSTATEEN3H 0x31F
313 /* Common defines for all smstateen */
314 #define SMSTATEEN_MAX_COUNT 4
315 #define SMSTATEEN0_CS (1ULL << 0)
316 #define SMSTATEEN0_FCSR (1ULL << 1)
317 #define SMSTATEEN0_JVT (1ULL << 2)
318 #define SMSTATEEN0_HSCONTXT (1ULL << 57)
319 #define SMSTATEEN0_IMSIC (1ULL << 58)
320 #define SMSTATEEN0_AIA (1ULL << 59)
321 #define SMSTATEEN0_SVSLCT (1ULL << 60)
322 #define SMSTATEEN0_HSENVCFG (1ULL << 62)
323 #define SMSTATEEN_STATEEN (1ULL << 63)
325 /* Enhanced Physical Memory Protection (ePMP) */
326 #define CSR_MSECCFG 0x747
327 #define CSR_MSECCFGH 0x757
328 /* Physical Memory Protection */
329 #define CSR_PMPCFG0 0x3a0
330 #define CSR_PMPCFG1 0x3a1
331 #define CSR_PMPCFG2 0x3a2
332 #define CSR_PMPCFG3 0x3a3
333 #define CSR_PMPADDR0 0x3b0
334 #define CSR_PMPADDR1 0x3b1
335 #define CSR_PMPADDR2 0x3b2
336 #define CSR_PMPADDR3 0x3b3
337 #define CSR_PMPADDR4 0x3b4
338 #define CSR_PMPADDR5 0x3b5
339 #define CSR_PMPADDR6 0x3b6
340 #define CSR_PMPADDR7 0x3b7
341 #define CSR_PMPADDR8 0x3b8
342 #define CSR_PMPADDR9 0x3b9
343 #define CSR_PMPADDR10 0x3ba
344 #define CSR_PMPADDR11 0x3bb
345 #define CSR_PMPADDR12 0x3bc
346 #define CSR_PMPADDR13 0x3bd
347 #define CSR_PMPADDR14 0x3be
348 #define CSR_PMPADDR15 0x3bf
350 /* Debug/Trace Registers (shared with Debug Mode) */
351 #define CSR_TSELECT 0x7a0
352 #define CSR_TDATA1 0x7a1
353 #define CSR_TDATA2 0x7a2
354 #define CSR_TDATA3 0x7a3
355 #define CSR_TINFO 0x7a4
356 #define CSR_MCONTEXT 0x7a8
358 /* Debug Mode Registers */
359 #define CSR_DCSR 0x7b0
360 #define CSR_DPC 0x7b1
361 #define CSR_DSCRATCH 0x7b2
363 /* Performance Counters */
364 #define CSR_MHPMCOUNTER3 0xb03
365 #define CSR_MHPMCOUNTER4 0xb04
366 #define CSR_MHPMCOUNTER5 0xb05
367 #define CSR_MHPMCOUNTER6 0xb06
368 #define CSR_MHPMCOUNTER7 0xb07
369 #define CSR_MHPMCOUNTER8 0xb08
370 #define CSR_MHPMCOUNTER9 0xb09
371 #define CSR_MHPMCOUNTER10 0xb0a
372 #define CSR_MHPMCOUNTER11 0xb0b
373 #define CSR_MHPMCOUNTER12 0xb0c
374 #define CSR_MHPMCOUNTER13 0xb0d
375 #define CSR_MHPMCOUNTER14 0xb0e
376 #define CSR_MHPMCOUNTER15 0xb0f
377 #define CSR_MHPMCOUNTER16 0xb10
378 #define CSR_MHPMCOUNTER17 0xb11
379 #define CSR_MHPMCOUNTER18 0xb12
380 #define CSR_MHPMCOUNTER19 0xb13
381 #define CSR_MHPMCOUNTER20 0xb14
382 #define CSR_MHPMCOUNTER21 0xb15
383 #define CSR_MHPMCOUNTER22 0xb16
384 #define CSR_MHPMCOUNTER23 0xb17
385 #define CSR_MHPMCOUNTER24 0xb18
386 #define CSR_MHPMCOUNTER25 0xb19
387 #define CSR_MHPMCOUNTER26 0xb1a
388 #define CSR_MHPMCOUNTER27 0xb1b
389 #define CSR_MHPMCOUNTER28 0xb1c
390 #define CSR_MHPMCOUNTER29 0xb1d
391 #define CSR_MHPMCOUNTER30 0xb1e
392 #define CSR_MHPMCOUNTER31 0xb1f
394 /* Machine counter-inhibit register */
395 #define CSR_MCOUNTINHIBIT 0x320
397 #define CSR_MHPMEVENT3 0x323
398 #define CSR_MHPMEVENT4 0x324
399 #define CSR_MHPMEVENT5 0x325
400 #define CSR_MHPMEVENT6 0x326
401 #define CSR_MHPMEVENT7 0x327
402 #define CSR_MHPMEVENT8 0x328
403 #define CSR_MHPMEVENT9 0x329
404 #define CSR_MHPMEVENT10 0x32a
405 #define CSR_MHPMEVENT11 0x32b
406 #define CSR_MHPMEVENT12 0x32c
407 #define CSR_MHPMEVENT13 0x32d
408 #define CSR_MHPMEVENT14 0x32e
409 #define CSR_MHPMEVENT15 0x32f
410 #define CSR_MHPMEVENT16 0x330
411 #define CSR_MHPMEVENT17 0x331
412 #define CSR_MHPMEVENT18 0x332
413 #define CSR_MHPMEVENT19 0x333
414 #define CSR_MHPMEVENT20 0x334
415 #define CSR_MHPMEVENT21 0x335
416 #define CSR_MHPMEVENT22 0x336
417 #define CSR_MHPMEVENT23 0x337
418 #define CSR_MHPMEVENT24 0x338
419 #define CSR_MHPMEVENT25 0x339
420 #define CSR_MHPMEVENT26 0x33a
421 #define CSR_MHPMEVENT27 0x33b
422 #define CSR_MHPMEVENT28 0x33c
423 #define CSR_MHPMEVENT29 0x33d
424 #define CSR_MHPMEVENT30 0x33e
425 #define CSR_MHPMEVENT31 0x33f
427 #define CSR_MHPMEVENT3H 0x723
428 #define CSR_MHPMEVENT4H 0x724
429 #define CSR_MHPMEVENT5H 0x725
430 #define CSR_MHPMEVENT6H 0x726
431 #define CSR_MHPMEVENT7H 0x727
432 #define CSR_MHPMEVENT8H 0x728
433 #define CSR_MHPMEVENT9H 0x729
434 #define CSR_MHPMEVENT10H 0x72a
435 #define CSR_MHPMEVENT11H 0x72b
436 #define CSR_MHPMEVENT12H 0x72c
437 #define CSR_MHPMEVENT13H 0x72d
438 #define CSR_MHPMEVENT14H 0x72e
439 #define CSR_MHPMEVENT15H 0x72f
440 #define CSR_MHPMEVENT16H 0x730
441 #define CSR_MHPMEVENT17H 0x731
442 #define CSR_MHPMEVENT18H 0x732
443 #define CSR_MHPMEVENT19H 0x733
444 #define CSR_MHPMEVENT20H 0x734
445 #define CSR_MHPMEVENT21H 0x735
446 #define CSR_MHPMEVENT22H 0x736
447 #define CSR_MHPMEVENT23H 0x737
448 #define CSR_MHPMEVENT24H 0x738
449 #define CSR_MHPMEVENT25H 0x739
450 #define CSR_MHPMEVENT26H 0x73a
451 #define CSR_MHPMEVENT27H 0x73b
452 #define CSR_MHPMEVENT28H 0x73c
453 #define CSR_MHPMEVENT29H 0x73d
454 #define CSR_MHPMEVENT30H 0x73e
455 #define CSR_MHPMEVENT31H 0x73f
457 #define CSR_MHPMCOUNTER3H 0xb83
458 #define CSR_MHPMCOUNTER4H 0xb84
459 #define CSR_MHPMCOUNTER5H 0xb85
460 #define CSR_MHPMCOUNTER6H 0xb86
461 #define CSR_MHPMCOUNTER7H 0xb87
462 #define CSR_MHPMCOUNTER8H 0xb88
463 #define CSR_MHPMCOUNTER9H 0xb89
464 #define CSR_MHPMCOUNTER10H 0xb8a
465 #define CSR_MHPMCOUNTER11H 0xb8b
466 #define CSR_MHPMCOUNTER12H 0xb8c
467 #define CSR_MHPMCOUNTER13H 0xb8d
468 #define CSR_MHPMCOUNTER14H 0xb8e
469 #define CSR_MHPMCOUNTER15H 0xb8f
470 #define CSR_MHPMCOUNTER16H 0xb90
471 #define CSR_MHPMCOUNTER17H 0xb91
472 #define CSR_MHPMCOUNTER18H 0xb92
473 #define CSR_MHPMCOUNTER19H 0xb93
474 #define CSR_MHPMCOUNTER20H 0xb94
475 #define CSR_MHPMCOUNTER21H 0xb95
476 #define CSR_MHPMCOUNTER22H 0xb96
477 #define CSR_MHPMCOUNTER23H 0xb97
478 #define CSR_MHPMCOUNTER24H 0xb98
479 #define CSR_MHPMCOUNTER25H 0xb99
480 #define CSR_MHPMCOUNTER26H 0xb9a
481 #define CSR_MHPMCOUNTER27H 0xb9b
482 #define CSR_MHPMCOUNTER28H 0xb9c
483 #define CSR_MHPMCOUNTER29H 0xb9d
484 #define CSR_MHPMCOUNTER30H 0xb9e
485 #define CSR_MHPMCOUNTER31H 0xb9f
488 * User PointerMasking registers
489 * NB: actual CSR numbers might be changed in future
491 #define CSR_UMTE 0x4c0
492 #define CSR_UPMMASK 0x4c1
493 #define CSR_UPMBASE 0x4c2
496 * Machine PointerMasking registers
497 * NB: actual CSR numbers might be changed in future
499 #define CSR_MMTE 0x3c0
500 #define CSR_MPMMASK 0x3c1
501 #define CSR_MPMBASE 0x3c2
504 * Supervisor PointerMaster registers
505 * NB: actual CSR numbers might be changed in future
507 #define CSR_SMTE 0x1c0
508 #define CSR_SPMMASK 0x1c1
509 #define CSR_SPMBASE 0x1c2
512 * Hypervisor PointerMaster registers
513 * NB: actual CSR numbers might be changed in future
515 #define CSR_VSMTE 0x2c0
516 #define CSR_VSPMMASK 0x2c1
517 #define CSR_VSPMBASE 0x2c2
518 #define CSR_SCOUNTOVF 0xda0
520 /* Crypto Extension */
521 #define CSR_SEED 0x015
523 /* Zcmt Extension */
524 #define CSR_JVT 0x017
526 /* mstatus CSR bits */
527 #define MSTATUS_UIE 0x00000001
528 #define MSTATUS_SIE 0x00000002
529 #define MSTATUS_MIE 0x00000008
530 #define MSTATUS_UPIE 0x00000010
531 #define MSTATUS_SPIE 0x00000020
532 #define MSTATUS_UBE 0x00000040
533 #define MSTATUS_MPIE 0x00000080
534 #define MSTATUS_SPP 0x00000100
535 #define MSTATUS_VS 0x00000600
536 #define MSTATUS_MPP 0x00001800
537 #define MSTATUS_FS 0x00006000
538 #define MSTATUS_XS 0x00018000
539 #define MSTATUS_MPRV 0x00020000
540 #define MSTATUS_SUM 0x00040000 /* since: priv-1.10 */
541 #define MSTATUS_MXR 0x00080000
542 #define MSTATUS_TVM 0x00100000 /* since: priv-1.10 */
543 #define MSTATUS_TW 0x00200000 /* since: priv-1.10 */
544 #define MSTATUS_TSR 0x00400000 /* since: priv-1.10 */
545 #define MSTATUS_GVA 0x4000000000ULL
546 #define MSTATUS_MPV 0x8000000000ULL
548 #define MSTATUS64_UXL 0x0000000300000000ULL
549 #define MSTATUS64_SXL 0x0000000C00000000ULL
551 #define MSTATUS32_SD 0x80000000
552 #define MSTATUS64_SD 0x8000000000000000ULL
553 #define MSTATUSH128_SD 0x8000000000000000ULL
555 #define MISA32_MXL 0xC0000000
556 #define MISA64_MXL 0xC000000000000000ULL
558 typedef enum {
559 MXL_RV32 = 1,
560 MXL_RV64 = 2,
561 MXL_RV128 = 3,
562 } RISCVMXL;
564 /* sstatus CSR bits */
565 #define SSTATUS_UIE 0x00000001
566 #define SSTATUS_SIE 0x00000002
567 #define SSTATUS_UPIE 0x00000010
568 #define SSTATUS_SPIE 0x00000020
569 #define SSTATUS_SPP 0x00000100
570 #define SSTATUS_VS 0x00000600
571 #define SSTATUS_FS 0x00006000
572 #define SSTATUS_XS 0x00018000
573 #define SSTATUS_SUM 0x00040000 /* since: priv-1.10 */
574 #define SSTATUS_MXR 0x00080000
576 #define SSTATUS64_UXL 0x0000000300000000ULL
578 #define SSTATUS32_SD 0x80000000
579 #define SSTATUS64_SD 0x8000000000000000ULL
581 /* hstatus CSR bits */
582 #define HSTATUS_VSBE 0x00000020
583 #define HSTATUS_GVA 0x00000040
584 #define HSTATUS_SPV 0x00000080
585 #define HSTATUS_SPVP 0x00000100
586 #define HSTATUS_HU 0x00000200
587 #define HSTATUS_VGEIN 0x0003F000
588 #define HSTATUS_VTVM 0x00100000
589 #define HSTATUS_VTW 0x00200000
590 #define HSTATUS_VTSR 0x00400000
591 #define HSTATUS_VSXL 0x300000000
593 #define HSTATUS32_WPRI 0xFF8FF87E
594 #define HSTATUS64_WPRI 0xFFFFFFFFFF8FF87EULL
596 #define COUNTEREN_CY (1 << 0)
597 #define COUNTEREN_TM (1 << 1)
598 #define COUNTEREN_IR (1 << 2)
599 #define COUNTEREN_HPM3 (1 << 3)
601 /* vsstatus CSR bits */
602 #define VSSTATUS64_UXL 0x0000000300000000ULL
604 /* Privilege modes */
605 #define PRV_U 0
606 #define PRV_S 1
607 #define PRV_RESERVED 2
608 #define PRV_M 3
610 /* RV32 satp CSR field masks */
611 #define SATP32_MODE 0x80000000
612 #define SATP32_ASID 0x7fc00000
613 #define SATP32_PPN 0x003fffff
615 /* RV64 satp CSR field masks */
616 #define SATP64_MODE 0xF000000000000000ULL
617 #define SATP64_ASID 0x0FFFF00000000000ULL
618 #define SATP64_PPN 0x00000FFFFFFFFFFFULL
620 /* VM modes (satp.mode) privileged ISA 1.10 */
621 #define VM_1_10_MBARE 0
622 #define VM_1_10_SV32 1
623 #define VM_1_10_SV39 8
624 #define VM_1_10_SV48 9
625 #define VM_1_10_SV57 10
626 #define VM_1_10_SV64 11
628 /* Page table entry (PTE) fields */
629 #define PTE_V 0x001 /* Valid */
630 #define PTE_R 0x002 /* Read */
631 #define PTE_W 0x004 /* Write */
632 #define PTE_X 0x008 /* Execute */
633 #define PTE_U 0x010 /* User */
634 #define PTE_G 0x020 /* Global */
635 #define PTE_A 0x040 /* Accessed */
636 #define PTE_D 0x080 /* Dirty */
637 #define PTE_SOFT 0x300 /* Reserved for Software */
638 #define PTE_PBMT 0x6000000000000000ULL /* Page-based memory types */
639 #define PTE_N 0x8000000000000000ULL /* NAPOT translation */
640 #define PTE_RESERVED 0x1FC0000000000000ULL /* Reserved bits */
641 #define PTE_ATTR (PTE_N | PTE_PBMT) /* All attributes bits */
643 /* Page table PPN shift amount */
644 #define PTE_PPN_SHIFT 10
646 /* Page table PPN mask */
647 #define PTE_PPN_MASK 0x3FFFFFFFFFFC00ULL
649 /* Leaf page shift amount */
650 #define PGSHIFT 12
652 /* Default Reset Vector address */
653 #define DEFAULT_RSTVEC 0x1000
655 /* Exception causes */
656 typedef enum RISCVException {
657 RISCV_EXCP_NONE = -1, /* sentinel value */
658 RISCV_EXCP_INST_ADDR_MIS = 0x0,
659 RISCV_EXCP_INST_ACCESS_FAULT = 0x1,
660 RISCV_EXCP_ILLEGAL_INST = 0x2,
661 RISCV_EXCP_BREAKPOINT = 0x3,
662 RISCV_EXCP_LOAD_ADDR_MIS = 0x4,
663 RISCV_EXCP_LOAD_ACCESS_FAULT = 0x5,
664 RISCV_EXCP_STORE_AMO_ADDR_MIS = 0x6,
665 RISCV_EXCP_STORE_AMO_ACCESS_FAULT = 0x7,
666 RISCV_EXCP_U_ECALL = 0x8,
667 RISCV_EXCP_S_ECALL = 0x9,
668 RISCV_EXCP_VS_ECALL = 0xa,
669 RISCV_EXCP_M_ECALL = 0xb,
670 RISCV_EXCP_INST_PAGE_FAULT = 0xc, /* since: priv-1.10.0 */
671 RISCV_EXCP_LOAD_PAGE_FAULT = 0xd, /* since: priv-1.10.0 */
672 RISCV_EXCP_STORE_PAGE_FAULT = 0xf, /* since: priv-1.10.0 */
673 RISCV_EXCP_SEMIHOST = 0x10,
674 RISCV_EXCP_INST_GUEST_PAGE_FAULT = 0x14,
675 RISCV_EXCP_LOAD_GUEST_ACCESS_FAULT = 0x15,
676 RISCV_EXCP_VIRT_INSTRUCTION_FAULT = 0x16,
677 RISCV_EXCP_STORE_GUEST_AMO_ACCESS_FAULT = 0x17,
678 } RISCVException;
680 #define RISCV_EXCP_INT_FLAG 0x80000000
681 #define RISCV_EXCP_INT_MASK 0x7fffffff
683 /* Interrupt causes */
684 #define IRQ_U_SOFT 0
685 #define IRQ_S_SOFT 1
686 #define IRQ_VS_SOFT 2
687 #define IRQ_M_SOFT 3
688 #define IRQ_U_TIMER 4
689 #define IRQ_S_TIMER 5
690 #define IRQ_VS_TIMER 6
691 #define IRQ_M_TIMER 7
692 #define IRQ_U_EXT 8
693 #define IRQ_S_EXT 9
694 #define IRQ_VS_EXT 10
695 #define IRQ_M_EXT 11
696 #define IRQ_S_GEXT 12
697 #define IRQ_PMU_OVF 13
698 #define IRQ_LOCAL_MAX 16
699 #define IRQ_LOCAL_GUEST_MAX (TARGET_LONG_BITS - 1)
701 /* mip masks */
702 #define MIP_USIP (1 << IRQ_U_SOFT)
703 #define MIP_SSIP (1 << IRQ_S_SOFT)
704 #define MIP_VSSIP (1 << IRQ_VS_SOFT)
705 #define MIP_MSIP (1 << IRQ_M_SOFT)
706 #define MIP_UTIP (1 << IRQ_U_TIMER)
707 #define MIP_STIP (1 << IRQ_S_TIMER)
708 #define MIP_VSTIP (1 << IRQ_VS_TIMER)
709 #define MIP_MTIP (1 << IRQ_M_TIMER)
710 #define MIP_UEIP (1 << IRQ_U_EXT)
711 #define MIP_SEIP (1 << IRQ_S_EXT)
712 #define MIP_VSEIP (1 << IRQ_VS_EXT)
713 #define MIP_MEIP (1 << IRQ_M_EXT)
714 #define MIP_SGEIP (1 << IRQ_S_GEXT)
715 #define MIP_LCOFIP (1 << IRQ_PMU_OVF)
717 /* sip masks */
718 #define SIP_SSIP MIP_SSIP
719 #define SIP_STIP MIP_STIP
720 #define SIP_SEIP MIP_SEIP
721 #define SIP_LCOFIP MIP_LCOFIP
723 /* MIE masks */
724 #define MIE_SEIE (1 << IRQ_S_EXT)
725 #define MIE_UEIE (1 << IRQ_U_EXT)
726 #define MIE_STIE (1 << IRQ_S_TIMER)
727 #define MIE_UTIE (1 << IRQ_U_TIMER)
728 #define MIE_SSIE (1 << IRQ_S_SOFT)
729 #define MIE_USIE (1 << IRQ_U_SOFT)
731 /* Machine constants */
732 #define M_MODE_INTERRUPTS ((uint64_t)(MIP_MSIP | MIP_MTIP | MIP_MEIP))
733 #define S_MODE_INTERRUPTS ((uint64_t)(MIP_SSIP | MIP_STIP | MIP_SEIP))
734 #define VS_MODE_INTERRUPTS ((uint64_t)(MIP_VSSIP | MIP_VSTIP | MIP_VSEIP))
735 #define HS_MODE_INTERRUPTS ((uint64_t)(MIP_SGEIP | VS_MODE_INTERRUPTS))
737 /* General PointerMasking CSR bits */
738 #define PM_ENABLE 0x00000001ULL
739 #define PM_CURRENT 0x00000002ULL
740 #define PM_INSN 0x00000004ULL
742 /* Execution environment configuration bits */
743 #define MENVCFG_FIOM BIT(0)
744 #define MENVCFG_CBIE (3UL << 4)
745 #define MENVCFG_CBCFE BIT(6)
746 #define MENVCFG_CBZE BIT(7)
747 #define MENVCFG_ADUE (1ULL << 61)
748 #define MENVCFG_PBMTE (1ULL << 62)
749 #define MENVCFG_STCE (1ULL << 63)
751 /* For RV32 */
752 #define MENVCFGH_ADUE BIT(29)
753 #define MENVCFGH_PBMTE BIT(30)
754 #define MENVCFGH_STCE BIT(31)
756 #define SENVCFG_FIOM MENVCFG_FIOM
757 #define SENVCFG_CBIE MENVCFG_CBIE
758 #define SENVCFG_CBCFE MENVCFG_CBCFE
759 #define SENVCFG_CBZE MENVCFG_CBZE
761 #define HENVCFG_FIOM MENVCFG_FIOM
762 #define HENVCFG_CBIE MENVCFG_CBIE
763 #define HENVCFG_CBCFE MENVCFG_CBCFE
764 #define HENVCFG_CBZE MENVCFG_CBZE
765 #define HENVCFG_ADUE MENVCFG_ADUE
766 #define HENVCFG_PBMTE MENVCFG_PBMTE
767 #define HENVCFG_STCE MENVCFG_STCE
769 /* For RV32 */
770 #define HENVCFGH_ADUE MENVCFGH_ADUE
771 #define HENVCFGH_PBMTE MENVCFGH_PBMTE
772 #define HENVCFGH_STCE MENVCFGH_STCE
774 /* Offsets for every pair of control bits per each priv level */
775 #define XS_OFFSET 0ULL
776 #define U_OFFSET 2ULL
777 #define S_OFFSET 5ULL
778 #define M_OFFSET 8ULL
780 #define PM_XS_BITS (EXT_STATUS_MASK << XS_OFFSET)
781 #define U_PM_ENABLE (PM_ENABLE << U_OFFSET)
782 #define U_PM_CURRENT (PM_CURRENT << U_OFFSET)
783 #define U_PM_INSN (PM_INSN << U_OFFSET)
784 #define S_PM_ENABLE (PM_ENABLE << S_OFFSET)
785 #define S_PM_CURRENT (PM_CURRENT << S_OFFSET)
786 #define S_PM_INSN (PM_INSN << S_OFFSET)
787 #define M_PM_ENABLE (PM_ENABLE << M_OFFSET)
788 #define M_PM_CURRENT (PM_CURRENT << M_OFFSET)
789 #define M_PM_INSN (PM_INSN << M_OFFSET)
791 /* mmte CSR bits */
792 #define MMTE_PM_XS_BITS PM_XS_BITS
793 #define MMTE_U_PM_ENABLE U_PM_ENABLE
794 #define MMTE_U_PM_CURRENT U_PM_CURRENT
795 #define MMTE_U_PM_INSN U_PM_INSN
796 #define MMTE_S_PM_ENABLE S_PM_ENABLE
797 #define MMTE_S_PM_CURRENT S_PM_CURRENT
798 #define MMTE_S_PM_INSN S_PM_INSN
799 #define MMTE_M_PM_ENABLE M_PM_ENABLE
800 #define MMTE_M_PM_CURRENT M_PM_CURRENT
801 #define MMTE_M_PM_INSN M_PM_INSN
802 #define MMTE_MASK (MMTE_U_PM_ENABLE | MMTE_U_PM_CURRENT | MMTE_U_PM_INSN | \
803 MMTE_S_PM_ENABLE | MMTE_S_PM_CURRENT | MMTE_S_PM_INSN | \
804 MMTE_M_PM_ENABLE | MMTE_M_PM_CURRENT | MMTE_M_PM_INSN | \
805 MMTE_PM_XS_BITS)
807 /* (v)smte CSR bits */
808 #define SMTE_PM_XS_BITS PM_XS_BITS
809 #define SMTE_U_PM_ENABLE U_PM_ENABLE
810 #define SMTE_U_PM_CURRENT U_PM_CURRENT
811 #define SMTE_U_PM_INSN U_PM_INSN
812 #define SMTE_S_PM_ENABLE S_PM_ENABLE
813 #define SMTE_S_PM_CURRENT S_PM_CURRENT
814 #define SMTE_S_PM_INSN S_PM_INSN
815 #define SMTE_MASK (SMTE_U_PM_ENABLE | SMTE_U_PM_CURRENT | SMTE_U_PM_INSN | \
816 SMTE_S_PM_ENABLE | SMTE_S_PM_CURRENT | SMTE_S_PM_INSN | \
817 SMTE_PM_XS_BITS)
819 /* umte CSR bits */
820 #define UMTE_U_PM_ENABLE U_PM_ENABLE
821 #define UMTE_U_PM_CURRENT U_PM_CURRENT
822 #define UMTE_U_PM_INSN U_PM_INSN
823 #define UMTE_MASK (UMTE_U_PM_ENABLE | MMTE_U_PM_CURRENT | UMTE_U_PM_INSN)
825 /* MISELECT, SISELECT, and VSISELECT bits (AIA) */
826 #define ISELECT_IPRIO0 0x30
827 #define ISELECT_IPRIO15 0x3f
828 #define ISELECT_IMSIC_EIDELIVERY 0x70
829 #define ISELECT_IMSIC_EITHRESHOLD 0x72
830 #define ISELECT_IMSIC_EIP0 0x80
831 #define ISELECT_IMSIC_EIP63 0xbf
832 #define ISELECT_IMSIC_EIE0 0xc0
833 #define ISELECT_IMSIC_EIE63 0xff
834 #define ISELECT_IMSIC_FIRST ISELECT_IMSIC_EIDELIVERY
835 #define ISELECT_IMSIC_LAST ISELECT_IMSIC_EIE63
836 #define ISELECT_MASK 0x1ff
838 /* Dummy [M|S|VS]ISELECT value for emulating [M|S|VS]TOPEI CSRs */
839 #define ISELECT_IMSIC_TOPEI (ISELECT_MASK + 1)
841 /* IMSIC bits (AIA) */
842 #define IMSIC_TOPEI_IID_SHIFT 16
843 #define IMSIC_TOPEI_IID_MASK 0x7ff
844 #define IMSIC_TOPEI_IPRIO_MASK 0x7ff
845 #define IMSIC_EIPx_BITS 32
846 #define IMSIC_EIEx_BITS 32
848 /* MTOPI and STOPI bits (AIA) */
849 #define TOPI_IID_SHIFT 16
850 #define TOPI_IID_MASK 0xfff
851 #define TOPI_IPRIO_MASK 0xff
853 /* Interrupt priority bits (AIA) */
854 #define IPRIO_IRQ_BITS 8
855 #define IPRIO_MMAXIPRIO 255
856 #define IPRIO_DEFAULT_UPPER 4
857 #define IPRIO_DEFAULT_MIDDLE (IPRIO_DEFAULT_UPPER + 12)
858 #define IPRIO_DEFAULT_M IPRIO_DEFAULT_MIDDLE
859 #define IPRIO_DEFAULT_S (IPRIO_DEFAULT_M + 3)
860 #define IPRIO_DEFAULT_SGEXT (IPRIO_DEFAULT_S + 3)
861 #define IPRIO_DEFAULT_VS (IPRIO_DEFAULT_SGEXT + 1)
862 #define IPRIO_DEFAULT_LOWER (IPRIO_DEFAULT_VS + 3)
864 /* HVICTL bits (AIA) */
865 #define HVICTL_VTI 0x40000000
866 #define HVICTL_IID 0x0fff0000
867 #define HVICTL_IPRIOM 0x00000100
868 #define HVICTL_IPRIO 0x000000ff
869 #define HVICTL_VALID_MASK \
870 (HVICTL_VTI | HVICTL_IID | HVICTL_IPRIOM | HVICTL_IPRIO)
872 /* seed CSR bits */
873 #define SEED_OPST (0b11 << 30)
874 #define SEED_OPST_BIST (0b00 << 30)
875 #define SEED_OPST_WAIT (0b01 << 30)
876 #define SEED_OPST_ES16 (0b10 << 30)
877 #define SEED_OPST_DEAD (0b11 << 30)
878 /* PMU related bits */
879 #define MIE_LCOFIE (1 << IRQ_PMU_OVF)
881 #define MHPMEVENT_BIT_OF BIT_ULL(63)
882 #define MHPMEVENTH_BIT_OF BIT(31)
883 #define MHPMEVENT_BIT_MINH BIT_ULL(62)
884 #define MHPMEVENTH_BIT_MINH BIT(30)
885 #define MHPMEVENT_BIT_SINH BIT_ULL(61)
886 #define MHPMEVENTH_BIT_SINH BIT(29)
887 #define MHPMEVENT_BIT_UINH BIT_ULL(60)
888 #define MHPMEVENTH_BIT_UINH BIT(28)
889 #define MHPMEVENT_BIT_VSINH BIT_ULL(59)
890 #define MHPMEVENTH_BIT_VSINH BIT(27)
891 #define MHPMEVENT_BIT_VUINH BIT_ULL(58)
892 #define MHPMEVENTH_BIT_VUINH BIT(26)
894 #define MHPMEVENT_SSCOF_MASK _ULL(0xFFFF000000000000)
895 #define MHPMEVENT_IDX_MASK 0xFFFFF
896 #define MHPMEVENT_SSCOF_RESVD 16
898 /* JVT CSR bits */
899 #define JVT_MODE 0x3F
900 #define JVT_BASE (~0x3F)
902 /* Debug Sdtrig CSR masks */
903 #define MCONTEXT32 0x0000003F
904 #define MCONTEXT64 0x0000000000001FFFULL
905 #define MCONTEXT32_HCONTEXT 0x0000007F
906 #define MCONTEXT64_HCONTEXT 0x0000000000003FFFULL
907 #endif