2 * Copyright (C) 2010 Red Hat, Inc.
4 * written by Gerd Hoffmann <kraxel@redhat.com>
6 * This program is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU General Public License as
8 * published by the Free Software Foundation; either version 2 or
9 * (at your option) version 3 of the License.
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, see <http://www.gnu.org/licenses/>.
20 #include "qemu/osdep.h"
21 #include "hw/pci/pci.h"
22 #include "hw/qdev-properties.h"
23 #include "hw/pci/msi.h"
24 #include "qemu/timer.h"
25 #include "qemu/bitops.h"
27 #include "qemu/module.h"
28 #include "qemu/error-report.h"
29 #include "hw/audio/soundhw.h"
30 #include "intel-hda.h"
31 #include "migration/vmstate.h"
32 #include "intel-hda-defs.h"
33 #include "sysemu/dma.h"
34 #include "qapi/error.h"
35 #include "qom/object.h"
37 /* --------------------------------------------------------------------- */
40 static Property hda_props
[] = {
41 DEFINE_PROP_UINT32("cad", HDACodecDevice
, cad
, -1),
42 DEFINE_PROP_END_OF_LIST()
45 static const TypeInfo hda_codec_bus_info
= {
48 .instance_size
= sizeof(HDACodecBus
),
51 void hda_codec_bus_init(DeviceState
*dev
, HDACodecBus
*bus
, size_t bus_size
,
52 hda_codec_response_func response
,
53 hda_codec_xfer_func xfer
)
55 qbus_init(bus
, bus_size
, TYPE_HDA_BUS
, dev
, NULL
);
56 bus
->response
= response
;
60 static void hda_codec_dev_realize(DeviceState
*qdev
, Error
**errp
)
62 HDACodecBus
*bus
= HDA_BUS(qdev
->parent_bus
);
63 HDACodecDevice
*dev
= HDA_CODEC_DEVICE(qdev
);
64 HDACodecDeviceClass
*cdc
= HDA_CODEC_DEVICE_GET_CLASS(dev
);
67 dev
->cad
= bus
->next_cad
;
70 error_setg(errp
, "HDA audio codec address is full");
73 bus
->next_cad
= dev
->cad
+ 1;
74 if (cdc
->init(dev
) != 0) {
75 error_setg(errp
, "HDA audio init failed");
79 static void hda_codec_dev_unrealize(DeviceState
*qdev
)
81 HDACodecDevice
*dev
= HDA_CODEC_DEVICE(qdev
);
82 HDACodecDeviceClass
*cdc
= HDA_CODEC_DEVICE_GET_CLASS(dev
);
89 HDACodecDevice
*hda_codec_find(HDACodecBus
*bus
, uint32_t cad
)
94 QTAILQ_FOREACH(kid
, &bus
->qbus
.children
, sibling
) {
95 DeviceState
*qdev
= kid
->child
;
96 cdev
= HDA_CODEC_DEVICE(qdev
);
97 if (cdev
->cad
== cad
) {
104 void hda_codec_response(HDACodecDevice
*dev
, bool solicited
, uint32_t response
)
106 HDACodecBus
*bus
= HDA_BUS(dev
->qdev
.parent_bus
);
107 bus
->response(dev
, solicited
, response
);
110 bool hda_codec_xfer(HDACodecDevice
*dev
, uint32_t stnr
, bool output
,
111 uint8_t *buf
, uint32_t len
)
113 HDACodecBus
*bus
= HDA_BUS(dev
->qdev
.parent_bus
);
114 return bus
->xfer(dev
, stnr
, output
, buf
, len
);
117 /* --------------------------------------------------------------------- */
118 /* intel hda emulation */
120 typedef struct IntelHDAStream IntelHDAStream
;
121 typedef struct IntelHDAState IntelHDAState
;
122 typedef struct IntelHDAReg IntelHDAReg
;
130 struct IntelHDAStream
{
143 uint32_t bsize
, be
, bp
;
146 struct IntelHDAState
{
183 IntelHDAStream st
[8];
186 MemoryRegion container
;
190 int64_t wall_base_ns
;
193 const IntelHDAReg
*last_reg
;
197 uint32_t repeat_count
;
205 #define TYPE_INTEL_HDA_GENERIC "intel-hda-generic"
207 DECLARE_INSTANCE_CHECKER(IntelHDAState
, INTEL_HDA
,
208 TYPE_INTEL_HDA_GENERIC
)
211 const char *name
; /* register name */
212 uint32_t size
; /* size in bytes */
213 uint32_t reset
; /* reset value */
214 uint32_t wmask
; /* write mask */
215 uint32_t wclear
; /* write 1 to clear bits */
216 uint32_t offset
; /* location in IntelHDAState */
217 uint32_t shift
; /* byte access entries for dwords */
219 void (*whandler
)(IntelHDAState
*d
, const IntelHDAReg
*reg
, uint32_t old
);
220 void (*rhandler
)(IntelHDAState
*d
, const IntelHDAReg
*reg
);
223 static void intel_hda_reset(DeviceState
*dev
);
225 /* --------------------------------------------------------------------- */
227 static hwaddr
intel_hda_addr(uint32_t lbase
, uint32_t ubase
)
229 return ((uint64_t)ubase
<< 32) | lbase
;
232 static void intel_hda_update_int_sts(IntelHDAState
*d
)
237 /* update controller status */
238 if (d
->rirb_sts
& ICH6_RBSTS_IRQ
) {
241 if (d
->rirb_sts
& ICH6_RBSTS_OVERRUN
) {
244 if (d
->state_sts
& d
->wake_en
) {
248 /* update stream status */
249 for (i
= 0; i
< 8; i
++) {
250 /* buffer completion interrupt */
251 if (d
->st
[i
].ctl
& (1 << 26)) {
256 /* update global status */
257 if (sts
& d
->int_ctl
) {
264 static void intel_hda_update_irq(IntelHDAState
*d
)
266 bool msi
= msi_enabled(&d
->pci
);
269 intel_hda_update_int_sts(d
);
270 if (d
->int_sts
& (1U << 31) && d
->int_ctl
& (1U << 31)) {
275 dprint(d
, 2, "%s: level %d [%s]\n", __func__
,
276 level
, msi
? "msi" : "intx");
279 msi_notify(&d
->pci
, 0);
282 pci_set_irq(&d
->pci
, level
);
286 static int intel_hda_send_command(IntelHDAState
*d
, uint32_t verb
)
288 uint32_t cad
, nid
, data
;
289 HDACodecDevice
*codec
;
290 HDACodecDeviceClass
*cdc
;
292 cad
= (verb
>> 28) & 0x0f;
293 if (verb
& (1 << 27)) {
294 /* indirect node addressing, not specified in HDA 1.0 */
295 dprint(d
, 1, "%s: indirect node addressing (guest bug?)\n", __func__
);
298 nid
= (verb
>> 20) & 0x7f;
299 data
= verb
& 0xfffff;
301 codec
= hda_codec_find(&d
->codecs
, cad
);
303 dprint(d
, 1, "%s: addressed non-existing codec\n", __func__
);
306 cdc
= HDA_CODEC_DEVICE_GET_CLASS(codec
);
307 cdc
->command(codec
, nid
, data
);
311 static void intel_hda_corb_run(IntelHDAState
*d
)
316 if (d
->ics
& ICH6_IRS_BUSY
) {
317 dprint(d
, 2, "%s: [icw] verb 0x%08x\n", __func__
, d
->icw
);
318 intel_hda_send_command(d
, d
->icw
);
323 if (!(d
->corb_ctl
& ICH6_CORBCTL_RUN
)) {
324 dprint(d
, 2, "%s: !run\n", __func__
);
327 if ((d
->corb_rp
& 0xff) == d
->corb_wp
) {
328 dprint(d
, 2, "%s: corb ring empty\n", __func__
);
331 if (d
->rirb_count
== d
->rirb_cnt
) {
332 dprint(d
, 2, "%s: rirb count reached\n", __func__
);
336 rp
= (d
->corb_rp
+ 1) & 0xff;
337 addr
= intel_hda_addr(d
->corb_lbase
, d
->corb_ubase
);
338 ldl_le_pci_dma(&d
->pci
, addr
+ 4 * rp
, &verb
, MEMTXATTRS_UNSPECIFIED
);
341 dprint(d
, 2, "%s: [rp 0x%x] verb 0x%08x\n", __func__
, rp
, verb
);
342 intel_hda_send_command(d
, verb
);
346 static void intel_hda_response(HDACodecDevice
*dev
, bool solicited
, uint32_t response
)
348 const MemTxAttrs attrs
= { .memory
= true };
349 HDACodecBus
*bus
= HDA_BUS(dev
->qdev
.parent_bus
);
350 IntelHDAState
*d
= container_of(bus
, IntelHDAState
, codecs
);
353 MemTxResult res
= MEMTX_OK
;
355 if (d
->ics
& ICH6_IRS_BUSY
) {
356 dprint(d
, 2, "%s: [irr] response 0x%x, cad 0x%x\n",
357 __func__
, response
, dev
->cad
);
359 d
->ics
&= ~(ICH6_IRS_BUSY
| 0xf0);
360 d
->ics
|= (ICH6_IRS_VALID
| (dev
->cad
<< 4));
364 if (!(d
->rirb_ctl
& ICH6_RBCTL_DMA_EN
)) {
365 dprint(d
, 1, "%s: rirb dma disabled, drop codec response\n", __func__
);
369 ex
= (solicited
? 0 : (1 << 4)) | dev
->cad
;
370 wp
= (d
->rirb_wp
+ 1) & 0xff;
371 addr
= intel_hda_addr(d
->rirb_lbase
, d
->rirb_ubase
);
372 res
|= stl_le_pci_dma(&d
->pci
, addr
+ 8 * wp
, response
, attrs
);
373 res
|= stl_le_pci_dma(&d
->pci
, addr
+ 8 * wp
+ 4, ex
, attrs
);
374 if (res
!= MEMTX_OK
&& (d
->rirb_ctl
& ICH6_RBCTL_OVERRUN_EN
)) {
375 d
->rirb_sts
|= ICH6_RBSTS_OVERRUN
;
376 intel_hda_update_irq(d
);
380 dprint(d
, 2, "%s: [wp 0x%x] response 0x%x, extra 0x%x\n",
381 __func__
, wp
, response
, ex
);
384 if (d
->rirb_count
== d
->rirb_cnt
) {
385 dprint(d
, 2, "%s: rirb count reached (%d)\n", __func__
, d
->rirb_count
);
386 if (d
->rirb_ctl
& ICH6_RBCTL_IRQ_EN
) {
387 d
->rirb_sts
|= ICH6_RBSTS_IRQ
;
388 intel_hda_update_irq(d
);
390 } else if ((d
->corb_rp
& 0xff) == d
->corb_wp
) {
391 dprint(d
, 2, "%s: corb ring empty (%d/%d)\n", __func__
,
392 d
->rirb_count
, d
->rirb_cnt
);
393 if (d
->rirb_ctl
& ICH6_RBCTL_IRQ_EN
) {
394 d
->rirb_sts
|= ICH6_RBSTS_IRQ
;
395 intel_hda_update_irq(d
);
400 static bool intel_hda_xfer(HDACodecDevice
*dev
, uint32_t stnr
, bool output
,
401 uint8_t *buf
, uint32_t len
)
403 const MemTxAttrs attrs
= MEMTXATTRS_UNSPECIFIED
;
404 HDACodecBus
*bus
= HDA_BUS(dev
->qdev
.parent_bus
);
405 IntelHDAState
*d
= container_of(bus
, IntelHDAState
, codecs
);
407 uint32_t s
, copy
, left
;
411 st
= output
? d
->st
+ 4 : d
->st
;
412 for (s
= 0; s
< 4; s
++) {
413 if (stnr
== ((st
[s
].ctl
>> 20) & 0x0f)) {
421 if (st
->bpl
== NULL
) {
427 while (left
> 0 && s
-- > 0) {
429 if (copy
> st
->bsize
- st
->lpib
)
430 copy
= st
->bsize
- st
->lpib
;
431 if (copy
> st
->bpl
[st
->be
].len
- st
->bp
)
432 copy
= st
->bpl
[st
->be
].len
- st
->bp
;
434 dprint(d
, 3, "dma: entry %d, pos %d/%d, copy %d\n",
435 st
->be
, st
->bp
, st
->bpl
[st
->be
].len
, copy
);
437 pci_dma_rw(&d
->pci
, st
->bpl
[st
->be
].addr
+ st
->bp
, buf
, copy
, !output
,
444 if (st
->bpl
[st
->be
].len
== st
->bp
) {
445 /* bpl entry filled */
446 if (st
->bpl
[st
->be
].flags
& 0x01) {
451 if (st
->be
== st
->bentries
) {
452 /* bpl wrap around */
458 if (d
->dp_lbase
& 0x01) {
460 addr
= intel_hda_addr(d
->dp_lbase
& ~0x01, d
->dp_ubase
);
461 stl_le_pci_dma(&d
->pci
, addr
+ 8 * s
, st
->lpib
, attrs
);
463 dprint(d
, 3, "dma: --\n");
466 st
->ctl
|= (1 << 26); /* buffer completion interrupt */
467 intel_hda_update_irq(d
);
472 static void intel_hda_parse_bdl(IntelHDAState
*d
, IntelHDAStream
*st
)
478 addr
= intel_hda_addr(st
->bdlp_lbase
, st
->bdlp_ubase
);
479 st
->bentries
= st
->lvi
+1;
481 st
->bpl
= g_new(bpl
, st
->bentries
);
482 for (i
= 0; i
< st
->bentries
; i
++, addr
+= 16) {
483 pci_dma_read(&d
->pci
, addr
, buf
, 16);
484 st
->bpl
[i
].addr
= le64_to_cpu(*(uint64_t *)buf
);
485 st
->bpl
[i
].len
= le32_to_cpu(*(uint32_t *)(buf
+ 8));
486 st
->bpl
[i
].flags
= le32_to_cpu(*(uint32_t *)(buf
+ 12));
487 dprint(d
, 1, "bdl/%d: 0x%" PRIx64
" +0x%x, 0x%x\n",
488 i
, st
->bpl
[i
].addr
, st
->bpl
[i
].len
, st
->bpl
[i
].flags
);
497 static void intel_hda_notify_codecs(IntelHDAState
*d
, uint32_t stream
, bool running
, bool output
)
500 HDACodecDevice
*cdev
;
502 QTAILQ_FOREACH(kid
, &d
->codecs
.qbus
.children
, sibling
) {
503 DeviceState
*qdev
= kid
->child
;
504 HDACodecDeviceClass
*cdc
;
506 cdev
= HDA_CODEC_DEVICE(qdev
);
507 cdc
= HDA_CODEC_DEVICE_GET_CLASS(cdev
);
509 cdc
->stream(cdev
, stream
, running
, output
);
514 /* --------------------------------------------------------------------- */
516 static void intel_hda_set_g_ctl(IntelHDAState
*d
, const IntelHDAReg
*reg
, uint32_t old
)
518 if ((d
->g_ctl
& ICH6_GCTL_RESET
) == 0) {
519 intel_hda_reset(DEVICE(d
));
523 static void intel_hda_set_wake_en(IntelHDAState
*d
, const IntelHDAReg
*reg
, uint32_t old
)
525 intel_hda_update_irq(d
);
528 static void intel_hda_set_state_sts(IntelHDAState
*d
, const IntelHDAReg
*reg
, uint32_t old
)
530 intel_hda_update_irq(d
);
533 static void intel_hda_set_int_ctl(IntelHDAState
*d
, const IntelHDAReg
*reg
, uint32_t old
)
535 intel_hda_update_irq(d
);
538 static void intel_hda_get_wall_clk(IntelHDAState
*d
, const IntelHDAReg
*reg
)
542 ns
= qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL
) - d
->wall_base_ns
;
543 d
->wall_clk
= (uint32_t)(ns
* 24 / 1000); /* 24 MHz */
546 static void intel_hda_set_corb_wp(IntelHDAState
*d
, const IntelHDAReg
*reg
, uint32_t old
)
548 intel_hda_corb_run(d
);
551 static void intel_hda_set_corb_ctl(IntelHDAState
*d
, const IntelHDAReg
*reg
, uint32_t old
)
553 intel_hda_corb_run(d
);
556 static void intel_hda_set_rirb_wp(IntelHDAState
*d
, const IntelHDAReg
*reg
, uint32_t old
)
558 if (d
->rirb_wp
& ICH6_RIRBWP_RST
) {
563 static void intel_hda_set_rirb_sts(IntelHDAState
*d
, const IntelHDAReg
*reg
, uint32_t old
)
565 intel_hda_update_irq(d
);
567 if ((old
& ICH6_RBSTS_IRQ
) && !(d
->rirb_sts
& ICH6_RBSTS_IRQ
)) {
568 /* cleared ICH6_RBSTS_IRQ */
570 intel_hda_corb_run(d
);
574 static void intel_hda_set_ics(IntelHDAState
*d
, const IntelHDAReg
*reg
, uint32_t old
)
576 if (d
->ics
& ICH6_IRS_BUSY
) {
577 intel_hda_corb_run(d
);
581 static void intel_hda_set_st_ctl(IntelHDAState
*d
, const IntelHDAReg
*reg
, uint32_t old
)
583 bool output
= reg
->stream
>= 4;
584 IntelHDAStream
*st
= d
->st
+ reg
->stream
;
586 if (st
->ctl
& 0x01) {
588 dprint(d
, 1, "st #%d: reset\n", reg
->stream
);
589 st
->ctl
= SD_STS_FIFO_READY
<< 24 | SD_CTL_STREAM_RESET
;
591 if ((st
->ctl
& 0x02) != (old
& 0x02)) {
592 uint32_t stnr
= (st
->ctl
>> 20) & 0x0f;
593 /* run bit flipped */
594 if (st
->ctl
& 0x02) {
596 dprint(d
, 1, "st #%d: start %d (ring buf %d bytes)\n",
597 reg
->stream
, stnr
, st
->cbl
);
598 intel_hda_parse_bdl(d
, st
);
599 intel_hda_notify_codecs(d
, stnr
, true, output
);
602 dprint(d
, 1, "st #%d: stop %d\n", reg
->stream
, stnr
);
603 intel_hda_notify_codecs(d
, stnr
, false, output
);
606 intel_hda_update_irq(d
);
609 /* --------------------------------------------------------------------- */
611 #define ST_REG(_n, _o) (0x80 + (_n) * 0x20 + (_o))
613 static const struct IntelHDAReg regtab
[] = {
615 [ ICH6_REG_GCAP
] = {
620 [ ICH6_REG_VMIN
] = {
624 [ ICH6_REG_VMAJ
] = {
629 [ ICH6_REG_OUTPAY
] = {
634 [ ICH6_REG_INPAY
] = {
639 [ ICH6_REG_GCTL
] = {
643 .offset
= offsetof(IntelHDAState
, g_ctl
),
644 .whandler
= intel_hda_set_g_ctl
,
646 [ ICH6_REG_WAKEEN
] = {
650 .offset
= offsetof(IntelHDAState
, wake_en
),
651 .whandler
= intel_hda_set_wake_en
,
653 [ ICH6_REG_STATESTS
] = {
658 .offset
= offsetof(IntelHDAState
, state_sts
),
659 .whandler
= intel_hda_set_state_sts
,
663 [ ICH6_REG_INTCTL
] = {
667 .offset
= offsetof(IntelHDAState
, int_ctl
),
668 .whandler
= intel_hda_set_int_ctl
,
670 [ ICH6_REG_INTSTS
] = {
674 .wclear
= 0xc00000ff,
675 .offset
= offsetof(IntelHDAState
, int_sts
),
679 [ ICH6_REG_WALLCLK
] = {
682 .offset
= offsetof(IntelHDAState
, wall_clk
),
683 .rhandler
= intel_hda_get_wall_clk
,
687 [ ICH6_REG_CORBLBASE
] = {
691 .offset
= offsetof(IntelHDAState
, corb_lbase
),
693 [ ICH6_REG_CORBUBASE
] = {
697 .offset
= offsetof(IntelHDAState
, corb_ubase
),
699 [ ICH6_REG_CORBWP
] = {
703 .offset
= offsetof(IntelHDAState
, corb_wp
),
704 .whandler
= intel_hda_set_corb_wp
,
706 [ ICH6_REG_CORBRP
] = {
710 .offset
= offsetof(IntelHDAState
, corb_rp
),
712 [ ICH6_REG_CORBCTL
] = {
716 .offset
= offsetof(IntelHDAState
, corb_ctl
),
717 .whandler
= intel_hda_set_corb_ctl
,
719 [ ICH6_REG_CORBSTS
] = {
724 .offset
= offsetof(IntelHDAState
, corb_sts
),
726 [ ICH6_REG_CORBSIZE
] = {
730 .offset
= offsetof(IntelHDAState
, corb_size
),
732 [ ICH6_REG_RIRBLBASE
] = {
736 .offset
= offsetof(IntelHDAState
, rirb_lbase
),
738 [ ICH6_REG_RIRBUBASE
] = {
742 .offset
= offsetof(IntelHDAState
, rirb_ubase
),
744 [ ICH6_REG_RIRBWP
] = {
748 .offset
= offsetof(IntelHDAState
, rirb_wp
),
749 .whandler
= intel_hda_set_rirb_wp
,
751 [ ICH6_REG_RINTCNT
] = {
755 .offset
= offsetof(IntelHDAState
, rirb_cnt
),
757 [ ICH6_REG_RIRBCTL
] = {
761 .offset
= offsetof(IntelHDAState
, rirb_ctl
),
763 [ ICH6_REG_RIRBSTS
] = {
768 .offset
= offsetof(IntelHDAState
, rirb_sts
),
769 .whandler
= intel_hda_set_rirb_sts
,
771 [ ICH6_REG_RIRBSIZE
] = {
775 .offset
= offsetof(IntelHDAState
, rirb_size
),
778 [ ICH6_REG_DPLBASE
] = {
782 .offset
= offsetof(IntelHDAState
, dp_lbase
),
784 [ ICH6_REG_DPUBASE
] = {
788 .offset
= offsetof(IntelHDAState
, dp_ubase
),
795 .offset
= offsetof(IntelHDAState
, icw
),
800 .offset
= offsetof(IntelHDAState
, irr
),
807 .offset
= offsetof(IntelHDAState
, ics
),
808 .whandler
= intel_hda_set_ics
,
811 #define HDA_STREAM(_t, _i) \
812 [ ST_REG(_i, ICH6_REG_SD_CTL) ] = { \
814 .name = _t stringify(_i) " CTL", \
816 .wmask = 0x1cff001f, \
817 .offset = offsetof(IntelHDAState, st[_i].ctl), \
818 .whandler = intel_hda_set_st_ctl, \
820 [ ST_REG(_i, ICH6_REG_SD_CTL) + 2] = { \
822 .name = _t stringify(_i) " CTL(stnr)", \
825 .wmask = 0x00ff0000, \
826 .offset = offsetof(IntelHDAState, st[_i].ctl), \
827 .whandler = intel_hda_set_st_ctl, \
829 [ ST_REG(_i, ICH6_REG_SD_STS)] = { \
831 .name = _t stringify(_i) " CTL(sts)", \
834 .wmask = 0x1c000000, \
835 .wclear = 0x1c000000, \
836 .offset = offsetof(IntelHDAState, st[_i].ctl), \
837 .whandler = intel_hda_set_st_ctl, \
838 .reset = SD_STS_FIFO_READY << 24 \
840 [ ST_REG(_i, ICH6_REG_SD_LPIB) ] = { \
842 .name = _t stringify(_i) " LPIB", \
844 .offset = offsetof(IntelHDAState, st[_i].lpib), \
846 [ ST_REG(_i, ICH6_REG_SD_CBL) ] = { \
848 .name = _t stringify(_i) " CBL", \
850 .wmask = 0xffffffff, \
851 .offset = offsetof(IntelHDAState, st[_i].cbl), \
853 [ ST_REG(_i, ICH6_REG_SD_LVI) ] = { \
855 .name = _t stringify(_i) " LVI", \
858 .offset = offsetof(IntelHDAState, st[_i].lvi), \
860 [ ST_REG(_i, ICH6_REG_SD_FIFOSIZE) ] = { \
862 .name = _t stringify(_i) " FIFOS", \
864 .reset = HDA_BUFFER_SIZE, \
866 [ ST_REG(_i, ICH6_REG_SD_FORMAT) ] = { \
868 .name = _t stringify(_i) " FMT", \
871 .offset = offsetof(IntelHDAState, st[_i].fmt), \
873 [ ST_REG(_i, ICH6_REG_SD_BDLPL) ] = { \
875 .name = _t stringify(_i) " BDLPL", \
877 .wmask = 0xffffff80, \
878 .offset = offsetof(IntelHDAState, st[_i].bdlp_lbase), \
880 [ ST_REG(_i, ICH6_REG_SD_BDLPU) ] = { \
882 .name = _t stringify(_i) " BDLPU", \
884 .wmask = 0xffffffff, \
885 .offset = offsetof(IntelHDAState, st[_i].bdlp_ubase), \
900 static const IntelHDAReg
*intel_hda_reg_find(IntelHDAState
*d
, hwaddr addr
)
902 const IntelHDAReg
*reg
;
904 if (addr
>= ARRAY_SIZE(regtab
)) {
908 if (reg
->name
== NULL
) {
914 dprint(d
, 1, "unknown register, addr 0x%x\n", (int) addr
);
918 static uint32_t *intel_hda_reg_addr(IntelHDAState
*d
, const IntelHDAReg
*reg
)
920 uint8_t *addr
= (void*)d
;
923 return (uint32_t*)addr
;
926 static void intel_hda_reg_write(IntelHDAState
*d
, const IntelHDAReg
*reg
, uint32_t val
,
936 qemu_log_mask(LOG_GUEST_ERROR
, "intel-hda: write to r/o reg %s\n",
942 time_t now
= time(NULL
);
943 if (d
->last_write
&& d
->last_reg
== reg
&& d
->last_val
== val
) {
945 if (d
->last_sec
!= now
) {
946 dprint(d
, 2, "previous register op repeated %d times\n", d
->repeat_count
);
951 if (d
->repeat_count
) {
952 dprint(d
, 2, "previous register op repeated %d times\n", d
->repeat_count
);
954 dprint(d
, 2, "write %-16s: 0x%x (%x)\n", reg
->name
, val
, wmask
);
962 assert(reg
->offset
!= 0);
964 addr
= intel_hda_reg_addr(d
, reg
);
969 wmask
<<= reg
->shift
;
973 *addr
|= wmask
& val
;
974 *addr
&= ~(val
& reg
->wclear
);
977 reg
->whandler(d
, reg
, old
);
981 static uint32_t intel_hda_reg_read(IntelHDAState
*d
, const IntelHDAReg
*reg
,
991 reg
->rhandler(d
, reg
);
994 if (reg
->offset
== 0) {
995 /* constant read-only register */
998 addr
= intel_hda_reg_addr(d
, reg
);
1006 time_t now
= time(NULL
);
1007 if (!d
->last_write
&& d
->last_reg
== reg
&& d
->last_val
== ret
) {
1009 if (d
->last_sec
!= now
) {
1010 dprint(d
, 2, "previous register op repeated %d times\n", d
->repeat_count
);
1012 d
->repeat_count
= 0;
1015 if (d
->repeat_count
) {
1016 dprint(d
, 2, "previous register op repeated %d times\n", d
->repeat_count
);
1018 dprint(d
, 2, "read %-16s: 0x%x (%x)\n", reg
->name
, ret
, rmask
);
1023 d
->repeat_count
= 0;
1029 static void intel_hda_regs_reset(IntelHDAState
*d
)
1034 for (i
= 0; i
< ARRAY_SIZE(regtab
); i
++) {
1035 if (regtab
[i
].name
== NULL
) {
1038 if (regtab
[i
].offset
== 0) {
1041 addr
= intel_hda_reg_addr(d
, regtab
+ i
);
1042 *addr
= regtab
[i
].reset
;
1046 /* --------------------------------------------------------------------- */
1048 static void intel_hda_mmio_write(void *opaque
, hwaddr addr
, uint64_t val
,
1051 IntelHDAState
*d
= opaque
;
1052 const IntelHDAReg
*reg
= intel_hda_reg_find(d
, addr
);
1054 intel_hda_reg_write(d
, reg
, val
, MAKE_64BIT_MASK(0, size
* 8));
1057 static uint64_t intel_hda_mmio_read(void *opaque
, hwaddr addr
, unsigned size
)
1059 IntelHDAState
*d
= opaque
;
1060 const IntelHDAReg
*reg
= intel_hda_reg_find(d
, addr
);
1062 return intel_hda_reg_read(d
, reg
, MAKE_64BIT_MASK(0, size
* 8));
1065 static const MemoryRegionOps intel_hda_mmio_ops
= {
1066 .read
= intel_hda_mmio_read
,
1067 .write
= intel_hda_mmio_write
,
1069 .min_access_size
= 1,
1070 .max_access_size
= 4,
1072 .endianness
= DEVICE_NATIVE_ENDIAN
,
1075 /* --------------------------------------------------------------------- */
1077 static void intel_hda_reset(DeviceState
*dev
)
1080 IntelHDAState
*d
= INTEL_HDA(dev
);
1081 HDACodecDevice
*cdev
;
1083 intel_hda_regs_reset(d
);
1084 d
->wall_base_ns
= qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL
);
1087 QTAILQ_FOREACH(kid
, &d
->codecs
.qbus
.children
, sibling
) {
1088 DeviceState
*qdev
= kid
->child
;
1089 cdev
= HDA_CODEC_DEVICE(qdev
);
1090 device_legacy_reset(DEVICE(cdev
));
1091 d
->state_sts
|= (1 << cdev
->cad
);
1093 intel_hda_update_irq(d
);
1096 static void intel_hda_realize(PCIDevice
*pci
, Error
**errp
)
1098 IntelHDAState
*d
= INTEL_HDA(pci
);
1099 uint8_t *conf
= d
->pci
.config
;
1103 d
->name
= object_get_typename(OBJECT(d
));
1105 pci_config_set_interrupt_pin(conf
, 1);
1107 /* HDCTL off 0x40 bit 0 selects signaling mode (1-HDA, 0 - Ac97) 18.1.19 */
1110 if (d
->msi
!= ON_OFF_AUTO_OFF
) {
1111 ret
= msi_init(&d
->pci
, d
->old_msi_addr
? 0x50 : 0x60,
1112 1, true, false, &err
);
1113 /* Any error other than -ENOTSUP(board's MSI support is broken)
1114 * is a programming error */
1115 assert(!ret
|| ret
== -ENOTSUP
);
1116 if (ret
&& d
->msi
== ON_OFF_AUTO_ON
) {
1117 /* Can't satisfy user's explicit msi=on request, fail */
1118 error_append_hint(&err
, "You have to use msi=auto (default) or "
1119 "msi=off with this machine type.\n");
1120 error_propagate(errp
, err
);
1123 assert(!err
|| d
->msi
== ON_OFF_AUTO_AUTO
);
1124 /* With msi=auto, we fall back to MSI off silently */
1128 memory_region_init(&d
->container
, OBJECT(d
),
1129 "intel-hda-container", 0x4000);
1130 memory_region_init_io(&d
->mmio
, OBJECT(d
), &intel_hda_mmio_ops
, d
,
1131 "intel-hda", 0x2000);
1132 memory_region_add_subregion(&d
->container
, 0x0000, &d
->mmio
);
1133 memory_region_init_alias(&d
->alias
, OBJECT(d
), "intel-hda-alias",
1134 &d
->mmio
, 0, 0x2000);
1135 memory_region_add_subregion(&d
->container
, 0x2000, &d
->alias
);
1136 pci_register_bar(&d
->pci
, 0, 0, &d
->container
);
1138 hda_codec_bus_init(DEVICE(pci
), &d
->codecs
, sizeof(d
->codecs
),
1139 intel_hda_response
, intel_hda_xfer
);
1142 static void intel_hda_exit(PCIDevice
*pci
)
1144 IntelHDAState
*d
= INTEL_HDA(pci
);
1146 msi_uninit(&d
->pci
);
1149 static int intel_hda_post_load(void *opaque
, int version
)
1151 IntelHDAState
* d
= opaque
;
1154 dprint(d
, 1, "%s\n", __func__
);
1155 for (i
= 0; i
< ARRAY_SIZE(d
->st
); i
++) {
1156 if (d
->st
[i
].ctl
& 0x02) {
1157 intel_hda_parse_bdl(d
, &d
->st
[i
]);
1160 intel_hda_update_irq(d
);
1164 static const VMStateDescription vmstate_intel_hda_stream
= {
1165 .name
= "intel-hda-stream",
1167 .fields
= (VMStateField
[]) {
1168 VMSTATE_UINT32(ctl
, IntelHDAStream
),
1169 VMSTATE_UINT32(lpib
, IntelHDAStream
),
1170 VMSTATE_UINT32(cbl
, IntelHDAStream
),
1171 VMSTATE_UINT32(lvi
, IntelHDAStream
),
1172 VMSTATE_UINT32(fmt
, IntelHDAStream
),
1173 VMSTATE_UINT32(bdlp_lbase
, IntelHDAStream
),
1174 VMSTATE_UINT32(bdlp_ubase
, IntelHDAStream
),
1175 VMSTATE_END_OF_LIST()
1179 static const VMStateDescription vmstate_intel_hda
= {
1180 .name
= "intel-hda",
1182 .post_load
= intel_hda_post_load
,
1183 .fields
= (VMStateField
[]) {
1184 VMSTATE_PCI_DEVICE(pci
, IntelHDAState
),
1187 VMSTATE_UINT32(g_ctl
, IntelHDAState
),
1188 VMSTATE_UINT32(wake_en
, IntelHDAState
),
1189 VMSTATE_UINT32(state_sts
, IntelHDAState
),
1190 VMSTATE_UINT32(int_ctl
, IntelHDAState
),
1191 VMSTATE_UINT32(int_sts
, IntelHDAState
),
1192 VMSTATE_UINT32(wall_clk
, IntelHDAState
),
1193 VMSTATE_UINT32(corb_lbase
, IntelHDAState
),
1194 VMSTATE_UINT32(corb_ubase
, IntelHDAState
),
1195 VMSTATE_UINT32(corb_rp
, IntelHDAState
),
1196 VMSTATE_UINT32(corb_wp
, IntelHDAState
),
1197 VMSTATE_UINT32(corb_ctl
, IntelHDAState
),
1198 VMSTATE_UINT32(corb_sts
, IntelHDAState
),
1199 VMSTATE_UINT32(corb_size
, IntelHDAState
),
1200 VMSTATE_UINT32(rirb_lbase
, IntelHDAState
),
1201 VMSTATE_UINT32(rirb_ubase
, IntelHDAState
),
1202 VMSTATE_UINT32(rirb_wp
, IntelHDAState
),
1203 VMSTATE_UINT32(rirb_cnt
, IntelHDAState
),
1204 VMSTATE_UINT32(rirb_ctl
, IntelHDAState
),
1205 VMSTATE_UINT32(rirb_sts
, IntelHDAState
),
1206 VMSTATE_UINT32(rirb_size
, IntelHDAState
),
1207 VMSTATE_UINT32(dp_lbase
, IntelHDAState
),
1208 VMSTATE_UINT32(dp_ubase
, IntelHDAState
),
1209 VMSTATE_UINT32(icw
, IntelHDAState
),
1210 VMSTATE_UINT32(irr
, IntelHDAState
),
1211 VMSTATE_UINT32(ics
, IntelHDAState
),
1212 VMSTATE_STRUCT_ARRAY(st
, IntelHDAState
, 8, 0,
1213 vmstate_intel_hda_stream
,
1216 /* additional state info */
1217 VMSTATE_UINT32(rirb_count
, IntelHDAState
),
1218 VMSTATE_INT64(wall_base_ns
, IntelHDAState
),
1220 VMSTATE_END_OF_LIST()
1224 static Property intel_hda_properties
[] = {
1225 DEFINE_PROP_UINT32("debug", IntelHDAState
, debug
, 0),
1226 DEFINE_PROP_ON_OFF_AUTO("msi", IntelHDAState
, msi
, ON_OFF_AUTO_AUTO
),
1227 DEFINE_PROP_BOOL("old_msi_addr", IntelHDAState
, old_msi_addr
, false),
1228 DEFINE_PROP_END_OF_LIST(),
1231 static void intel_hda_class_init(ObjectClass
*klass
, void *data
)
1233 DeviceClass
*dc
= DEVICE_CLASS(klass
);
1234 PCIDeviceClass
*k
= PCI_DEVICE_CLASS(klass
);
1236 k
->realize
= intel_hda_realize
;
1237 k
->exit
= intel_hda_exit
;
1238 k
->vendor_id
= PCI_VENDOR_ID_INTEL
;
1239 k
->class_id
= PCI_CLASS_MULTIMEDIA_HD_AUDIO
;
1240 dc
->reset
= intel_hda_reset
;
1241 dc
->vmsd
= &vmstate_intel_hda
;
1242 device_class_set_props(dc
, intel_hda_properties
);
1245 static void intel_hda_class_init_ich6(ObjectClass
*klass
, void *data
)
1247 DeviceClass
*dc
= DEVICE_CLASS(klass
);
1248 PCIDeviceClass
*k
= PCI_DEVICE_CLASS(klass
);
1250 k
->device_id
= 0x2668;
1252 set_bit(DEVICE_CATEGORY_SOUND
, dc
->categories
);
1253 dc
->desc
= "Intel HD Audio Controller (ich6)";
1256 static void intel_hda_class_init_ich9(ObjectClass
*klass
, void *data
)
1258 DeviceClass
*dc
= DEVICE_CLASS(klass
);
1259 PCIDeviceClass
*k
= PCI_DEVICE_CLASS(klass
);
1261 k
->device_id
= 0x293e;
1263 set_bit(DEVICE_CATEGORY_SOUND
, dc
->categories
);
1264 dc
->desc
= "Intel HD Audio Controller (ich9)";
1267 static const TypeInfo intel_hda_info
= {
1268 .name
= TYPE_INTEL_HDA_GENERIC
,
1269 .parent
= TYPE_PCI_DEVICE
,
1270 .instance_size
= sizeof(IntelHDAState
),
1271 .class_init
= intel_hda_class_init
,
1273 .interfaces
= (InterfaceInfo
[]) {
1274 { INTERFACE_CONVENTIONAL_PCI_DEVICE
},
1279 static const TypeInfo intel_hda_info_ich6
= {
1280 .name
= "intel-hda",
1281 .parent
= TYPE_INTEL_HDA_GENERIC
,
1282 .class_init
= intel_hda_class_init_ich6
,
1285 static const TypeInfo intel_hda_info_ich9
= {
1286 .name
= "ich9-intel-hda",
1287 .parent
= TYPE_INTEL_HDA_GENERIC
,
1288 .class_init
= intel_hda_class_init_ich9
,
1291 static void hda_codec_device_class_init(ObjectClass
*klass
, void *data
)
1293 DeviceClass
*k
= DEVICE_CLASS(klass
);
1294 k
->realize
= hda_codec_dev_realize
;
1295 k
->unrealize
= hda_codec_dev_unrealize
;
1296 set_bit(DEVICE_CATEGORY_SOUND
, k
->categories
);
1297 k
->bus_type
= TYPE_HDA_BUS
;
1298 device_class_set_props(k
, hda_props
);
1301 static const TypeInfo hda_codec_device_type_info
= {
1302 .name
= TYPE_HDA_CODEC_DEVICE
,
1303 .parent
= TYPE_DEVICE
,
1304 .instance_size
= sizeof(HDACodecDevice
),
1306 .class_size
= sizeof(HDACodecDeviceClass
),
1307 .class_init
= hda_codec_device_class_init
,
1311 * create intel hda controller with codec attached to it,
1312 * so '-soundhw hda' works.
1314 static int intel_hda_and_codec_init(PCIBus
*bus
)
1316 DeviceState
*controller
;
1320 warn_report("'-soundhw hda' is deprecated, "
1321 "please use '-device intel-hda -device hda-duplex' instead");
1322 controller
= DEVICE(pci_create_simple(bus
, -1, "intel-hda"));
1323 hdabus
= QLIST_FIRST(&controller
->child_bus
);
1324 codec
= qdev_new("hda-duplex");
1325 qdev_realize_and_unref(codec
, hdabus
, &error_fatal
);
1329 static void intel_hda_register_types(void)
1331 type_register_static(&hda_codec_bus_info
);
1332 type_register_static(&intel_hda_info
);
1333 type_register_static(&intel_hda_info_ich6
);
1334 type_register_static(&intel_hda_info_ich9
);
1335 type_register_static(&hda_codec_device_type_info
);
1336 pci_register_soundhw("hda", "Intel HD Audio", intel_hda_and_codec_init
);
1339 type_init(intel_hda_register_types
)