4 * The code in this source file is derived from release 2a of the SoftFloat
5 * IEC/IEEE Floating-point Arithmetic Package. Those parts of the code (and
6 * some later contributions) are provided under that license, as detailed below.
7 * It has subsequently been modified by contributors to the QEMU Project,
8 * so some portions are provided under:
9 * the SoftFloat-2a license
13 * Any future contributions to this file after December 1st 2014 will be
14 * taken to be licensed under the Softfloat-2a license unless specifically
15 * indicated otherwise.
19 ===============================================================================
20 This C source fragment is part of the SoftFloat IEC/IEEE Floating-point
21 Arithmetic Package, Release 2a.
23 Written by John R. Hauser. This work was made possible in part by the
24 International Computer Science Institute, located at Suite 600, 1947 Center
25 Street, Berkeley, California 94704. Funding was partially provided by the
26 National Science Foundation under grant MIP-9311980. The original version
27 of this code was written as part of a project to build a fixed-point vector
28 processor in collaboration with the University of California at Berkeley,
29 overseen by Profs. Nelson Morgan and John Wawrzynek. More information
30 is available through the Web page `http://HTTP.CS.Berkeley.EDU/~jhauser/
31 arithmetic/SoftFloat.html'.
33 THIS SOFTWARE IS DISTRIBUTED AS IS, FOR FREE. Although reasonable effort
34 has been made to avoid it, THIS SOFTWARE MAY CONTAIN FAULTS THAT WILL AT
35 TIMES RESULT IN INCORRECT BEHAVIOR. USE OF THIS SOFTWARE IS RESTRICTED TO
36 PERSONS AND ORGANIZATIONS WHO CAN AND WILL TAKE FULL RESPONSIBILITY FOR ANY
37 AND ALL LOSSES, COSTS, OR OTHER PROBLEMS ARISING FROM ITS USE.
39 Derivative works are acceptable, even for commercial purposes, so long as
40 (1) they include prominent notice that the work is derivative, and (2) they
41 include prominent notice akin to these four paragraphs for those parts of
42 this code that are retained.
44 ===============================================================================
48 * Copyright (c) 2006, Fabrice Bellard
49 * All rights reserved.
51 * Redistribution and use in source and binary forms, with or without
52 * modification, are permitted provided that the following conditions are met:
54 * 1. Redistributions of source code must retain the above copyright notice,
55 * this list of conditions and the following disclaimer.
57 * 2. Redistributions in binary form must reproduce the above copyright notice,
58 * this list of conditions and the following disclaimer in the documentation
59 * and/or other materials provided with the distribution.
61 * 3. Neither the name of the copyright holder nor the names of its contributors
62 * may be used to endorse or promote products derived from this software without
63 * specific prior written permission.
65 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
66 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
67 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
68 * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
69 * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
70 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
71 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
72 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
73 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
74 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
75 * THE POSSIBILITY OF SUCH DAMAGE.
78 /* Portions of this work are licensed under the terms of the GNU GPL,
79 * version 2 or later. See the COPYING file in the top-level directory.
83 * Define whether architecture deviates from IEEE in not supporting
84 * signaling NaNs (so all NaNs are treated as quiet).
86 static inline bool no_signaling_nans(float_status *status)
88 #if defined(TARGET_XTENSA)
89 return status->no_signaling_nans;
95 /* Define how the architecture discriminates signaling NaNs.
96 * This done with the most significant bit of the fraction.
97 * In IEEE 754-1985 this was implementation defined, but in IEEE 754-2008
98 * the msb must be zero. MIPS is (so far) unique in supporting both the
99 * 2008 revision and backward compatibility with their original choice.
100 * Thus for MIPS we must make the choice at runtime.
102 static inline bool snan_bit_is_one(float_status *status)
104 #if defined(TARGET_MIPS)
105 return status->snan_bit_is_one;
106 #elif defined(TARGET_HPPA) || defined(TARGET_SH4)
113 /*----------------------------------------------------------------------------
114 | For the deconstructed floating-point with fraction FRAC, return true
115 | if the fraction represents a signalling NaN; otherwise false.
116 *----------------------------------------------------------------------------*/
118 static bool parts_is_snan_frac(uint64_t frac, float_status *status)
120 if (no_signaling_nans(status)) {
123 bool msb = extract64(frac, DECOMPOSED_BINARY_POINT - 1, 1);
124 return msb == snan_bit_is_one(status);
128 /*----------------------------------------------------------------------------
129 | The pattern for a default generated deconstructed floating-point NaN.
130 *----------------------------------------------------------------------------*/
132 static void parts64_default_nan(FloatParts64 *p, float_status *status)
137 #if defined(TARGET_SPARC) || defined(TARGET_M68K)
138 /* !snan_bit_is_one, set all bits */
139 frac = (1ULL << DECOMPOSED_BINARY_POINT) - 1;
140 #elif defined(TARGET_I386) || defined(TARGET_X86_64) \
141 || defined(TARGET_MICROBLAZE)
142 /* !snan_bit_is_one, set sign and msb */
143 frac = 1ULL << (DECOMPOSED_BINARY_POINT - 1);
145 #elif defined(TARGET_HPPA)
146 /* snan_bit_is_one, set msb-1. */
147 frac = 1ULL << (DECOMPOSED_BINARY_POINT - 2);
148 #elif defined(TARGET_HEXAGON)
153 * This case is true for Alpha, ARM, MIPS, OpenRISC, PPC, RISC-V,
154 * S390, SH4, TriCore, and Xtensa. Our other supported targets,
155 * CRIS, Nios2, and Tile, do not have floating-point.
157 if (snan_bit_is_one(status)) {
158 /* set all bits other than msb */
159 frac = (1ULL << (DECOMPOSED_BINARY_POINT - 1)) - 1;
162 frac = 1ULL << (DECOMPOSED_BINARY_POINT - 1);
166 *p = (FloatParts64) {
167 .cls = float_class_qnan,
174 static void parts128_default_nan(FloatParts128 *p, float_status *status)
177 * Extrapolate from the choices made by parts64_default_nan to fill
178 * in the quad-floating format. If the low bit is set, assume we
179 * want to set all non-snan bits.
182 parts64_default_nan(&p64, status);
184 *p = (FloatParts128) {
185 .cls = float_class_qnan,
189 .frac_lo = -(p64.frac & 1)
193 /*----------------------------------------------------------------------------
194 | Returns a quiet NaN from a signalling NaN for the deconstructed
195 | floating-point parts.
196 *----------------------------------------------------------------------------*/
198 static uint64_t parts_silence_nan_frac(uint64_t frac, float_status *status)
200 g_assert(!no_signaling_nans(status));
201 g_assert(!status->default_nan_mode);
203 /* The only snan_bit_is_one target without default_nan_mode is HPPA. */
204 if (snan_bit_is_one(status)) {
205 frac &= ~(1ULL << (DECOMPOSED_BINARY_POINT - 1));
206 frac |= 1ULL << (DECOMPOSED_BINARY_POINT - 2);
208 frac |= 1ULL << (DECOMPOSED_BINARY_POINT - 1);
213 static void parts64_silence_nan(FloatParts64 *p, float_status *status)
215 p->frac = parts_silence_nan_frac(p->frac, status);
216 p->cls = float_class_qnan;
219 static void parts128_silence_nan(FloatParts128 *p, float_status *status)
221 p->frac_hi = parts_silence_nan_frac(p->frac_hi, status);
222 p->cls = float_class_qnan;
225 /*----------------------------------------------------------------------------
226 | The pattern for a default generated extended double-precision NaN.
227 *----------------------------------------------------------------------------*/
228 floatx80 floatx80_default_nan(float_status *status)
232 /* None of the targets that have snan_bit_is_one use floatx80. */
233 assert(!snan_bit_is_one(status));
234 #if defined(TARGET_M68K)
235 r.low = UINT64_C(0xFFFFFFFFFFFFFFFF);
239 r.low = UINT64_C(0xC000000000000000);
245 /*----------------------------------------------------------------------------
246 | The pattern for a default generated extended double-precision inf.
247 *----------------------------------------------------------------------------*/
249 #define floatx80_infinity_high 0x7FFF
250 #if defined(TARGET_M68K)
251 #define floatx80_infinity_low UINT64_C(0x0000000000000000)
253 #define floatx80_infinity_low UINT64_C(0x8000000000000000)
256 const floatx80 floatx80_infinity
257 = make_floatx80_init(floatx80_infinity_high, floatx80_infinity_low);
259 /*----------------------------------------------------------------------------
260 | Internal canonical NaN format.
261 *----------------------------------------------------------------------------*/
267 /*----------------------------------------------------------------------------
268 | Returns 1 if the half-precision floating-point value `a' is a quiet
269 | NaN; otherwise returns 0.
270 *----------------------------------------------------------------------------*/
272 bool float16_is_quiet_nan(float16 a_, float_status *status)
274 if (no_signaling_nans(status)) {
275 return float16_is_any_nan(a_);
277 uint16_t a = float16_val(a_);
278 if (snan_bit_is_one(status)) {
279 return (((a >> 9) & 0x3F) == 0x3E) && (a & 0x1FF);
282 return ((a >> 9) & 0x3F) == 0x3F;
287 /*----------------------------------------------------------------------------
288 | Returns 1 if the bfloat16 value `a' is a quiet
289 | NaN; otherwise returns 0.
290 *----------------------------------------------------------------------------*/
292 bool bfloat16_is_quiet_nan(bfloat16 a_, float_status *status)
294 if (no_signaling_nans(status)) {
295 return bfloat16_is_any_nan(a_);
298 if (snan_bit_is_one(status)) {
299 return (((a >> 6) & 0x1FF) == 0x1FE) && (a & 0x3F);
301 return ((a >> 6) & 0x1FF) == 0x1FF;
306 /*----------------------------------------------------------------------------
307 | Returns 1 if the half-precision floating-point value `a' is a signaling
308 | NaN; otherwise returns 0.
309 *----------------------------------------------------------------------------*/
311 bool float16_is_signaling_nan(float16 a_, float_status *status)
313 if (no_signaling_nans(status)) {
316 uint16_t a = float16_val(a_);
317 if (snan_bit_is_one(status)) {
318 return ((a >> 9) & 0x3F) == 0x3F;
320 return (((a >> 9) & 0x3F) == 0x3E) && (a & 0x1FF);
325 /*----------------------------------------------------------------------------
326 | Returns 1 if the bfloat16 value `a' is a signaling
327 | NaN; otherwise returns 0.
328 *----------------------------------------------------------------------------*/
330 bool bfloat16_is_signaling_nan(bfloat16 a_, float_status *status)
332 if (no_signaling_nans(status)) {
336 if (snan_bit_is_one(status)) {
337 return ((a >> 6) & 0x1FF) == 0x1FF;
339 return (((a >> 6) & 0x1FF) == 0x1FE) && (a & 0x3F);
344 /*----------------------------------------------------------------------------
345 | Returns 1 if the single-precision floating-point value `a' is a quiet
346 | NaN; otherwise returns 0.
347 *----------------------------------------------------------------------------*/
349 bool float32_is_quiet_nan(float32 a_, float_status *status)
351 if (no_signaling_nans(status)) {
352 return float32_is_any_nan(a_);
354 uint32_t a = float32_val(a_);
355 if (snan_bit_is_one(status)) {
356 return (((a >> 22) & 0x1FF) == 0x1FE) && (a & 0x003FFFFF);
358 return ((uint32_t)(a << 1) >= 0xFF800000);
363 /*----------------------------------------------------------------------------
364 | Returns 1 if the single-precision floating-point value `a' is a signaling
365 | NaN; otherwise returns 0.
366 *----------------------------------------------------------------------------*/
368 bool float32_is_signaling_nan(float32 a_, float_status *status)
370 if (no_signaling_nans(status)) {
373 uint32_t a = float32_val(a_);
374 if (snan_bit_is_one(status)) {
375 return ((uint32_t)(a << 1) >= 0xFF800000);
377 return (((a >> 22) & 0x1FF) == 0x1FE) && (a & 0x003FFFFF);
382 /*----------------------------------------------------------------------------
383 | Returns the result of converting the single-precision floating-point NaN
384 | `a' to the canonical NaN format. If `a' is a signaling NaN, the invalid
385 | exception is raised.
386 *----------------------------------------------------------------------------*/
388 static commonNaNT float32ToCommonNaN(float32 a, float_status *status)
392 if (float32_is_signaling_nan(a, status)) {
393 float_raise(float_flag_invalid, status);
395 z.sign = float32_val(a) >> 31;
397 z.high = ((uint64_t)float32_val(a)) << 41;
401 /*----------------------------------------------------------------------------
402 | Returns the result of converting the canonical NaN `a' to the single-
403 | precision floating-point format.
404 *----------------------------------------------------------------------------*/
406 static float32 commonNaNToFloat32(commonNaNT a, float_status *status)
408 uint32_t mantissa = a.high >> 41;
410 if (status->default_nan_mode) {
411 return float32_default_nan(status);
416 (((uint32_t)a.sign) << 31) | 0x7F800000 | (a.high >> 41));
418 return float32_default_nan(status);
422 /*----------------------------------------------------------------------------
423 | Select which NaN to propagate for a two-input operation.
424 | IEEE754 doesn't specify all the details of this, so the
425 | algorithm is target-specific.
426 | The routine is passed various bits of information about the
427 | two NaNs and should return 0 to select NaN a and 1 for NaN b.
428 | Note that signalling NaNs are always squashed to quiet NaNs
429 | by the caller, by calling floatXX_silence_nan() before
432 | aIsLargerSignificand is only valid if both a and b are NaNs
433 | of some kind, and is true if a has the larger significand,
434 | or if both a and b have the same significand but a is
435 | positive but b is negative. It is only needed for the x87
437 *----------------------------------------------------------------------------*/
439 static int pickNaN(FloatClass a_cls, FloatClass b_cls,
440 bool aIsLargerSignificand, float_status *status)
442 #if defined(TARGET_ARM) || defined(TARGET_MIPS) || defined(TARGET_HPPA)
443 /* ARM mandated NaN propagation rules (see FPProcessNaNs()), take
445 * 1. A if it is signaling
446 * 2. B if it is signaling
449 * A signaling NaN is always quietened before returning it.
451 /* According to MIPS specifications, if one of the two operands is
452 * a sNaN, a new qNaN has to be generated. This is done in
453 * floatXX_silence_nan(). For qNaN inputs the specifications
454 * says: "When possible, this QNaN result is one of the operand QNaN
455 * values." In practice it seems that most implementations choose
456 * the first operand if both operands are qNaN. In short this gives
457 * the following rules:
458 * 1. A if it is signaling
459 * 2. B if it is signaling
462 * A signaling NaN is always silenced before returning it.
464 if (is_snan(a_cls)) {
466 } else if (is_snan(b_cls)) {
468 } else if (is_qnan(a_cls)) {
473 #elif defined(TARGET_PPC) || defined(TARGET_M68K)
474 /* PowerPC propagation rules:
475 * 1. A if it sNaN or qNaN
476 * 2. B if it sNaN or qNaN
477 * A signaling NaN is always silenced before returning it.
479 /* M68000 FAMILY PROGRAMMER'S REFERENCE MANUAL
480 * 3.4 FLOATING-POINT INSTRUCTION DETAILS
481 * If either operand, but not both operands, of an operation is a
482 * nonsignaling NaN, then that NaN is returned as the result. If both
483 * operands are nonsignaling NaNs, then the destination operand
484 * nonsignaling NaN is returned as the result.
485 * If either operand to an operation is a signaling NaN (SNaN), then the
486 * SNaN bit is set in the FPSR EXC byte. If the SNaN exception enable bit
487 * is set in the FPCR ENABLE byte, then the exception is taken and the
488 * destination is not modified. If the SNaN exception enable bit is not
489 * set, setting the SNaN bit in the operand to a one converts the SNaN to
490 * a nonsignaling NaN. The operation then continues as described in the
491 * preceding paragraph for nonsignaling NaNs.
498 #elif defined(TARGET_XTENSA)
500 * Xtensa has two NaN propagation modes.
501 * Which one is active is controlled by float_status::use_first_nan.
503 if (status->use_first_nan) {
517 /* This implements x87 NaN propagation rules:
518 * SNaN + QNaN => return the QNaN
519 * two SNaNs => return the one with the larger significand, silenced
520 * two QNaNs => return the one with the larger significand
521 * SNaN and a non-NaN => return the SNaN, silenced
522 * QNaN and a non-NaN => return the QNaN
524 * If we get down to comparing significands and they are the same,
525 * return the NaN with the positive sign bit (if any).
527 if (is_snan(a_cls)) {
528 if (is_snan(b_cls)) {
529 return aIsLargerSignificand ? 0 : 1;
531 return is_qnan(b_cls) ? 1 : 0;
532 } else if (is_qnan(a_cls)) {
533 if (is_snan(b_cls) || !is_qnan(b_cls)) {
536 return aIsLargerSignificand ? 0 : 1;
544 /*----------------------------------------------------------------------------
545 | Select which NaN to propagate for a three-input operation.
546 | For the moment we assume that no CPU needs the 'larger significand'
548 | Return values : 0 : a; 1 : b; 2 : c; 3 : default-NaN
549 *----------------------------------------------------------------------------*/
550 static int pickNaNMulAdd(FloatClass a_cls, FloatClass b_cls, FloatClass c_cls,
551 bool infzero, float_status *status)
553 #if defined(TARGET_ARM)
554 /* For ARM, the (inf,zero,qnan) case sets InvalidOp and returns
557 if (infzero && is_qnan(c_cls)) {
558 float_raise(float_flag_invalid, status);
562 /* This looks different from the ARM ARM pseudocode, because the ARM ARM
563 * puts the operands to a fused mac operation (a*b)+c in the order c,a,b.
565 if (is_snan(c_cls)) {
567 } else if (is_snan(a_cls)) {
569 } else if (is_snan(b_cls)) {
571 } else if (is_qnan(c_cls)) {
573 } else if (is_qnan(a_cls)) {
578 #elif defined(TARGET_MIPS)
579 if (snan_bit_is_one(status)) {
581 * For MIPS systems that conform to IEEE754-1985, the (inf,zero,nan)
582 * case sets InvalidOp and returns the default NaN
585 float_raise(float_flag_invalid, status);
588 /* Prefer sNaN over qNaN, in the a, b, c order. */
589 if (is_snan(a_cls)) {
591 } else if (is_snan(b_cls)) {
593 } else if (is_snan(c_cls)) {
595 } else if (is_qnan(a_cls)) {
597 } else if (is_qnan(b_cls)) {
604 * For MIPS systems that conform to IEEE754-2008, the (inf,zero,nan)
605 * case sets InvalidOp and returns the input value 'c'
608 float_raise(float_flag_invalid, status);
611 /* Prefer sNaN over qNaN, in the c, a, b order. */
612 if (is_snan(c_cls)) {
614 } else if (is_snan(a_cls)) {
616 } else if (is_snan(b_cls)) {
618 } else if (is_qnan(c_cls)) {
620 } else if (is_qnan(a_cls)) {
626 #elif defined(TARGET_PPC)
627 /* For PPC, the (inf,zero,qnan) case sets InvalidOp, but we prefer
628 * to return an input NaN if we have one (ie c) rather than generating
632 float_raise(float_flag_invalid, status);
636 /* If fRA is a NaN return it; otherwise if fRB is a NaN return it;
637 * otherwise return fRC. Note that muladd on PPC is (fRA * fRC) + frB
641 } else if (is_nan(c_cls)) {
646 #elif defined(TARGET_RISCV)
647 /* For RISC-V, InvalidOp is set when multiplicands are Inf and zero */
649 float_raise(float_flag_invalid, status);
651 return 3; /* default NaN */
652 #elif defined(TARGET_XTENSA)
654 * For Xtensa, the (inf,zero,nan) case sets InvalidOp and returns
655 * an input NaN if we have one (ie c).
658 float_raise(float_flag_invalid, status);
661 if (status->use_first_nan) {
664 } else if (is_nan(b_cls)) {
672 } else if (is_nan(b_cls)) {
679 /* A default implementation: prefer a to b to c.
680 * This is unlikely to actually match any real implementation.
684 } else if (is_nan(b_cls)) {
692 /*----------------------------------------------------------------------------
693 | Takes two single-precision floating-point values `a' and `b', one of which
694 | is a NaN, and returns the appropriate NaN result. If either `a' or `b' is a
695 | signaling NaN, the invalid exception is raised.
696 *----------------------------------------------------------------------------*/
698 static float32 propagateFloat32NaN(float32 a, float32 b, float_status *status)
700 bool aIsLargerSignificand;
702 FloatClass a_cls, b_cls;
704 /* This is not complete, but is good enough for pickNaN. */
705 a_cls = (!float32_is_any_nan(a)
707 : float32_is_signaling_nan(a, status)
710 b_cls = (!float32_is_any_nan(b)
712 : float32_is_signaling_nan(b, status)
719 if (is_snan(a_cls) || is_snan(b_cls)) {
720 float_raise(float_flag_invalid, status);
723 if (status->default_nan_mode) {
724 return float32_default_nan(status);
727 if ((uint32_t)(av << 1) < (uint32_t)(bv << 1)) {
728 aIsLargerSignificand = 0;
729 } else if ((uint32_t)(bv << 1) < (uint32_t)(av << 1)) {
730 aIsLargerSignificand = 1;
732 aIsLargerSignificand = (av < bv) ? 1 : 0;
735 if (pickNaN(a_cls, b_cls, aIsLargerSignificand, status)) {
736 if (is_snan(b_cls)) {
737 return float32_silence_nan(b, status);
741 if (is_snan(a_cls)) {
742 return float32_silence_nan(a, status);
748 /*----------------------------------------------------------------------------
749 | Returns 1 if the double-precision floating-point value `a' is a quiet
750 | NaN; otherwise returns 0.
751 *----------------------------------------------------------------------------*/
753 bool float64_is_quiet_nan(float64 a_, float_status *status)
755 if (no_signaling_nans(status)) {
756 return float64_is_any_nan(a_);
758 uint64_t a = float64_val(a_);
759 if (snan_bit_is_one(status)) {
760 return (((a >> 51) & 0xFFF) == 0xFFE)
761 && (a & 0x0007FFFFFFFFFFFFULL);
763 return ((a << 1) >= 0xFFF0000000000000ULL);
768 /*----------------------------------------------------------------------------
769 | Returns 1 if the double-precision floating-point value `a' is a signaling
770 | NaN; otherwise returns 0.
771 *----------------------------------------------------------------------------*/
773 bool float64_is_signaling_nan(float64 a_, float_status *status)
775 if (no_signaling_nans(status)) {
778 uint64_t a = float64_val(a_);
779 if (snan_bit_is_one(status)) {
780 return ((a << 1) >= 0xFFF0000000000000ULL);
782 return (((a >> 51) & 0xFFF) == 0xFFE)
783 && (a & UINT64_C(0x0007FFFFFFFFFFFF));
788 /*----------------------------------------------------------------------------
789 | Returns the result of converting the double-precision floating-point NaN
790 | `a' to the canonical NaN format. If `a' is a signaling NaN, the invalid
791 | exception is raised.
792 *----------------------------------------------------------------------------*/
794 static commonNaNT float64ToCommonNaN(float64 a, float_status *status)
798 if (float64_is_signaling_nan(a, status)) {
799 float_raise(float_flag_invalid, status);
801 z.sign = float64_val(a) >> 63;
803 z.high = float64_val(a) << 12;
807 /*----------------------------------------------------------------------------
808 | Returns the result of converting the canonical NaN `a' to the double-
809 | precision floating-point format.
810 *----------------------------------------------------------------------------*/
812 static float64 commonNaNToFloat64(commonNaNT a, float_status *status)
814 uint64_t mantissa = a.high >> 12;
816 if (status->default_nan_mode) {
817 return float64_default_nan(status);
822 (((uint64_t) a.sign) << 63)
823 | UINT64_C(0x7FF0000000000000)
826 return float64_default_nan(status);
830 /*----------------------------------------------------------------------------
831 | Takes two double-precision floating-point values `a' and `b', one of which
832 | is a NaN, and returns the appropriate NaN result. If either `a' or `b' is a
833 | signaling NaN, the invalid exception is raised.
834 *----------------------------------------------------------------------------*/
836 static float64 propagateFloat64NaN(float64 a, float64 b, float_status *status)
838 bool aIsLargerSignificand;
840 FloatClass a_cls, b_cls;
842 /* This is not complete, but is good enough for pickNaN. */
843 a_cls = (!float64_is_any_nan(a)
845 : float64_is_signaling_nan(a, status)
848 b_cls = (!float64_is_any_nan(b)
850 : float64_is_signaling_nan(b, status)
857 if (is_snan(a_cls) || is_snan(b_cls)) {
858 float_raise(float_flag_invalid, status);
861 if (status->default_nan_mode) {
862 return float64_default_nan(status);
865 if ((uint64_t)(av << 1) < (uint64_t)(bv << 1)) {
866 aIsLargerSignificand = 0;
867 } else if ((uint64_t)(bv << 1) < (uint64_t)(av << 1)) {
868 aIsLargerSignificand = 1;
870 aIsLargerSignificand = (av < bv) ? 1 : 0;
873 if (pickNaN(a_cls, b_cls, aIsLargerSignificand, status)) {
874 if (is_snan(b_cls)) {
875 return float64_silence_nan(b, status);
879 if (is_snan(a_cls)) {
880 return float64_silence_nan(a, status);
886 /*----------------------------------------------------------------------------
887 | Returns 1 if the extended double-precision floating-point value `a' is a
888 | quiet NaN; otherwise returns 0. This slightly differs from the same
889 | function for other types as floatx80 has an explicit bit.
890 *----------------------------------------------------------------------------*/
892 int floatx80_is_quiet_nan(floatx80 a, float_status *status)
894 if (no_signaling_nans(status)) {
895 return floatx80_is_any_nan(a);
897 if (snan_bit_is_one(status)) {
900 aLow = a.low & ~0x4000000000000000ULL;
901 return ((a.high & 0x7FFF) == 0x7FFF)
905 return ((a.high & 0x7FFF) == 0x7FFF)
906 && (UINT64_C(0x8000000000000000) <= ((uint64_t)(a.low << 1)));
911 /*----------------------------------------------------------------------------
912 | Returns 1 if the extended double-precision floating-point value `a' is a
913 | signaling NaN; otherwise returns 0. This slightly differs from the same
914 | function for other types as floatx80 has an explicit bit.
915 *----------------------------------------------------------------------------*/
917 int floatx80_is_signaling_nan(floatx80 a, float_status *status)
919 if (no_signaling_nans(status)) {
922 if (snan_bit_is_one(status)) {
923 return ((a.high & 0x7FFF) == 0x7FFF)
924 && ((a.low << 1) >= 0x8000000000000000ULL);
928 aLow = a.low & ~UINT64_C(0x4000000000000000);
929 return ((a.high & 0x7FFF) == 0x7FFF)
930 && (uint64_t)(aLow << 1)
936 /*----------------------------------------------------------------------------
937 | Returns a quiet NaN from a signalling NaN for the extended double-precision
938 | floating point value `a'.
939 *----------------------------------------------------------------------------*/
941 floatx80 floatx80_silence_nan(floatx80 a, float_status *status)
943 /* None of the targets that have snan_bit_is_one use floatx80. */
944 assert(!snan_bit_is_one(status));
945 a.low |= UINT64_C(0xC000000000000000);
949 /*----------------------------------------------------------------------------
950 | Returns the result of converting the extended double-precision floating-
951 | point NaN `a' to the canonical NaN format. If `a' is a signaling NaN, the
952 | invalid exception is raised.
953 *----------------------------------------------------------------------------*/
955 static commonNaNT floatx80ToCommonNaN(floatx80 a, float_status *status)
960 if (floatx80_is_signaling_nan(a, status)) {
961 float_raise(float_flag_invalid, status);
964 z.sign = a.high >> 15;
968 dflt = floatx80_default_nan(status);
969 z.sign = dflt.high >> 15;
971 z.high = dflt.low << 1;
976 /*----------------------------------------------------------------------------
977 | Returns the result of converting the canonical NaN `a' to the extended
978 | double-precision floating-point format.
979 *----------------------------------------------------------------------------*/
981 static floatx80 commonNaNToFloatx80(commonNaNT a, float_status *status)
985 if (status->default_nan_mode) {
986 return floatx80_default_nan(status);
990 z.low = UINT64_C(0x8000000000000000) | a.high >> 1;
991 z.high = (((uint16_t)a.sign) << 15) | 0x7FFF;
993 z = floatx80_default_nan(status);
998 /*----------------------------------------------------------------------------
999 | Takes two extended double-precision floating-point values `a' and `b', one
1000 | of which is a NaN, and returns the appropriate NaN result. If either `a' or
1001 | `b' is a signaling NaN, the invalid exception is raised.
1002 *----------------------------------------------------------------------------*/
1004 floatx80 propagateFloatx80NaN(floatx80 a, floatx80 b, float_status *status)
1006 bool aIsLargerSignificand;
1007 FloatClass a_cls, b_cls;
1009 /* This is not complete, but is good enough for pickNaN. */
1010 a_cls = (!floatx80_is_any_nan(a)
1011 ? float_class_normal
1012 : floatx80_is_signaling_nan(a, status)
1014 : float_class_qnan);
1015 b_cls = (!floatx80_is_any_nan(b)
1016 ? float_class_normal
1017 : floatx80_is_signaling_nan(b, status)
1019 : float_class_qnan);
1021 if (is_snan(a_cls) || is_snan(b_cls)) {
1022 float_raise(float_flag_invalid, status);
1025 if (status->default_nan_mode) {
1026 return floatx80_default_nan(status);
1029 if (a.low < b.low) {
1030 aIsLargerSignificand = 0;
1031 } else if (b.low < a.low) {
1032 aIsLargerSignificand = 1;
1034 aIsLargerSignificand = (a.high < b.high) ? 1 : 0;
1037 if (pickNaN(a_cls, b_cls, aIsLargerSignificand, status)) {
1038 if (is_snan(b_cls)) {
1039 return floatx80_silence_nan(b, status);
1043 if (is_snan(a_cls)) {
1044 return floatx80_silence_nan(a, status);
1050 /*----------------------------------------------------------------------------
1051 | Returns 1 if the quadruple-precision floating-point value `a' is a quiet
1052 | NaN; otherwise returns 0.
1053 *----------------------------------------------------------------------------*/
1055 bool float128_is_quiet_nan(float128 a, float_status *status)
1057 if (no_signaling_nans(status)) {
1058 return float128_is_any_nan(a);
1060 if (snan_bit_is_one(status)) {
1061 return (((a.high >> 47) & 0xFFFF) == 0xFFFE)
1062 && (a.low || (a.high & 0x00007FFFFFFFFFFFULL));
1064 return ((a.high << 1) >= 0xFFFF000000000000ULL)
1065 && (a.low || (a.high & 0x0000FFFFFFFFFFFFULL));
1070 /*----------------------------------------------------------------------------
1071 | Returns 1 if the quadruple-precision floating-point value `a' is a
1072 | signaling NaN; otherwise returns 0.
1073 *----------------------------------------------------------------------------*/
1075 bool float128_is_signaling_nan(float128 a, float_status *status)
1077 if (no_signaling_nans(status)) {
1080 if (snan_bit_is_one(status)) {
1081 return ((a.high << 1) >= 0xFFFF000000000000ULL)
1082 && (a.low || (a.high & 0x0000FFFFFFFFFFFFULL));
1084 return (((a.high >> 47) & 0xFFFF) == 0xFFFE)
1085 && (a.low || (a.high & UINT64_C(0x00007FFFFFFFFFFF)));
1090 /*----------------------------------------------------------------------------
1091 | Returns the result of converting the quadruple-precision floating-point NaN
1092 | `a' to the canonical NaN format. If `a' is a signaling NaN, the invalid
1093 | exception is raised.
1094 *----------------------------------------------------------------------------*/
1096 static commonNaNT float128ToCommonNaN(float128 a, float_status *status)
1100 if (float128_is_signaling_nan(a, status)) {
1101 float_raise(float_flag_invalid, status);
1103 z.sign = a.high >> 63;
1104 shortShift128Left(a.high, a.low, 16, &z.high, &z.low);
1108 /*----------------------------------------------------------------------------
1109 | Returns the result of converting the canonical NaN `a' to the quadruple-
1110 | precision floating-point format.
1111 *----------------------------------------------------------------------------*/
1113 static float128 commonNaNToFloat128(commonNaNT a, float_status *status)
1117 if (status->default_nan_mode) {
1118 return float128_default_nan(status);
1121 shift128Right(a.high, a.low, 16, &z.high, &z.low);
1122 z.high |= (((uint64_t)a.sign) << 63) | UINT64_C(0x7FFF000000000000);
1126 /*----------------------------------------------------------------------------
1127 | Takes two quadruple-precision floating-point values `a' and `b', one of
1128 | which is a NaN, and returns the appropriate NaN result. If either `a' or
1129 | `b' is a signaling NaN, the invalid exception is raised.
1130 *----------------------------------------------------------------------------*/
1132 static float128 propagateFloat128NaN(float128 a, float128 b,
1133 float_status *status)
1135 bool aIsLargerSignificand;
1136 FloatClass a_cls, b_cls;
1138 /* This is not complete, but is good enough for pickNaN. */
1139 a_cls = (!float128_is_any_nan(a)
1140 ? float_class_normal
1141 : float128_is_signaling_nan(a, status)
1143 : float_class_qnan);
1144 b_cls = (!float128_is_any_nan(b)
1145 ? float_class_normal
1146 : float128_is_signaling_nan(b, status)
1148 : float_class_qnan);
1150 if (is_snan(a_cls) || is_snan(b_cls)) {
1151 float_raise(float_flag_invalid, status);
1154 if (status->default_nan_mode) {
1155 return float128_default_nan(status);
1158 if (lt128(a.high << 1, a.low, b.high << 1, b.low)) {
1159 aIsLargerSignificand = 0;
1160 } else if (lt128(b.high << 1, b.low, a.high << 1, a.low)) {
1161 aIsLargerSignificand = 1;
1163 aIsLargerSignificand = (a.high < b.high) ? 1 : 0;
1166 if (pickNaN(a_cls, b_cls, aIsLargerSignificand, status)) {
1167 if (is_snan(b_cls)) {
1168 return float128_silence_nan(b, status);
1172 if (is_snan(a_cls)) {
1173 return float128_silence_nan(a, status);