tests/libqos/pci-pc: Fix qpci_pc_iomap() to map BARs aligned
[qemu/ar7.git] / hw / mips / mips_r4k.c
blob724b1e9d51ee4090f29c63ae81c6272ad80fb7ae
1 /*
2 * QEMU/MIPS pseudo-board
4 * emulates a simple machine with ISA-like bus.
5 * ISA IO space mapped to the 0x14000000 (PHYS) and
6 * ISA memory at the 0x10000000 (PHYS, 16Mb in size).
7 * All peripherial devices are attached to this "bus" with
8 * the standard PC ISA addresses.
9 */
10 #include "qemu/osdep.h"
11 #include "hw/hw.h"
12 #include "hw/mips/mips.h"
13 #include "hw/mips/cpudevs.h"
14 #include "hw/i386/pc.h"
15 #include "hw/char/serial.h"
16 #include "hw/isa/isa.h"
17 #include "net/net.h"
18 #include "sysemu/sysemu.h"
19 #include "hw/boards.h"
20 #include "hw/block/flash.h"
21 #include "qemu/log.h"
22 #include "hw/mips/bios.h"
23 #include "hw/ide.h"
24 #include "hw/loader.h"
25 #include "elf.h"
26 #include "hw/timer/mc146818rtc.h"
27 #include "hw/timer/i8254.h"
28 #include "sysemu/block-backend.h"
29 #include "exec/address-spaces.h"
30 #include "sysemu/qtest.h"
32 #define MAX_IDE_BUS 2
34 static const int ide_iobase[2] = { 0x1f0, 0x170 };
35 static const int ide_iobase2[2] = { 0x3f6, 0x376 };
36 static const int ide_irq[2] = { 14, 15 };
38 static ISADevice *pit; /* PIT i8254 */
40 /* i8254 PIT is attached to the IRQ0 at PIC i8259 */
42 static struct _loaderparams {
43 int ram_size;
44 const char *kernel_filename;
45 const char *kernel_cmdline;
46 const char *initrd_filename;
47 } loaderparams;
49 static void mips_qemu_write (void *opaque, hwaddr addr,
50 uint64_t val, unsigned size)
52 if ((addr & 0xffff) == 0 && val == 42)
53 qemu_system_reset_request ();
54 else if ((addr & 0xffff) == 4 && val == 42)
55 qemu_system_shutdown_request ();
58 static uint64_t mips_qemu_read (void *opaque, hwaddr addr,
59 unsigned size)
61 return 0;
64 static const MemoryRegionOps mips_qemu_ops = {
65 .read = mips_qemu_read,
66 .write = mips_qemu_write,
67 .endianness = DEVICE_NATIVE_ENDIAN,
70 typedef struct ResetData {
71 MIPSCPU *cpu;
72 uint64_t vector;
73 } ResetData;
75 static int64_t load_kernel(void)
77 int64_t entry, kernel_high;
78 long kernel_size, initrd_size, params_size;
79 ram_addr_t initrd_offset;
80 uint32_t *params_buf;
81 int big_endian;
83 #ifdef TARGET_WORDS_BIGENDIAN
84 big_endian = 1;
85 #else
86 big_endian = 0;
87 #endif
88 kernel_size = load_elf(loaderparams.kernel_filename, cpu_mips_kseg0_to_phys,
89 NULL, (uint64_t *)&entry, NULL,
90 (uint64_t *)&kernel_high, big_endian,
91 EM_MIPS, 1, 0);
92 if (kernel_size >= 0) {
93 if ((entry & ~0x7fffffffULL) == 0x80000000)
94 entry = (int32_t)entry;
95 } else {
96 fprintf(stderr, "qemu: could not load kernel '%s'\n",
97 loaderparams.kernel_filename);
98 exit(1);
101 /* load initrd */
102 initrd_size = 0;
103 initrd_offset = 0;
104 if (loaderparams.initrd_filename) {
105 initrd_size = get_image_size (loaderparams.initrd_filename);
106 if (initrd_size > 0) {
107 initrd_offset = (kernel_high + ~INITRD_PAGE_MASK) & INITRD_PAGE_MASK;
108 if (initrd_offset + initrd_size > ram_size) {
109 fprintf(stderr,
110 "qemu: memory too small for initial ram disk '%s'\n",
111 loaderparams.initrd_filename);
112 exit(1);
114 initrd_size = load_image_targphys(loaderparams.initrd_filename,
115 initrd_offset,
116 ram_size - initrd_offset);
118 if (initrd_size == (target_ulong) -1) {
119 fprintf(stderr, "qemu: could not load initial ram disk '%s'\n",
120 loaderparams.initrd_filename);
121 exit(1);
125 /* Store command line. */
126 params_size = 264;
127 params_buf = g_malloc(params_size);
129 params_buf[0] = tswap32(ram_size);
130 params_buf[1] = tswap32(0x12345678);
132 if (initrd_size > 0) {
133 snprintf((char *)params_buf + 8, 256, "rd_start=0x%" PRIx64 " rd_size=%li %s",
134 cpu_mips_phys_to_kseg0(NULL, initrd_offset),
135 initrd_size, loaderparams.kernel_cmdline);
136 } else {
137 snprintf((char *)params_buf + 8, 256, "%s", loaderparams.kernel_cmdline);
140 rom_add_blob_fixed("params", params_buf, params_size,
141 (16 << 20) - 264);
143 g_free(params_buf);
144 return entry;
147 static void main_cpu_reset(void *opaque)
149 ResetData *s = (ResetData *)opaque;
150 CPUMIPSState *env = &s->cpu->env;
152 cpu_reset(CPU(s->cpu));
153 env->active_tc.PC = s->vector;
156 static const int sector_len = 32 * 1024;
157 static
158 void mips_r4k_init(MachineState *machine)
160 ram_addr_t ram_size = machine->ram_size;
161 const char *cpu_model = machine->cpu_model;
162 const char *kernel_filename = machine->kernel_filename;
163 const char *kernel_cmdline = machine->kernel_cmdline;
164 const char *initrd_filename = machine->initrd_filename;
165 char *filename;
166 MemoryRegion *address_space_mem = get_system_memory();
167 MemoryRegion *ram = g_new(MemoryRegion, 1);
168 MemoryRegion *bios;
169 MemoryRegion *iomem = g_new(MemoryRegion, 1);
170 MemoryRegion *isa_io = g_new(MemoryRegion, 1);
171 MemoryRegion *isa_mem = g_new(MemoryRegion, 1);
172 int bios_size;
173 MIPSCPU *cpu;
174 CPUMIPSState *env;
175 ResetData *reset_info;
176 int i;
177 qemu_irq *i8259;
178 ISABus *isa_bus;
179 DriveInfo *hd[MAX_IDE_BUS * MAX_IDE_DEVS];
180 DriveInfo *dinfo;
181 int be;
183 /* init CPUs */
184 if (cpu_model == NULL) {
185 #ifdef TARGET_MIPS64
186 cpu_model = "R4000";
187 #else
188 cpu_model = "24Kf";
189 #endif
191 cpu = cpu_mips_init(cpu_model);
192 if (cpu == NULL) {
193 fprintf(stderr, "Unable to find CPU definition\n");
194 exit(1);
196 env = &cpu->env;
198 reset_info = g_malloc0(sizeof(ResetData));
199 reset_info->cpu = cpu;
200 reset_info->vector = env->active_tc.PC;
201 qemu_register_reset(main_cpu_reset, reset_info);
203 /* allocate RAM */
204 if (ram_size > (256 << 20)) {
205 fprintf(stderr,
206 "qemu: Too much memory for this machine: %d MB, maximum 256 MB\n",
207 ((unsigned int)ram_size / (1 << 20)));
208 exit(1);
210 memory_region_allocate_system_memory(ram, NULL, "mips_r4k.ram", ram_size);
212 memory_region_add_subregion(address_space_mem, 0, ram);
214 memory_region_init_io(iomem, NULL, &mips_qemu_ops, NULL, "mips-qemu", 0x10000);
215 memory_region_add_subregion(address_space_mem, 0x1fbf0000, iomem);
217 /* Try to load a BIOS image. If this fails, we continue regardless,
218 but initialize the hardware ourselves. When a kernel gets
219 preloaded we also initialize the hardware, since the BIOS wasn't
220 run. */
221 if (bios_name == NULL)
222 bios_name = BIOS_FILENAME;
223 filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, bios_name);
224 if (filename) {
225 bios_size = get_image_size(filename);
226 } else {
227 bios_size = -1;
229 #ifdef TARGET_WORDS_BIGENDIAN
230 be = 1;
231 #else
232 be = 0;
233 #endif
234 if ((bios_size > 0) && (bios_size <= BIOS_SIZE)) {
235 bios = g_new(MemoryRegion, 1);
236 memory_region_init_ram(bios, NULL, "mips_r4k.bios", BIOS_SIZE,
237 &error_fatal);
238 vmstate_register_ram_global(bios);
239 memory_region_set_readonly(bios, true);
240 memory_region_add_subregion(get_system_memory(), 0x1fc00000, bios);
242 load_image_targphys(filename, 0x1fc00000, BIOS_SIZE);
243 } else if ((dinfo = drive_get(IF_PFLASH, 0, 0)) != NULL) {
244 uint32_t mips_rom = 0x00400000;
245 if (!pflash_cfi01_register(0x1fc00000, NULL, "mips_r4k.bios", mips_rom,
246 blk_by_legacy_dinfo(dinfo),
247 sector_len, mips_rom / sector_len,
248 4, 0, 0, 0, 0, be)) {
249 fprintf(stderr, "qemu: Error registering flash memory.\n");
251 } else if (!qtest_enabled()) {
252 /* not fatal */
253 fprintf(stderr, "qemu: Warning, could not load MIPS bios '%s'\n",
254 bios_name);
256 g_free(filename);
258 if (kernel_filename) {
259 loaderparams.ram_size = ram_size;
260 loaderparams.kernel_filename = kernel_filename;
261 loaderparams.kernel_cmdline = kernel_cmdline;
262 loaderparams.initrd_filename = initrd_filename;
263 reset_info->vector = load_kernel();
266 /* Init CPU internal devices */
267 cpu_mips_irq_init_cpu(env);
268 cpu_mips_clock_init(env);
270 /* ISA bus: IO space at 0x14000000, mem space at 0x10000000 */
271 memory_region_init_alias(isa_io, NULL, "isa-io",
272 get_system_io(), 0, 0x00010000);
273 memory_region_init(isa_mem, NULL, "isa-mem", 0x01000000);
274 memory_region_add_subregion(get_system_memory(), 0x14000000, isa_io);
275 memory_region_add_subregion(get_system_memory(), 0x10000000, isa_mem);
276 isa_bus = isa_bus_new(NULL, isa_mem, get_system_io(), &error_abort);
278 /* The PIC is attached to the MIPS CPU INT0 pin */
279 i8259 = i8259_init(isa_bus, env->irq[2]);
280 isa_bus_irqs(isa_bus, i8259);
282 rtc_init(isa_bus, 2000, NULL);
284 pit = pit_init(isa_bus, 0x40, 0, NULL);
286 serial_hds_isa_init(isa_bus, MAX_SERIAL_PORTS);
288 isa_vga_init(isa_bus);
290 if (nd_table[0].used)
291 isa_ne2000_init(isa_bus, 0x300, 9, &nd_table[0]);
293 ide_drive_get(hd, ARRAY_SIZE(hd));
294 for(i = 0; i < MAX_IDE_BUS; i++)
295 isa_ide_init(isa_bus, ide_iobase[i], ide_iobase2[i], ide_irq[i],
296 hd[MAX_IDE_DEVS * i],
297 hd[MAX_IDE_DEVS * i + 1]);
299 isa_create_simple(isa_bus, "i8042");
302 static void mips_machine_init(MachineClass *mc)
304 mc->desc = "mips r4k platform";
305 mc->init = mips_r4k_init;
308 DEFINE_MACHINE("mips", mips_machine_init)