hw/arm/virt: tcg: adjust MPIDR like KVM
[qemu/ar7.git] / target-i386 / cpu.h
blob776efe630ea3a8161848e6802138a739b91ebfe8
1 /*
2 * i386 virtual CPU header
4 * Copyright (c) 2003 Fabrice Bellard
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
16 * You should have received a copy of the GNU Lesser General Public
17 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
20 #ifndef I386_CPU_H
21 #define I386_CPU_H
23 #include "qemu-common.h"
24 #include "cpu-qom.h"
25 #include "standard-headers/asm-x86/hyperv.h"
27 #ifdef TARGET_X86_64
28 #define TARGET_LONG_BITS 64
29 #else
30 #define TARGET_LONG_BITS 32
31 #endif
33 /* Maximum instruction code size */
34 #define TARGET_MAX_INSN_SIZE 16
36 /* support for self modifying code even if the modified instruction is
37 close to the modifying instruction */
38 #define TARGET_HAS_PRECISE_SMC
40 #ifdef TARGET_X86_64
41 #define I386_ELF_MACHINE EM_X86_64
42 #define ELF_MACHINE_UNAME "x86_64"
43 #else
44 #define I386_ELF_MACHINE EM_386
45 #define ELF_MACHINE_UNAME "i686"
46 #endif
48 #define CPUArchState struct CPUX86State
50 #include "exec/cpu-defs.h"
52 #include "fpu/softfloat.h"
54 #define R_EAX 0
55 #define R_ECX 1
56 #define R_EDX 2
57 #define R_EBX 3
58 #define R_ESP 4
59 #define R_EBP 5
60 #define R_ESI 6
61 #define R_EDI 7
63 #define R_AL 0
64 #define R_CL 1
65 #define R_DL 2
66 #define R_BL 3
67 #define R_AH 4
68 #define R_CH 5
69 #define R_DH 6
70 #define R_BH 7
72 #define R_ES 0
73 #define R_CS 1
74 #define R_SS 2
75 #define R_DS 3
76 #define R_FS 4
77 #define R_GS 5
79 /* segment descriptor fields */
80 #define DESC_G_MASK (1 << 23)
81 #define DESC_B_SHIFT 22
82 #define DESC_B_MASK (1 << DESC_B_SHIFT)
83 #define DESC_L_SHIFT 21 /* x86_64 only : 64 bit code segment */
84 #define DESC_L_MASK (1 << DESC_L_SHIFT)
85 #define DESC_AVL_MASK (1 << 20)
86 #define DESC_P_MASK (1 << 15)
87 #define DESC_DPL_SHIFT 13
88 #define DESC_DPL_MASK (3 << DESC_DPL_SHIFT)
89 #define DESC_S_MASK (1 << 12)
90 #define DESC_TYPE_SHIFT 8
91 #define DESC_TYPE_MASK (15 << DESC_TYPE_SHIFT)
92 #define DESC_A_MASK (1 << 8)
94 #define DESC_CS_MASK (1 << 11) /* 1=code segment 0=data segment */
95 #define DESC_C_MASK (1 << 10) /* code: conforming */
96 #define DESC_R_MASK (1 << 9) /* code: readable */
98 #define DESC_E_MASK (1 << 10) /* data: expansion direction */
99 #define DESC_W_MASK (1 << 9) /* data: writable */
101 #define DESC_TSS_BUSY_MASK (1 << 9)
103 /* eflags masks */
104 #define CC_C 0x0001
105 #define CC_P 0x0004
106 #define CC_A 0x0010
107 #define CC_Z 0x0040
108 #define CC_S 0x0080
109 #define CC_O 0x0800
111 #define TF_SHIFT 8
112 #define IOPL_SHIFT 12
113 #define VM_SHIFT 17
115 #define TF_MASK 0x00000100
116 #define IF_MASK 0x00000200
117 #define DF_MASK 0x00000400
118 #define IOPL_MASK 0x00003000
119 #define NT_MASK 0x00004000
120 #define RF_MASK 0x00010000
121 #define VM_MASK 0x00020000
122 #define AC_MASK 0x00040000
123 #define VIF_MASK 0x00080000
124 #define VIP_MASK 0x00100000
125 #define ID_MASK 0x00200000
127 /* hidden flags - used internally by qemu to represent additional cpu
128 states. Only the INHIBIT_IRQ, SMM and SVMI are not redundant. We
129 avoid using the IOPL_MASK, TF_MASK, VM_MASK and AC_MASK bit
130 positions to ease oring with eflags. */
131 /* current cpl */
132 #define HF_CPL_SHIFT 0
133 /* true if soft mmu is being used */
134 #define HF_SOFTMMU_SHIFT 2
135 /* true if hardware interrupts must be disabled for next instruction */
136 #define HF_INHIBIT_IRQ_SHIFT 3
137 /* 16 or 32 segments */
138 #define HF_CS32_SHIFT 4
139 #define HF_SS32_SHIFT 5
140 /* zero base for DS, ES and SS : can be '0' only in 32 bit CS segment */
141 #define HF_ADDSEG_SHIFT 6
142 /* copy of CR0.PE (protected mode) */
143 #define HF_PE_SHIFT 7
144 #define HF_TF_SHIFT 8 /* must be same as eflags */
145 #define HF_MP_SHIFT 9 /* the order must be MP, EM, TS */
146 #define HF_EM_SHIFT 10
147 #define HF_TS_SHIFT 11
148 #define HF_IOPL_SHIFT 12 /* must be same as eflags */
149 #define HF_LMA_SHIFT 14 /* only used on x86_64: long mode active */
150 #define HF_CS64_SHIFT 15 /* only used on x86_64: 64 bit code segment */
151 #define HF_RF_SHIFT 16 /* must be same as eflags */
152 #define HF_VM_SHIFT 17 /* must be same as eflags */
153 #define HF_AC_SHIFT 18 /* must be same as eflags */
154 #define HF_SMM_SHIFT 19 /* CPU in SMM mode */
155 #define HF_SVME_SHIFT 20 /* SVME enabled (copy of EFER.SVME) */
156 #define HF_SVMI_SHIFT 21 /* SVM intercepts are active */
157 #define HF_OSFXSR_SHIFT 22 /* CR4.OSFXSR */
158 #define HF_SMAP_SHIFT 23 /* CR4.SMAP */
159 #define HF_IOBPT_SHIFT 24 /* an io breakpoint enabled */
160 #define HF_MPX_EN_SHIFT 25 /* MPX Enabled (CR4+XCR0+BNDCFGx) */
161 #define HF_MPX_IU_SHIFT 26 /* BND registers in-use */
163 #define HF_CPL_MASK (3 << HF_CPL_SHIFT)
164 #define HF_SOFTMMU_MASK (1 << HF_SOFTMMU_SHIFT)
165 #define HF_INHIBIT_IRQ_MASK (1 << HF_INHIBIT_IRQ_SHIFT)
166 #define HF_CS32_MASK (1 << HF_CS32_SHIFT)
167 #define HF_SS32_MASK (1 << HF_SS32_SHIFT)
168 #define HF_ADDSEG_MASK (1 << HF_ADDSEG_SHIFT)
169 #define HF_PE_MASK (1 << HF_PE_SHIFT)
170 #define HF_TF_MASK (1 << HF_TF_SHIFT)
171 #define HF_MP_MASK (1 << HF_MP_SHIFT)
172 #define HF_EM_MASK (1 << HF_EM_SHIFT)
173 #define HF_TS_MASK (1 << HF_TS_SHIFT)
174 #define HF_IOPL_MASK (3 << HF_IOPL_SHIFT)
175 #define HF_LMA_MASK (1 << HF_LMA_SHIFT)
176 #define HF_CS64_MASK (1 << HF_CS64_SHIFT)
177 #define HF_RF_MASK (1 << HF_RF_SHIFT)
178 #define HF_VM_MASK (1 << HF_VM_SHIFT)
179 #define HF_AC_MASK (1 << HF_AC_SHIFT)
180 #define HF_SMM_MASK (1 << HF_SMM_SHIFT)
181 #define HF_SVME_MASK (1 << HF_SVME_SHIFT)
182 #define HF_SVMI_MASK (1 << HF_SVMI_SHIFT)
183 #define HF_OSFXSR_MASK (1 << HF_OSFXSR_SHIFT)
184 #define HF_SMAP_MASK (1 << HF_SMAP_SHIFT)
185 #define HF_IOBPT_MASK (1 << HF_IOBPT_SHIFT)
186 #define HF_MPX_EN_MASK (1 << HF_MPX_EN_SHIFT)
187 #define HF_MPX_IU_MASK (1 << HF_MPX_IU_SHIFT)
189 /* hflags2 */
191 #define HF2_GIF_SHIFT 0 /* if set CPU takes interrupts */
192 #define HF2_HIF_SHIFT 1 /* value of IF_MASK when entering SVM */
193 #define HF2_NMI_SHIFT 2 /* CPU serving NMI */
194 #define HF2_VINTR_SHIFT 3 /* value of V_INTR_MASKING bit */
195 #define HF2_SMM_INSIDE_NMI_SHIFT 4 /* CPU serving SMI nested inside NMI */
196 #define HF2_MPX_PR_SHIFT 5 /* BNDCFGx.BNDPRESERVE */
198 #define HF2_GIF_MASK (1 << HF2_GIF_SHIFT)
199 #define HF2_HIF_MASK (1 << HF2_HIF_SHIFT)
200 #define HF2_NMI_MASK (1 << HF2_NMI_SHIFT)
201 #define HF2_VINTR_MASK (1 << HF2_VINTR_SHIFT)
202 #define HF2_SMM_INSIDE_NMI_MASK (1 << HF2_SMM_INSIDE_NMI_SHIFT)
203 #define HF2_MPX_PR_MASK (1 << HF2_MPX_PR_SHIFT)
205 #define CR0_PE_SHIFT 0
206 #define CR0_MP_SHIFT 1
208 #define CR0_PE_MASK (1U << 0)
209 #define CR0_MP_MASK (1U << 1)
210 #define CR0_EM_MASK (1U << 2)
211 #define CR0_TS_MASK (1U << 3)
212 #define CR0_ET_MASK (1U << 4)
213 #define CR0_NE_MASK (1U << 5)
214 #define CR0_WP_MASK (1U << 16)
215 #define CR0_AM_MASK (1U << 18)
216 #define CR0_PG_MASK (1U << 31)
218 #define CR4_VME_MASK (1U << 0)
219 #define CR4_PVI_MASK (1U << 1)
220 #define CR4_TSD_MASK (1U << 2)
221 #define CR4_DE_MASK (1U << 3)
222 #define CR4_PSE_MASK (1U << 4)
223 #define CR4_PAE_MASK (1U << 5)
224 #define CR4_MCE_MASK (1U << 6)
225 #define CR4_PGE_MASK (1U << 7)
226 #define CR4_PCE_MASK (1U << 8)
227 #define CR4_OSFXSR_SHIFT 9
228 #define CR4_OSFXSR_MASK (1U << CR4_OSFXSR_SHIFT)
229 #define CR4_OSXMMEXCPT_MASK (1U << 10)
230 #define CR4_VMXE_MASK (1U << 13)
231 #define CR4_SMXE_MASK (1U << 14)
232 #define CR4_FSGSBASE_MASK (1U << 16)
233 #define CR4_PCIDE_MASK (1U << 17)
234 #define CR4_OSXSAVE_MASK (1U << 18)
235 #define CR4_SMEP_MASK (1U << 20)
236 #define CR4_SMAP_MASK (1U << 21)
237 #define CR4_PKE_MASK (1U << 22)
239 #define DR6_BD (1 << 13)
240 #define DR6_BS (1 << 14)
241 #define DR6_BT (1 << 15)
242 #define DR6_FIXED_1 0xffff0ff0
244 #define DR7_GD (1 << 13)
245 #define DR7_TYPE_SHIFT 16
246 #define DR7_LEN_SHIFT 18
247 #define DR7_FIXED_1 0x00000400
248 #define DR7_GLOBAL_BP_MASK 0xaa
249 #define DR7_LOCAL_BP_MASK 0x55
250 #define DR7_MAX_BP 4
251 #define DR7_TYPE_BP_INST 0x0
252 #define DR7_TYPE_DATA_WR 0x1
253 #define DR7_TYPE_IO_RW 0x2
254 #define DR7_TYPE_DATA_RW 0x3
256 #define PG_PRESENT_BIT 0
257 #define PG_RW_BIT 1
258 #define PG_USER_BIT 2
259 #define PG_PWT_BIT 3
260 #define PG_PCD_BIT 4
261 #define PG_ACCESSED_BIT 5
262 #define PG_DIRTY_BIT 6
263 #define PG_PSE_BIT 7
264 #define PG_GLOBAL_BIT 8
265 #define PG_PSE_PAT_BIT 12
266 #define PG_PKRU_BIT 59
267 #define PG_NX_BIT 63
269 #define PG_PRESENT_MASK (1 << PG_PRESENT_BIT)
270 #define PG_RW_MASK (1 << PG_RW_BIT)
271 #define PG_USER_MASK (1 << PG_USER_BIT)
272 #define PG_PWT_MASK (1 << PG_PWT_BIT)
273 #define PG_PCD_MASK (1 << PG_PCD_BIT)
274 #define PG_ACCESSED_MASK (1 << PG_ACCESSED_BIT)
275 #define PG_DIRTY_MASK (1 << PG_DIRTY_BIT)
276 #define PG_PSE_MASK (1 << PG_PSE_BIT)
277 #define PG_GLOBAL_MASK (1 << PG_GLOBAL_BIT)
278 #define PG_PSE_PAT_MASK (1 << PG_PSE_PAT_BIT)
279 #define PG_ADDRESS_MASK 0x000ffffffffff000LL
280 #define PG_HI_RSVD_MASK (PG_ADDRESS_MASK & ~PHYS_ADDR_MASK)
281 #define PG_HI_USER_MASK 0x7ff0000000000000LL
282 #define PG_PKRU_MASK (15ULL << PG_PKRU_BIT)
283 #define PG_NX_MASK (1ULL << PG_NX_BIT)
285 #define PG_ERROR_W_BIT 1
287 #define PG_ERROR_P_MASK 0x01
288 #define PG_ERROR_W_MASK (1 << PG_ERROR_W_BIT)
289 #define PG_ERROR_U_MASK 0x04
290 #define PG_ERROR_RSVD_MASK 0x08
291 #define PG_ERROR_I_D_MASK 0x10
292 #define PG_ERROR_PK_MASK 0x20
294 #define MCG_CTL_P (1ULL<<8) /* MCG_CAP register available */
295 #define MCG_SER_P (1ULL<<24) /* MCA recovery/new status bits */
296 #define MCG_LMCE_P (1ULL<<27) /* Local Machine Check Supported */
298 #define MCE_CAP_DEF (MCG_CTL_P|MCG_SER_P)
299 #define MCE_BANKS_DEF 10
301 #define MCG_CAP_BANKS_MASK 0xff
303 #define MCG_STATUS_RIPV (1ULL<<0) /* restart ip valid */
304 #define MCG_STATUS_EIPV (1ULL<<1) /* ip points to correct instruction */
305 #define MCG_STATUS_MCIP (1ULL<<2) /* machine check in progress */
306 #define MCG_STATUS_LMCE (1ULL<<3) /* Local MCE signaled */
308 #define MCG_EXT_CTL_LMCE_EN (1ULL<<0) /* Local MCE enabled */
310 #define MCI_STATUS_VAL (1ULL<<63) /* valid error */
311 #define MCI_STATUS_OVER (1ULL<<62) /* previous errors lost */
312 #define MCI_STATUS_UC (1ULL<<61) /* uncorrected error */
313 #define MCI_STATUS_EN (1ULL<<60) /* error enabled */
314 #define MCI_STATUS_MISCV (1ULL<<59) /* misc error reg. valid */
315 #define MCI_STATUS_ADDRV (1ULL<<58) /* addr reg. valid */
316 #define MCI_STATUS_PCC (1ULL<<57) /* processor context corrupt */
317 #define MCI_STATUS_S (1ULL<<56) /* Signaled machine check */
318 #define MCI_STATUS_AR (1ULL<<55) /* Action required */
320 /* MISC register defines */
321 #define MCM_ADDR_SEGOFF 0 /* segment offset */
322 #define MCM_ADDR_LINEAR 1 /* linear address */
323 #define MCM_ADDR_PHYS 2 /* physical address */
324 #define MCM_ADDR_MEM 3 /* memory address */
325 #define MCM_ADDR_GENERIC 7 /* generic */
327 #define MSR_IA32_TSC 0x10
328 #define MSR_IA32_APICBASE 0x1b
329 #define MSR_IA32_APICBASE_BSP (1<<8)
330 #define MSR_IA32_APICBASE_ENABLE (1<<11)
331 #define MSR_IA32_APICBASE_BASE (0xfffffU<<12)
332 #define MSR_IA32_FEATURE_CONTROL 0x0000003a
333 #define MSR_TSC_ADJUST 0x0000003b
334 #define MSR_IA32_TSCDEADLINE 0x6e0
336 #define FEATURE_CONTROL_LOCKED (1<<0)
337 #define FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX (1<<2)
338 #define FEATURE_CONTROL_LMCE (1<<20)
340 #define MSR_P6_PERFCTR0 0xc1
342 #define MSR_IA32_SMBASE 0x9e
343 #define MSR_MTRRcap 0xfe
344 #define MSR_MTRRcap_VCNT 8
345 #define MSR_MTRRcap_FIXRANGE_SUPPORT (1 << 8)
346 #define MSR_MTRRcap_WC_SUPPORTED (1 << 10)
348 #define MSR_IA32_SYSENTER_CS 0x174
349 #define MSR_IA32_SYSENTER_ESP 0x175
350 #define MSR_IA32_SYSENTER_EIP 0x176
352 #define MSR_MCG_CAP 0x179
353 #define MSR_MCG_STATUS 0x17a
354 #define MSR_MCG_CTL 0x17b
355 #define MSR_MCG_EXT_CTL 0x4d0
357 #define MSR_P6_EVNTSEL0 0x186
359 #define MSR_IA32_PERF_STATUS 0x198
361 #define MSR_IA32_MISC_ENABLE 0x1a0
362 /* Indicates good rep/movs microcode on some processors: */
363 #define MSR_IA32_MISC_ENABLE_DEFAULT 1
365 #define MSR_MTRRphysBase(reg) (0x200 + 2 * (reg))
366 #define MSR_MTRRphysMask(reg) (0x200 + 2 * (reg) + 1)
368 #define MSR_MTRRphysIndex(addr) ((((addr) & ~1u) - 0x200) / 2)
370 #define MSR_MTRRfix64K_00000 0x250
371 #define MSR_MTRRfix16K_80000 0x258
372 #define MSR_MTRRfix16K_A0000 0x259
373 #define MSR_MTRRfix4K_C0000 0x268
374 #define MSR_MTRRfix4K_C8000 0x269
375 #define MSR_MTRRfix4K_D0000 0x26a
376 #define MSR_MTRRfix4K_D8000 0x26b
377 #define MSR_MTRRfix4K_E0000 0x26c
378 #define MSR_MTRRfix4K_E8000 0x26d
379 #define MSR_MTRRfix4K_F0000 0x26e
380 #define MSR_MTRRfix4K_F8000 0x26f
382 #define MSR_PAT 0x277
384 #define MSR_MTRRdefType 0x2ff
386 #define MSR_CORE_PERF_FIXED_CTR0 0x309
387 #define MSR_CORE_PERF_FIXED_CTR1 0x30a
388 #define MSR_CORE_PERF_FIXED_CTR2 0x30b
389 #define MSR_CORE_PERF_FIXED_CTR_CTRL 0x38d
390 #define MSR_CORE_PERF_GLOBAL_STATUS 0x38e
391 #define MSR_CORE_PERF_GLOBAL_CTRL 0x38f
392 #define MSR_CORE_PERF_GLOBAL_OVF_CTRL 0x390
394 #define MSR_MC0_CTL 0x400
395 #define MSR_MC0_STATUS 0x401
396 #define MSR_MC0_ADDR 0x402
397 #define MSR_MC0_MISC 0x403
399 #define MSR_EFER 0xc0000080
401 #define MSR_EFER_SCE (1 << 0)
402 #define MSR_EFER_LME (1 << 8)
403 #define MSR_EFER_LMA (1 << 10)
404 #define MSR_EFER_NXE (1 << 11)
405 #define MSR_EFER_SVME (1 << 12)
406 #define MSR_EFER_FFXSR (1 << 14)
408 #define MSR_STAR 0xc0000081
409 #define MSR_LSTAR 0xc0000082
410 #define MSR_CSTAR 0xc0000083
411 #define MSR_FMASK 0xc0000084
412 #define MSR_FSBASE 0xc0000100
413 #define MSR_GSBASE 0xc0000101
414 #define MSR_KERNELGSBASE 0xc0000102
415 #define MSR_TSC_AUX 0xc0000103
417 #define MSR_VM_HSAVE_PA 0xc0010117
419 #define MSR_IA32_BNDCFGS 0x00000d90
420 #define MSR_IA32_XSS 0x00000da0
422 #define XSTATE_FP_BIT 0
423 #define XSTATE_SSE_BIT 1
424 #define XSTATE_YMM_BIT 2
425 #define XSTATE_BNDREGS_BIT 3
426 #define XSTATE_BNDCSR_BIT 4
427 #define XSTATE_OPMASK_BIT 5
428 #define XSTATE_ZMM_Hi256_BIT 6
429 #define XSTATE_Hi16_ZMM_BIT 7
430 #define XSTATE_PKRU_BIT 9
432 #define XSTATE_FP_MASK (1ULL << XSTATE_FP_BIT)
433 #define XSTATE_SSE_MASK (1ULL << XSTATE_SSE_BIT)
434 #define XSTATE_YMM_MASK (1ULL << XSTATE_YMM_BIT)
435 #define XSTATE_BNDREGS_MASK (1ULL << XSTATE_BNDREGS_BIT)
436 #define XSTATE_BNDCSR_MASK (1ULL << XSTATE_BNDCSR_BIT)
437 #define XSTATE_OPMASK_MASK (1ULL << XSTATE_OPMASK_BIT)
438 #define XSTATE_ZMM_Hi256_MASK (1ULL << XSTATE_ZMM_Hi256_BIT)
439 #define XSTATE_Hi16_ZMM_MASK (1ULL << XSTATE_Hi16_ZMM_BIT)
440 #define XSTATE_PKRU_MASK (1ULL << XSTATE_PKRU_BIT)
442 /* CPUID feature words */
443 typedef enum FeatureWord {
444 FEAT_1_EDX, /* CPUID[1].EDX */
445 FEAT_1_ECX, /* CPUID[1].ECX */
446 FEAT_7_0_EBX, /* CPUID[EAX=7,ECX=0].EBX */
447 FEAT_7_0_ECX, /* CPUID[EAX=7,ECX=0].ECX */
448 FEAT_8000_0001_EDX, /* CPUID[8000_0001].EDX */
449 FEAT_8000_0001_ECX, /* CPUID[8000_0001].ECX */
450 FEAT_8000_0007_EDX, /* CPUID[8000_0007].EDX */
451 FEAT_C000_0001_EDX, /* CPUID[C000_0001].EDX */
452 FEAT_KVM, /* CPUID[4000_0001].EAX (KVM_CPUID_FEATURES) */
453 FEAT_HYPERV_EAX, /* CPUID[4000_0003].EAX */
454 FEAT_HYPERV_EBX, /* CPUID[4000_0003].EBX */
455 FEAT_HYPERV_EDX, /* CPUID[4000_0003].EDX */
456 FEAT_SVM, /* CPUID[8000_000A].EDX */
457 FEAT_XSAVE, /* CPUID[EAX=0xd,ECX=1].EAX */
458 FEAT_6_EAX, /* CPUID[6].EAX */
459 FEATURE_WORDS,
460 } FeatureWord;
462 typedef uint32_t FeatureWordArray[FEATURE_WORDS];
464 /* cpuid_features bits */
465 #define CPUID_FP87 (1U << 0)
466 #define CPUID_VME (1U << 1)
467 #define CPUID_DE (1U << 2)
468 #define CPUID_PSE (1U << 3)
469 #define CPUID_TSC (1U << 4)
470 #define CPUID_MSR (1U << 5)
471 #define CPUID_PAE (1U << 6)
472 #define CPUID_MCE (1U << 7)
473 #define CPUID_CX8 (1U << 8)
474 #define CPUID_APIC (1U << 9)
475 #define CPUID_SEP (1U << 11) /* sysenter/sysexit */
476 #define CPUID_MTRR (1U << 12)
477 #define CPUID_PGE (1U << 13)
478 #define CPUID_MCA (1U << 14)
479 #define CPUID_CMOV (1U << 15)
480 #define CPUID_PAT (1U << 16)
481 #define CPUID_PSE36 (1U << 17)
482 #define CPUID_PN (1U << 18)
483 #define CPUID_CLFLUSH (1U << 19)
484 #define CPUID_DTS (1U << 21)
485 #define CPUID_ACPI (1U << 22)
486 #define CPUID_MMX (1U << 23)
487 #define CPUID_FXSR (1U << 24)
488 #define CPUID_SSE (1U << 25)
489 #define CPUID_SSE2 (1U << 26)
490 #define CPUID_SS (1U << 27)
491 #define CPUID_HT (1U << 28)
492 #define CPUID_TM (1U << 29)
493 #define CPUID_IA64 (1U << 30)
494 #define CPUID_PBE (1U << 31)
496 #define CPUID_EXT_SSE3 (1U << 0)
497 #define CPUID_EXT_PCLMULQDQ (1U << 1)
498 #define CPUID_EXT_DTES64 (1U << 2)
499 #define CPUID_EXT_MONITOR (1U << 3)
500 #define CPUID_EXT_DSCPL (1U << 4)
501 #define CPUID_EXT_VMX (1U << 5)
502 #define CPUID_EXT_SMX (1U << 6)
503 #define CPUID_EXT_EST (1U << 7)
504 #define CPUID_EXT_TM2 (1U << 8)
505 #define CPUID_EXT_SSSE3 (1U << 9)
506 #define CPUID_EXT_CID (1U << 10)
507 #define CPUID_EXT_FMA (1U << 12)
508 #define CPUID_EXT_CX16 (1U << 13)
509 #define CPUID_EXT_XTPR (1U << 14)
510 #define CPUID_EXT_PDCM (1U << 15)
511 #define CPUID_EXT_PCID (1U << 17)
512 #define CPUID_EXT_DCA (1U << 18)
513 #define CPUID_EXT_SSE41 (1U << 19)
514 #define CPUID_EXT_SSE42 (1U << 20)
515 #define CPUID_EXT_X2APIC (1U << 21)
516 #define CPUID_EXT_MOVBE (1U << 22)
517 #define CPUID_EXT_POPCNT (1U << 23)
518 #define CPUID_EXT_TSC_DEADLINE_TIMER (1U << 24)
519 #define CPUID_EXT_AES (1U << 25)
520 #define CPUID_EXT_XSAVE (1U << 26)
521 #define CPUID_EXT_OSXSAVE (1U << 27)
522 #define CPUID_EXT_AVX (1U << 28)
523 #define CPUID_EXT_F16C (1U << 29)
524 #define CPUID_EXT_RDRAND (1U << 30)
525 #define CPUID_EXT_HYPERVISOR (1U << 31)
527 #define CPUID_EXT2_FPU (1U << 0)
528 #define CPUID_EXT2_VME (1U << 1)
529 #define CPUID_EXT2_DE (1U << 2)
530 #define CPUID_EXT2_PSE (1U << 3)
531 #define CPUID_EXT2_TSC (1U << 4)
532 #define CPUID_EXT2_MSR (1U << 5)
533 #define CPUID_EXT2_PAE (1U << 6)
534 #define CPUID_EXT2_MCE (1U << 7)
535 #define CPUID_EXT2_CX8 (1U << 8)
536 #define CPUID_EXT2_APIC (1U << 9)
537 #define CPUID_EXT2_SYSCALL (1U << 11)
538 #define CPUID_EXT2_MTRR (1U << 12)
539 #define CPUID_EXT2_PGE (1U << 13)
540 #define CPUID_EXT2_MCA (1U << 14)
541 #define CPUID_EXT2_CMOV (1U << 15)
542 #define CPUID_EXT2_PAT (1U << 16)
543 #define CPUID_EXT2_PSE36 (1U << 17)
544 #define CPUID_EXT2_MP (1U << 19)
545 #define CPUID_EXT2_NX (1U << 20)
546 #define CPUID_EXT2_MMXEXT (1U << 22)
547 #define CPUID_EXT2_MMX (1U << 23)
548 #define CPUID_EXT2_FXSR (1U << 24)
549 #define CPUID_EXT2_FFXSR (1U << 25)
550 #define CPUID_EXT2_PDPE1GB (1U << 26)
551 #define CPUID_EXT2_RDTSCP (1U << 27)
552 #define CPUID_EXT2_LM (1U << 29)
553 #define CPUID_EXT2_3DNOWEXT (1U << 30)
554 #define CPUID_EXT2_3DNOW (1U << 31)
556 /* CPUID[8000_0001].EDX bits that are aliase of CPUID[1].EDX bits on AMD CPUs */
557 #define CPUID_EXT2_AMD_ALIASES (CPUID_EXT2_FPU | CPUID_EXT2_VME | \
558 CPUID_EXT2_DE | CPUID_EXT2_PSE | \
559 CPUID_EXT2_TSC | CPUID_EXT2_MSR | \
560 CPUID_EXT2_PAE | CPUID_EXT2_MCE | \
561 CPUID_EXT2_CX8 | CPUID_EXT2_APIC | \
562 CPUID_EXT2_MTRR | CPUID_EXT2_PGE | \
563 CPUID_EXT2_MCA | CPUID_EXT2_CMOV | \
564 CPUID_EXT2_PAT | CPUID_EXT2_PSE36 | \
565 CPUID_EXT2_MMX | CPUID_EXT2_FXSR)
567 #define CPUID_EXT3_LAHF_LM (1U << 0)
568 #define CPUID_EXT3_CMP_LEG (1U << 1)
569 #define CPUID_EXT3_SVM (1U << 2)
570 #define CPUID_EXT3_EXTAPIC (1U << 3)
571 #define CPUID_EXT3_CR8LEG (1U << 4)
572 #define CPUID_EXT3_ABM (1U << 5)
573 #define CPUID_EXT3_SSE4A (1U << 6)
574 #define CPUID_EXT3_MISALIGNSSE (1U << 7)
575 #define CPUID_EXT3_3DNOWPREFETCH (1U << 8)
576 #define CPUID_EXT3_OSVW (1U << 9)
577 #define CPUID_EXT3_IBS (1U << 10)
578 #define CPUID_EXT3_XOP (1U << 11)
579 #define CPUID_EXT3_SKINIT (1U << 12)
580 #define CPUID_EXT3_WDT (1U << 13)
581 #define CPUID_EXT3_LWP (1U << 15)
582 #define CPUID_EXT3_FMA4 (1U << 16)
583 #define CPUID_EXT3_TCE (1U << 17)
584 #define CPUID_EXT3_NODEID (1U << 19)
585 #define CPUID_EXT3_TBM (1U << 21)
586 #define CPUID_EXT3_TOPOEXT (1U << 22)
587 #define CPUID_EXT3_PERFCORE (1U << 23)
588 #define CPUID_EXT3_PERFNB (1U << 24)
590 #define CPUID_SVM_NPT (1U << 0)
591 #define CPUID_SVM_LBRV (1U << 1)
592 #define CPUID_SVM_SVMLOCK (1U << 2)
593 #define CPUID_SVM_NRIPSAVE (1U << 3)
594 #define CPUID_SVM_TSCSCALE (1U << 4)
595 #define CPUID_SVM_VMCBCLEAN (1U << 5)
596 #define CPUID_SVM_FLUSHASID (1U << 6)
597 #define CPUID_SVM_DECODEASSIST (1U << 7)
598 #define CPUID_SVM_PAUSEFILTER (1U << 10)
599 #define CPUID_SVM_PFTHRESHOLD (1U << 12)
601 #define CPUID_7_0_EBX_FSGSBASE (1U << 0)
602 #define CPUID_7_0_EBX_BMI1 (1U << 3)
603 #define CPUID_7_0_EBX_HLE (1U << 4)
604 #define CPUID_7_0_EBX_AVX2 (1U << 5)
605 #define CPUID_7_0_EBX_SMEP (1U << 7)
606 #define CPUID_7_0_EBX_BMI2 (1U << 8)
607 #define CPUID_7_0_EBX_ERMS (1U << 9)
608 #define CPUID_7_0_EBX_INVPCID (1U << 10)
609 #define CPUID_7_0_EBX_RTM (1U << 11)
610 #define CPUID_7_0_EBX_MPX (1U << 14)
611 #define CPUID_7_0_EBX_AVX512F (1U << 16) /* AVX-512 Foundation */
612 #define CPUID_7_0_EBX_RDSEED (1U << 18)
613 #define CPUID_7_0_EBX_ADX (1U << 19)
614 #define CPUID_7_0_EBX_SMAP (1U << 20)
615 #define CPUID_7_0_EBX_PCOMMIT (1U << 22) /* Persistent Commit */
616 #define CPUID_7_0_EBX_CLFLUSHOPT (1U << 23) /* Flush a Cache Line Optimized */
617 #define CPUID_7_0_EBX_CLWB (1U << 24) /* Cache Line Write Back */
618 #define CPUID_7_0_EBX_AVX512PF (1U << 26) /* AVX-512 Prefetch */
619 #define CPUID_7_0_EBX_AVX512ER (1U << 27) /* AVX-512 Exponential and Reciprocal */
620 #define CPUID_7_0_EBX_AVX512CD (1U << 28) /* AVX-512 Conflict Detection */
622 #define CPUID_7_0_ECX_PKU (1U << 3)
623 #define CPUID_7_0_ECX_OSPKE (1U << 4)
625 #define CPUID_XSAVE_XSAVEOPT (1U << 0)
626 #define CPUID_XSAVE_XSAVEC (1U << 1)
627 #define CPUID_XSAVE_XGETBV1 (1U << 2)
628 #define CPUID_XSAVE_XSAVES (1U << 3)
630 #define CPUID_6_EAX_ARAT (1U << 2)
632 /* CPUID[0x80000007].EDX flags: */
633 #define CPUID_APM_INVTSC (1U << 8)
635 #define CPUID_VENDOR_SZ 12
637 #define CPUID_VENDOR_INTEL_1 0x756e6547 /* "Genu" */
638 #define CPUID_VENDOR_INTEL_2 0x49656e69 /* "ineI" */
639 #define CPUID_VENDOR_INTEL_3 0x6c65746e /* "ntel" */
640 #define CPUID_VENDOR_INTEL "GenuineIntel"
642 #define CPUID_VENDOR_AMD_1 0x68747541 /* "Auth" */
643 #define CPUID_VENDOR_AMD_2 0x69746e65 /* "enti" */
644 #define CPUID_VENDOR_AMD_3 0x444d4163 /* "cAMD" */
645 #define CPUID_VENDOR_AMD "AuthenticAMD"
647 #define CPUID_VENDOR_VIA "CentaurHauls"
649 #define CPUID_MWAIT_IBE (1U << 1) /* Interrupts can exit capability */
650 #define CPUID_MWAIT_EMX (1U << 0) /* enumeration supported */
652 /* CPUID[0xB].ECX level types */
653 #define CPUID_TOPOLOGY_LEVEL_INVALID (0U << 8)
654 #define CPUID_TOPOLOGY_LEVEL_SMT (1U << 8)
655 #define CPUID_TOPOLOGY_LEVEL_CORE (2U << 8)
657 #ifndef HYPERV_SPINLOCK_NEVER_RETRY
658 #define HYPERV_SPINLOCK_NEVER_RETRY 0xFFFFFFFF
659 #endif
661 #define EXCP00_DIVZ 0
662 #define EXCP01_DB 1
663 #define EXCP02_NMI 2
664 #define EXCP03_INT3 3
665 #define EXCP04_INTO 4
666 #define EXCP05_BOUND 5
667 #define EXCP06_ILLOP 6
668 #define EXCP07_PREX 7
669 #define EXCP08_DBLE 8
670 #define EXCP09_XERR 9
671 #define EXCP0A_TSS 10
672 #define EXCP0B_NOSEG 11
673 #define EXCP0C_STACK 12
674 #define EXCP0D_GPF 13
675 #define EXCP0E_PAGE 14
676 #define EXCP10_COPR 16
677 #define EXCP11_ALGN 17
678 #define EXCP12_MCHK 18
680 #define EXCP_SYSCALL 0x100 /* only happens in user only emulation
681 for syscall instruction */
683 /* i386-specific interrupt pending bits. */
684 #define CPU_INTERRUPT_POLL CPU_INTERRUPT_TGT_EXT_1
685 #define CPU_INTERRUPT_SMI CPU_INTERRUPT_TGT_EXT_2
686 #define CPU_INTERRUPT_NMI CPU_INTERRUPT_TGT_EXT_3
687 #define CPU_INTERRUPT_MCE CPU_INTERRUPT_TGT_EXT_4
688 #define CPU_INTERRUPT_VIRQ CPU_INTERRUPT_TGT_INT_0
689 #define CPU_INTERRUPT_SIPI CPU_INTERRUPT_TGT_INT_1
690 #define CPU_INTERRUPT_TPR CPU_INTERRUPT_TGT_INT_2
692 /* Use a clearer name for this. */
693 #define CPU_INTERRUPT_INIT CPU_INTERRUPT_RESET
695 typedef enum {
696 CC_OP_DYNAMIC, /* must use dynamic code to get cc_op */
697 CC_OP_EFLAGS, /* all cc are explicitly computed, CC_SRC = flags */
699 CC_OP_MULB, /* modify all flags, C, O = (CC_SRC != 0) */
700 CC_OP_MULW,
701 CC_OP_MULL,
702 CC_OP_MULQ,
704 CC_OP_ADDB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
705 CC_OP_ADDW,
706 CC_OP_ADDL,
707 CC_OP_ADDQ,
709 CC_OP_ADCB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
710 CC_OP_ADCW,
711 CC_OP_ADCL,
712 CC_OP_ADCQ,
714 CC_OP_SUBB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
715 CC_OP_SUBW,
716 CC_OP_SUBL,
717 CC_OP_SUBQ,
719 CC_OP_SBBB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
720 CC_OP_SBBW,
721 CC_OP_SBBL,
722 CC_OP_SBBQ,
724 CC_OP_LOGICB, /* modify all flags, CC_DST = res */
725 CC_OP_LOGICW,
726 CC_OP_LOGICL,
727 CC_OP_LOGICQ,
729 CC_OP_INCB, /* modify all flags except, CC_DST = res, CC_SRC = C */
730 CC_OP_INCW,
731 CC_OP_INCL,
732 CC_OP_INCQ,
734 CC_OP_DECB, /* modify all flags except, CC_DST = res, CC_SRC = C */
735 CC_OP_DECW,
736 CC_OP_DECL,
737 CC_OP_DECQ,
739 CC_OP_SHLB, /* modify all flags, CC_DST = res, CC_SRC.msb = C */
740 CC_OP_SHLW,
741 CC_OP_SHLL,
742 CC_OP_SHLQ,
744 CC_OP_SARB, /* modify all flags, CC_DST = res, CC_SRC.lsb = C */
745 CC_OP_SARW,
746 CC_OP_SARL,
747 CC_OP_SARQ,
749 CC_OP_BMILGB, /* Z,S via CC_DST, C = SRC==0; O=0; P,A undefined */
750 CC_OP_BMILGW,
751 CC_OP_BMILGL,
752 CC_OP_BMILGQ,
754 CC_OP_ADCX, /* CC_DST = C, CC_SRC = rest. */
755 CC_OP_ADOX, /* CC_DST = O, CC_SRC = rest. */
756 CC_OP_ADCOX, /* CC_DST = C, CC_SRC2 = O, CC_SRC = rest. */
758 CC_OP_CLR, /* Z set, all other flags clear. */
760 CC_OP_NB,
761 } CCOp;
763 typedef struct SegmentCache {
764 uint32_t selector;
765 target_ulong base;
766 uint32_t limit;
767 uint32_t flags;
768 } SegmentCache;
770 #define MMREG_UNION(n, bits) \
771 union n { \
772 uint8_t _b_##n[(bits)/8]; \
773 uint16_t _w_##n[(bits)/16]; \
774 uint32_t _l_##n[(bits)/32]; \
775 uint64_t _q_##n[(bits)/64]; \
776 float32 _s_##n[(bits)/32]; \
777 float64 _d_##n[(bits)/64]; \
780 typedef MMREG_UNION(ZMMReg, 512) ZMMReg;
781 typedef MMREG_UNION(MMXReg, 64) MMXReg;
783 typedef struct BNDReg {
784 uint64_t lb;
785 uint64_t ub;
786 } BNDReg;
788 typedef struct BNDCSReg {
789 uint64_t cfgu;
790 uint64_t sts;
791 } BNDCSReg;
793 #define BNDCFG_ENABLE 1ULL
794 #define BNDCFG_BNDPRESERVE 2ULL
795 #define BNDCFG_BDIR_MASK TARGET_PAGE_MASK
797 #ifdef HOST_WORDS_BIGENDIAN
798 #define ZMM_B(n) _b_ZMMReg[63 - (n)]
799 #define ZMM_W(n) _w_ZMMReg[31 - (n)]
800 #define ZMM_L(n) _l_ZMMReg[15 - (n)]
801 #define ZMM_S(n) _s_ZMMReg[15 - (n)]
802 #define ZMM_Q(n) _q_ZMMReg[7 - (n)]
803 #define ZMM_D(n) _d_ZMMReg[7 - (n)]
805 #define MMX_B(n) _b_MMXReg[7 - (n)]
806 #define MMX_W(n) _w_MMXReg[3 - (n)]
807 #define MMX_L(n) _l_MMXReg[1 - (n)]
808 #define MMX_S(n) _s_MMXReg[1 - (n)]
809 #else
810 #define ZMM_B(n) _b_ZMMReg[n]
811 #define ZMM_W(n) _w_ZMMReg[n]
812 #define ZMM_L(n) _l_ZMMReg[n]
813 #define ZMM_S(n) _s_ZMMReg[n]
814 #define ZMM_Q(n) _q_ZMMReg[n]
815 #define ZMM_D(n) _d_ZMMReg[n]
817 #define MMX_B(n) _b_MMXReg[n]
818 #define MMX_W(n) _w_MMXReg[n]
819 #define MMX_L(n) _l_MMXReg[n]
820 #define MMX_S(n) _s_MMXReg[n]
821 #endif
822 #define MMX_Q(n) _q_MMXReg[n]
824 typedef union {
825 floatx80 d __attribute__((aligned(16)));
826 MMXReg mmx;
827 } FPReg;
829 typedef struct {
830 uint64_t base;
831 uint64_t mask;
832 } MTRRVar;
834 #define CPU_NB_REGS64 16
835 #define CPU_NB_REGS32 8
837 #ifdef TARGET_X86_64
838 #define CPU_NB_REGS CPU_NB_REGS64
839 #else
840 #define CPU_NB_REGS CPU_NB_REGS32
841 #endif
843 #define MAX_FIXED_COUNTERS 3
844 #define MAX_GP_COUNTERS (MSR_IA32_PERF_STATUS - MSR_P6_EVNTSEL0)
846 #define NB_MMU_MODES 3
847 #define TARGET_INSN_START_EXTRA_WORDS 1
849 #define NB_OPMASK_REGS 8
851 typedef union X86LegacyXSaveArea {
852 struct {
853 uint16_t fcw;
854 uint16_t fsw;
855 uint8_t ftw;
856 uint8_t reserved;
857 uint16_t fpop;
858 uint64_t fpip;
859 uint64_t fpdp;
860 uint32_t mxcsr;
861 uint32_t mxcsr_mask;
862 FPReg fpregs[8];
863 uint8_t xmm_regs[16][16];
865 uint8_t data[512];
866 } X86LegacyXSaveArea;
868 typedef struct X86XSaveHeader {
869 uint64_t xstate_bv;
870 uint64_t xcomp_bv;
871 uint8_t reserved[48];
872 } X86XSaveHeader;
874 /* Ext. save area 2: AVX State */
875 typedef struct XSaveAVX {
876 uint8_t ymmh[16][16];
877 } XSaveAVX;
879 /* Ext. save area 3: BNDREG */
880 typedef struct XSaveBNDREG {
881 BNDReg bnd_regs[4];
882 } XSaveBNDREG;
884 /* Ext. save area 4: BNDCSR */
885 typedef union XSaveBNDCSR {
886 BNDCSReg bndcsr;
887 uint8_t data[64];
888 } XSaveBNDCSR;
890 /* Ext. save area 5: Opmask */
891 typedef struct XSaveOpmask {
892 uint64_t opmask_regs[NB_OPMASK_REGS];
893 } XSaveOpmask;
895 /* Ext. save area 6: ZMM_Hi256 */
896 typedef struct XSaveZMM_Hi256 {
897 uint8_t zmm_hi256[16][32];
898 } XSaveZMM_Hi256;
900 /* Ext. save area 7: Hi16_ZMM */
901 typedef struct XSaveHi16_ZMM {
902 uint8_t hi16_zmm[16][64];
903 } XSaveHi16_ZMM;
905 /* Ext. save area 9: PKRU state */
906 typedef struct XSavePKRU {
907 uint32_t pkru;
908 uint32_t padding;
909 } XSavePKRU;
911 typedef struct X86XSaveArea {
912 X86LegacyXSaveArea legacy;
913 X86XSaveHeader header;
915 /* Extended save areas: */
917 /* AVX State: */
918 XSaveAVX avx_state;
919 uint8_t padding[960 - 576 - sizeof(XSaveAVX)];
920 /* MPX State: */
921 XSaveBNDREG bndreg_state;
922 XSaveBNDCSR bndcsr_state;
923 /* AVX-512 State: */
924 XSaveOpmask opmask_state;
925 XSaveZMM_Hi256 zmm_hi256_state;
926 XSaveHi16_ZMM hi16_zmm_state;
927 /* PKRU State: */
928 XSavePKRU pkru_state;
929 } X86XSaveArea;
931 QEMU_BUILD_BUG_ON(offsetof(X86XSaveArea, avx_state) != 0x240);
932 QEMU_BUILD_BUG_ON(sizeof(XSaveAVX) != 0x100);
933 QEMU_BUILD_BUG_ON(offsetof(X86XSaveArea, bndreg_state) != 0x3c0);
934 QEMU_BUILD_BUG_ON(sizeof(XSaveBNDREG) != 0x40);
935 QEMU_BUILD_BUG_ON(offsetof(X86XSaveArea, bndcsr_state) != 0x400);
936 QEMU_BUILD_BUG_ON(sizeof(XSaveBNDCSR) != 0x40);
937 QEMU_BUILD_BUG_ON(offsetof(X86XSaveArea, opmask_state) != 0x440);
938 QEMU_BUILD_BUG_ON(sizeof(XSaveOpmask) != 0x40);
939 QEMU_BUILD_BUG_ON(offsetof(X86XSaveArea, zmm_hi256_state) != 0x480);
940 QEMU_BUILD_BUG_ON(sizeof(XSaveZMM_Hi256) != 0x200);
941 QEMU_BUILD_BUG_ON(offsetof(X86XSaveArea, hi16_zmm_state) != 0x680);
942 QEMU_BUILD_BUG_ON(sizeof(XSaveHi16_ZMM) != 0x400);
943 QEMU_BUILD_BUG_ON(offsetof(X86XSaveArea, pkru_state) != 0xA80);
944 QEMU_BUILD_BUG_ON(sizeof(XSavePKRU) != 0x8);
946 typedef enum TPRAccess {
947 TPR_ACCESS_READ,
948 TPR_ACCESS_WRITE,
949 } TPRAccess;
951 typedef struct CPUX86State {
952 /* standard registers */
953 target_ulong regs[CPU_NB_REGS];
954 target_ulong eip;
955 target_ulong eflags; /* eflags register. During CPU emulation, CC
956 flags and DF are set to zero because they are
957 stored elsewhere */
959 /* emulator internal eflags handling */
960 target_ulong cc_dst;
961 target_ulong cc_src;
962 target_ulong cc_src2;
963 uint32_t cc_op;
964 int32_t df; /* D flag : 1 if D = 0, -1 if D = 1 */
965 uint32_t hflags; /* TB flags, see HF_xxx constants. These flags
966 are known at translation time. */
967 uint32_t hflags2; /* various other flags, see HF2_xxx constants. */
969 /* segments */
970 SegmentCache segs[6]; /* selector values */
971 SegmentCache ldt;
972 SegmentCache tr;
973 SegmentCache gdt; /* only base and limit are used */
974 SegmentCache idt; /* only base and limit are used */
976 target_ulong cr[5]; /* NOTE: cr1 is unused */
977 int32_t a20_mask;
979 BNDReg bnd_regs[4];
980 BNDCSReg bndcs_regs;
981 uint64_t msr_bndcfgs;
982 uint64_t efer;
984 /* Beginning of state preserved by INIT (dummy marker). */
985 struct {} start_init_save;
987 /* FPU state */
988 unsigned int fpstt; /* top of stack index */
989 uint16_t fpus;
990 uint16_t fpuc;
991 uint8_t fptags[8]; /* 0 = valid, 1 = empty */
992 FPReg fpregs[8];
993 /* KVM-only so far */
994 uint16_t fpop;
995 uint64_t fpip;
996 uint64_t fpdp;
998 /* emulator internal variables */
999 float_status fp_status;
1000 floatx80 ft0;
1002 float_status mmx_status; /* for 3DNow! float ops */
1003 float_status sse_status;
1004 uint32_t mxcsr;
1005 ZMMReg xmm_regs[CPU_NB_REGS == 8 ? 8 : 32];
1006 ZMMReg xmm_t0;
1007 MMXReg mmx_t0;
1009 uint64_t opmask_regs[NB_OPMASK_REGS];
1011 /* sysenter registers */
1012 uint32_t sysenter_cs;
1013 target_ulong sysenter_esp;
1014 target_ulong sysenter_eip;
1015 uint64_t star;
1017 uint64_t vm_hsave;
1019 #ifdef TARGET_X86_64
1020 target_ulong lstar;
1021 target_ulong cstar;
1022 target_ulong fmask;
1023 target_ulong kernelgsbase;
1024 #endif
1026 uint64_t tsc;
1027 uint64_t tsc_adjust;
1028 uint64_t tsc_deadline;
1030 uint64_t mcg_status;
1031 uint64_t msr_ia32_misc_enable;
1032 uint64_t msr_ia32_feature_control;
1034 uint64_t msr_fixed_ctr_ctrl;
1035 uint64_t msr_global_ctrl;
1036 uint64_t msr_global_status;
1037 uint64_t msr_global_ovf_ctrl;
1038 uint64_t msr_fixed_counters[MAX_FIXED_COUNTERS];
1039 uint64_t msr_gp_counters[MAX_GP_COUNTERS];
1040 uint64_t msr_gp_evtsel[MAX_GP_COUNTERS];
1042 uint64_t pat;
1043 uint32_t smbase;
1045 /* End of state preserved by INIT (dummy marker). */
1046 struct {} end_init_save;
1048 uint64_t system_time_msr;
1049 uint64_t wall_clock_msr;
1050 uint64_t steal_time_msr;
1051 uint64_t async_pf_en_msr;
1052 uint64_t pv_eoi_en_msr;
1054 uint64_t msr_hv_hypercall;
1055 uint64_t msr_hv_guest_os_id;
1056 uint64_t msr_hv_vapic;
1057 uint64_t msr_hv_tsc;
1058 uint64_t msr_hv_crash_params[HV_X64_MSR_CRASH_PARAMS];
1059 uint64_t msr_hv_runtime;
1060 uint64_t msr_hv_synic_control;
1061 uint64_t msr_hv_synic_version;
1062 uint64_t msr_hv_synic_evt_page;
1063 uint64_t msr_hv_synic_msg_page;
1064 uint64_t msr_hv_synic_sint[HV_SYNIC_SINT_COUNT];
1065 uint64_t msr_hv_stimer_config[HV_SYNIC_STIMER_COUNT];
1066 uint64_t msr_hv_stimer_count[HV_SYNIC_STIMER_COUNT];
1068 /* exception/interrupt handling */
1069 int error_code;
1070 int exception_is_int;
1071 target_ulong exception_next_eip;
1072 target_ulong dr[8]; /* debug registers; note dr4 and dr5 are unused */
1073 union {
1074 struct CPUBreakpoint *cpu_breakpoint[4];
1075 struct CPUWatchpoint *cpu_watchpoint[4];
1076 }; /* break/watchpoints for dr[0..3] */
1077 int old_exception; /* exception in flight */
1079 uint64_t vm_vmcb;
1080 uint64_t tsc_offset;
1081 uint64_t intercept;
1082 uint16_t intercept_cr_read;
1083 uint16_t intercept_cr_write;
1084 uint16_t intercept_dr_read;
1085 uint16_t intercept_dr_write;
1086 uint32_t intercept_exceptions;
1087 uint8_t v_tpr;
1089 /* KVM states, automatically cleared on reset */
1090 uint8_t nmi_injected;
1091 uint8_t nmi_pending;
1093 CPU_COMMON
1095 /* Fields from here on are preserved across CPU reset. */
1097 /* processor features (e.g. for CPUID insn) */
1098 uint32_t cpuid_level;
1099 uint32_t cpuid_xlevel;
1100 uint32_t cpuid_xlevel2;
1101 uint32_t cpuid_vendor1;
1102 uint32_t cpuid_vendor2;
1103 uint32_t cpuid_vendor3;
1104 uint32_t cpuid_version;
1105 FeatureWordArray features;
1106 uint32_t cpuid_model[12];
1108 /* MTRRs */
1109 uint64_t mtrr_fixed[11];
1110 uint64_t mtrr_deftype;
1111 MTRRVar mtrr_var[MSR_MTRRcap_VCNT];
1113 /* For KVM */
1114 uint32_t mp_state;
1115 int32_t exception_injected;
1116 int32_t interrupt_injected;
1117 uint8_t soft_interrupt;
1118 uint8_t has_error_code;
1119 uint32_t sipi_vector;
1120 bool tsc_valid;
1121 int64_t tsc_khz;
1122 int64_t user_tsc_khz; /* for sanity check only */
1123 void *kvm_xsave_buf;
1125 uint64_t mcg_cap;
1126 uint64_t mcg_ctl;
1127 uint64_t mcg_ext_ctl;
1128 uint64_t mce_banks[MCE_BANKS_DEF*4];
1130 uint64_t tsc_aux;
1132 /* vmstate */
1133 uint16_t fpus_vmstate;
1134 uint16_t fptag_vmstate;
1135 uint16_t fpregs_format_vmstate;
1136 uint64_t xstate_bv;
1138 uint64_t xcr0;
1139 uint64_t xss;
1141 uint32_t pkru;
1143 TPRAccess tpr_access_type;
1144 } CPUX86State;
1146 struct kvm_msrs;
1149 * X86CPU:
1150 * @env: #CPUX86State
1151 * @migratable: If set, only migratable flags will be accepted when "enforce"
1152 * mode is used, and only migratable flags will be included in the "host"
1153 * CPU model.
1155 * An x86 CPU.
1157 struct X86CPU {
1158 /*< private >*/
1159 CPUState parent_obj;
1160 /*< public >*/
1162 CPUX86State env;
1164 bool hyperv_vapic;
1165 bool hyperv_relaxed_timing;
1166 int hyperv_spinlock_attempts;
1167 char *hyperv_vendor_id;
1168 bool hyperv_time;
1169 bool hyperv_crash;
1170 bool hyperv_reset;
1171 bool hyperv_vpindex;
1172 bool hyperv_runtime;
1173 bool hyperv_synic;
1174 bool hyperv_stimer;
1175 bool check_cpuid;
1176 bool enforce_cpuid;
1177 bool expose_kvm;
1178 bool migratable;
1179 bool host_features;
1180 int64_t apic_id;
1182 /* if true the CPUID code directly forward host cache leaves to the guest */
1183 bool cache_info_passthrough;
1185 /* Features that were filtered out because of missing host capabilities */
1186 uint32_t filtered_features[FEATURE_WORDS];
1188 /* Enable PMU CPUID bits. This can't be enabled by default yet because
1189 * it doesn't have ABI stability guarantees, as it passes all PMU CPUID
1190 * bits returned by GET_SUPPORTED_CPUID (that depend on host CPU and kernel
1191 * capabilities) directly to the guest.
1193 bool enable_pmu;
1195 /* LMCE support can be enabled/disabled via cpu option 'lmce=on/off'. It is
1196 * disabled by default to avoid breaking migration between QEMU with
1197 * different LMCE configurations.
1199 bool enable_lmce;
1201 /* Compatibility bits for old machine types: */
1202 bool enable_cpuid_0xb;
1204 /* in order to simplify APIC support, we leave this pointer to the
1205 user */
1206 struct DeviceState *apic_state;
1207 struct MemoryRegion *cpu_as_root, *cpu_as_mem, *smram;
1208 Notifier machine_done;
1210 struct kvm_msrs *kvm_msr_buf;
1213 static inline X86CPU *x86_env_get_cpu(CPUX86State *env)
1215 return container_of(env, X86CPU, env);
1218 #define ENV_GET_CPU(e) CPU(x86_env_get_cpu(e))
1220 #define ENV_OFFSET offsetof(X86CPU, env)
1222 #ifndef CONFIG_USER_ONLY
1223 extern struct VMStateDescription vmstate_x86_cpu;
1224 #endif
1227 * x86_cpu_do_interrupt:
1228 * @cpu: vCPU the interrupt is to be handled by.
1230 void x86_cpu_do_interrupt(CPUState *cpu);
1231 bool x86_cpu_exec_interrupt(CPUState *cpu, int int_req);
1233 int x86_cpu_write_elf64_note(WriteCoreDumpFunction f, CPUState *cpu,
1234 int cpuid, void *opaque);
1235 int x86_cpu_write_elf32_note(WriteCoreDumpFunction f, CPUState *cpu,
1236 int cpuid, void *opaque);
1237 int x86_cpu_write_elf64_qemunote(WriteCoreDumpFunction f, CPUState *cpu,
1238 void *opaque);
1239 int x86_cpu_write_elf32_qemunote(WriteCoreDumpFunction f, CPUState *cpu,
1240 void *opaque);
1242 void x86_cpu_get_memory_mapping(CPUState *cpu, MemoryMappingList *list,
1243 Error **errp);
1245 void x86_cpu_dump_state(CPUState *cs, FILE *f, fprintf_function cpu_fprintf,
1246 int flags);
1248 hwaddr x86_cpu_get_phys_page_debug(CPUState *cpu, vaddr addr);
1250 int x86_cpu_gdb_read_register(CPUState *cpu, uint8_t *buf, int reg);
1251 int x86_cpu_gdb_write_register(CPUState *cpu, uint8_t *buf, int reg);
1253 void x86_cpu_exec_enter(CPUState *cpu);
1254 void x86_cpu_exec_exit(CPUState *cpu);
1256 X86CPU *cpu_x86_init(const char *cpu_model);
1257 void x86_cpu_list(FILE *f, fprintf_function cpu_fprintf);
1258 int cpu_x86_support_mca_broadcast(CPUX86State *env);
1260 int cpu_get_pic_interrupt(CPUX86State *s);
1261 /* MSDOS compatibility mode FPU exception support */
1262 void cpu_set_ferr(CPUX86State *s);
1264 /* this function must always be used to load data in the segment
1265 cache: it synchronizes the hflags with the segment cache values */
1266 static inline void cpu_x86_load_seg_cache(CPUX86State *env,
1267 int seg_reg, unsigned int selector,
1268 target_ulong base,
1269 unsigned int limit,
1270 unsigned int flags)
1272 SegmentCache *sc;
1273 unsigned int new_hflags;
1275 sc = &env->segs[seg_reg];
1276 sc->selector = selector;
1277 sc->base = base;
1278 sc->limit = limit;
1279 sc->flags = flags;
1281 /* update the hidden flags */
1283 if (seg_reg == R_CS) {
1284 #ifdef TARGET_X86_64
1285 if ((env->hflags & HF_LMA_MASK) && (flags & DESC_L_MASK)) {
1286 /* long mode */
1287 env->hflags |= HF_CS32_MASK | HF_SS32_MASK | HF_CS64_MASK;
1288 env->hflags &= ~(HF_ADDSEG_MASK);
1289 } else
1290 #endif
1292 /* legacy / compatibility case */
1293 new_hflags = (env->segs[R_CS].flags & DESC_B_MASK)
1294 >> (DESC_B_SHIFT - HF_CS32_SHIFT);
1295 env->hflags = (env->hflags & ~(HF_CS32_MASK | HF_CS64_MASK)) |
1296 new_hflags;
1299 if (seg_reg == R_SS) {
1300 int cpl = (flags >> DESC_DPL_SHIFT) & 3;
1301 #if HF_CPL_MASK != 3
1302 #error HF_CPL_MASK is hardcoded
1303 #endif
1304 env->hflags = (env->hflags & ~HF_CPL_MASK) | cpl;
1306 new_hflags = (env->segs[R_SS].flags & DESC_B_MASK)
1307 >> (DESC_B_SHIFT - HF_SS32_SHIFT);
1308 if (env->hflags & HF_CS64_MASK) {
1309 /* zero base assumed for DS, ES and SS in long mode */
1310 } else if (!(env->cr[0] & CR0_PE_MASK) ||
1311 (env->eflags & VM_MASK) ||
1312 !(env->hflags & HF_CS32_MASK)) {
1313 /* XXX: try to avoid this test. The problem comes from the
1314 fact that is real mode or vm86 mode we only modify the
1315 'base' and 'selector' fields of the segment cache to go
1316 faster. A solution may be to force addseg to one in
1317 translate-i386.c. */
1318 new_hflags |= HF_ADDSEG_MASK;
1319 } else {
1320 new_hflags |= ((env->segs[R_DS].base |
1321 env->segs[R_ES].base |
1322 env->segs[R_SS].base) != 0) <<
1323 HF_ADDSEG_SHIFT;
1325 env->hflags = (env->hflags &
1326 ~(HF_SS32_MASK | HF_ADDSEG_MASK)) | new_hflags;
1330 static inline void cpu_x86_load_seg_cache_sipi(X86CPU *cpu,
1331 uint8_t sipi_vector)
1333 CPUState *cs = CPU(cpu);
1334 CPUX86State *env = &cpu->env;
1336 env->eip = 0;
1337 cpu_x86_load_seg_cache(env, R_CS, sipi_vector << 8,
1338 sipi_vector << 12,
1339 env->segs[R_CS].limit,
1340 env->segs[R_CS].flags);
1341 cs->halted = 0;
1344 int cpu_x86_get_descr_debug(CPUX86State *env, unsigned int selector,
1345 target_ulong *base, unsigned int *limit,
1346 unsigned int *flags);
1348 /* op_helper.c */
1349 /* used for debug or cpu save/restore */
1350 void cpu_get_fp80(uint64_t *pmant, uint16_t *pexp, floatx80 f);
1351 floatx80 cpu_set_fp80(uint64_t mant, uint16_t upper);
1353 /* cpu-exec.c */
1354 /* the following helpers are only usable in user mode simulation as
1355 they can trigger unexpected exceptions */
1356 void cpu_x86_load_seg(CPUX86State *s, int seg_reg, int selector);
1357 void cpu_x86_fsave(CPUX86State *s, target_ulong ptr, int data32);
1358 void cpu_x86_frstor(CPUX86State *s, target_ulong ptr, int data32);
1360 /* you can call this signal handler from your SIGBUS and SIGSEGV
1361 signal handlers to inform the virtual CPU of exceptions. non zero
1362 is returned if the signal was handled by the virtual CPU. */
1363 int cpu_x86_signal_handler(int host_signum, void *pinfo,
1364 void *puc);
1366 /* cpu.c */
1367 typedef struct ExtSaveArea {
1368 uint32_t feature, bits;
1369 uint32_t offset, size;
1370 } ExtSaveArea;
1372 extern const ExtSaveArea x86_ext_save_areas[];
1374 void cpu_x86_cpuid(CPUX86State *env, uint32_t index, uint32_t count,
1375 uint32_t *eax, uint32_t *ebx,
1376 uint32_t *ecx, uint32_t *edx);
1377 void cpu_clear_apic_feature(CPUX86State *env);
1378 void host_cpuid(uint32_t function, uint32_t count,
1379 uint32_t *eax, uint32_t *ebx, uint32_t *ecx, uint32_t *edx);
1381 /* helper.c */
1382 int x86_cpu_handle_mmu_fault(CPUState *cpu, vaddr addr,
1383 int is_write, int mmu_idx);
1384 void x86_cpu_set_a20(X86CPU *cpu, int a20_state);
1386 #ifndef CONFIG_USER_ONLY
1387 uint8_t x86_ldub_phys(CPUState *cs, hwaddr addr);
1388 uint32_t x86_lduw_phys(CPUState *cs, hwaddr addr);
1389 uint32_t x86_ldl_phys(CPUState *cs, hwaddr addr);
1390 uint64_t x86_ldq_phys(CPUState *cs, hwaddr addr);
1391 void x86_stb_phys(CPUState *cs, hwaddr addr, uint8_t val);
1392 void x86_stl_phys_notdirty(CPUState *cs, hwaddr addr, uint32_t val);
1393 void x86_stw_phys(CPUState *cs, hwaddr addr, uint32_t val);
1394 void x86_stl_phys(CPUState *cs, hwaddr addr, uint32_t val);
1395 void x86_stq_phys(CPUState *cs, hwaddr addr, uint64_t val);
1396 #endif
1398 void breakpoint_handler(CPUState *cs);
1400 /* will be suppressed */
1401 void cpu_x86_update_cr0(CPUX86State *env, uint32_t new_cr0);
1402 void cpu_x86_update_cr3(CPUX86State *env, target_ulong new_cr3);
1403 void cpu_x86_update_cr4(CPUX86State *env, uint32_t new_cr4);
1404 void cpu_x86_update_dr7(CPUX86State *env, uint32_t new_dr7);
1406 /* hw/pc.c */
1407 uint64_t cpu_get_tsc(CPUX86State *env);
1409 #define TARGET_PAGE_BITS 12
1411 #ifdef TARGET_X86_64
1412 #define TARGET_PHYS_ADDR_SPACE_BITS 52
1413 /* ??? This is really 48 bits, sign-extended, but the only thing
1414 accessible to userland with bit 48 set is the VSYSCALL, and that
1415 is handled via other mechanisms. */
1416 #define TARGET_VIRT_ADDR_SPACE_BITS 47
1417 #else
1418 #define TARGET_PHYS_ADDR_SPACE_BITS 36
1419 #define TARGET_VIRT_ADDR_SPACE_BITS 32
1420 #endif
1422 /* XXX: This value should match the one returned by CPUID
1423 * and in exec.c */
1424 # if defined(TARGET_X86_64)
1425 # define PHYS_ADDR_MASK 0xffffffffffLL
1426 # else
1427 # define PHYS_ADDR_MASK 0xfffffffffLL
1428 # endif
1430 #define cpu_init(cpu_model) CPU(cpu_x86_init(cpu_model))
1432 #define cpu_signal_handler cpu_x86_signal_handler
1433 #define cpu_list x86_cpu_list
1435 /* MMU modes definitions */
1436 #define MMU_MODE0_SUFFIX _ksmap
1437 #define MMU_MODE1_SUFFIX _user
1438 #define MMU_MODE2_SUFFIX _knosmap /* SMAP disabled or CPL<3 && AC=1 */
1439 #define MMU_KSMAP_IDX 0
1440 #define MMU_USER_IDX 1
1441 #define MMU_KNOSMAP_IDX 2
1442 static inline int cpu_mmu_index(CPUX86State *env, bool ifetch)
1444 return (env->hflags & HF_CPL_MASK) == 3 ? MMU_USER_IDX :
1445 (!(env->hflags & HF_SMAP_MASK) || (env->eflags & AC_MASK))
1446 ? MMU_KNOSMAP_IDX : MMU_KSMAP_IDX;
1449 static inline int cpu_mmu_index_kernel(CPUX86State *env)
1451 return !(env->hflags & HF_SMAP_MASK) ? MMU_KNOSMAP_IDX :
1452 ((env->hflags & HF_CPL_MASK) < 3 && (env->eflags & AC_MASK))
1453 ? MMU_KNOSMAP_IDX : MMU_KSMAP_IDX;
1456 #define CC_DST (env->cc_dst)
1457 #define CC_SRC (env->cc_src)
1458 #define CC_SRC2 (env->cc_src2)
1459 #define CC_OP (env->cc_op)
1461 /* n must be a constant to be efficient */
1462 static inline target_long lshift(target_long x, int n)
1464 if (n >= 0) {
1465 return x << n;
1466 } else {
1467 return x >> (-n);
1471 /* float macros */
1472 #define FT0 (env->ft0)
1473 #define ST0 (env->fpregs[env->fpstt].d)
1474 #define ST(n) (env->fpregs[(env->fpstt + (n)) & 7].d)
1475 #define ST1 ST(1)
1477 /* translate.c */
1478 void tcg_x86_init(void);
1480 #include "exec/cpu-all.h"
1481 #include "svm.h"
1483 #if !defined(CONFIG_USER_ONLY)
1484 #include "hw/i386/apic.h"
1485 #endif
1487 static inline void cpu_get_tb_cpu_state(CPUX86State *env, target_ulong *pc,
1488 target_ulong *cs_base, uint32_t *flags)
1490 *cs_base = env->segs[R_CS].base;
1491 *pc = *cs_base + env->eip;
1492 *flags = env->hflags |
1493 (env->eflags & (IOPL_MASK | TF_MASK | RF_MASK | VM_MASK | AC_MASK));
1496 void do_cpu_init(X86CPU *cpu);
1497 void do_cpu_sipi(X86CPU *cpu);
1499 #define MCE_INJECT_BROADCAST 1
1500 #define MCE_INJECT_UNCOND_AO 2
1502 void cpu_x86_inject_mce(Monitor *mon, X86CPU *cpu, int bank,
1503 uint64_t status, uint64_t mcg_status, uint64_t addr,
1504 uint64_t misc, int flags);
1506 /* excp_helper.c */
1507 void QEMU_NORETURN raise_exception(CPUX86State *env, int exception_index);
1508 void QEMU_NORETURN raise_exception_ra(CPUX86State *env, int exception_index,
1509 uintptr_t retaddr);
1510 void QEMU_NORETURN raise_exception_err(CPUX86State *env, int exception_index,
1511 int error_code);
1512 void QEMU_NORETURN raise_exception_err_ra(CPUX86State *env, int exception_index,
1513 int error_code, uintptr_t retaddr);
1514 void QEMU_NORETURN raise_interrupt(CPUX86State *nenv, int intno, int is_int,
1515 int error_code, int next_eip_addend);
1517 /* cc_helper.c */
1518 extern const uint8_t parity_table[256];
1519 uint32_t cpu_cc_compute_all(CPUX86State *env1, int op);
1520 void update_fp_status(CPUX86State *env);
1522 static inline uint32_t cpu_compute_eflags(CPUX86State *env)
1524 return env->eflags | cpu_cc_compute_all(env, CC_OP) | (env->df & DF_MASK);
1527 /* NOTE: the translator must set DisasContext.cc_op to CC_OP_EFLAGS
1528 * after generating a call to a helper that uses this.
1530 static inline void cpu_load_eflags(CPUX86State *env, int eflags,
1531 int update_mask)
1533 CC_SRC = eflags & (CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
1534 CC_OP = CC_OP_EFLAGS;
1535 env->df = 1 - (2 * ((eflags >> 10) & 1));
1536 env->eflags = (env->eflags & ~update_mask) |
1537 (eflags & update_mask) | 0x2;
1540 /* load efer and update the corresponding hflags. XXX: do consistency
1541 checks with cpuid bits? */
1542 static inline void cpu_load_efer(CPUX86State *env, uint64_t val)
1544 env->efer = val;
1545 env->hflags &= ~(HF_LMA_MASK | HF_SVME_MASK);
1546 if (env->efer & MSR_EFER_LMA) {
1547 env->hflags |= HF_LMA_MASK;
1549 if (env->efer & MSR_EFER_SVME) {
1550 env->hflags |= HF_SVME_MASK;
1554 static inline MemTxAttrs cpu_get_mem_attrs(CPUX86State *env)
1556 return ((MemTxAttrs) { .secure = (env->hflags & HF_SMM_MASK) != 0 });
1559 /* fpu_helper.c */
1560 void cpu_set_mxcsr(CPUX86State *env, uint32_t val);
1561 void cpu_set_fpuc(CPUX86State *env, uint16_t val);
1563 /* mem_helper.c */
1564 void helper_lock_init(void);
1566 /* svm_helper.c */
1567 void cpu_svm_check_intercept_param(CPUX86State *env1, uint32_t type,
1568 uint64_t param);
1569 void cpu_vmexit(CPUX86State *nenv, uint32_t exit_code, uint64_t exit_info_1);
1571 /* seg_helper.c */
1572 void do_interrupt_x86_hardirq(CPUX86State *env, int intno, int is_hw);
1574 /* smm_helper.c */
1575 void do_smm_enter(X86CPU *cpu);
1576 void cpu_smm_update(X86CPU *cpu);
1578 /* apic.c */
1579 void cpu_report_tpr_access(CPUX86State *env, TPRAccess access);
1580 void apic_handle_tpr_access_report(DeviceState *d, target_ulong ip,
1581 TPRAccess access);
1584 /* Change the value of a KVM-specific default
1586 * If value is NULL, no default will be set and the original
1587 * value from the CPU model table will be kept.
1589 * It is valid to call this function only for properties that
1590 * are already present in the kvm_default_props table.
1592 void x86_cpu_change_kvm_default(const char *prop, const char *value);
1594 /* mpx_helper.c */
1595 void cpu_sync_bndcs_hflags(CPUX86State *env);
1597 /* Return name of 32-bit register, from a R_* constant */
1598 const char *get_register_name_32(unsigned int reg);
1600 void enable_compat_apic_id_mode(void);
1602 #define APIC_DEFAULT_ADDRESS 0xfee00000
1603 #define APIC_SPACE_SIZE 0x100000
1605 void x86_cpu_dump_local_apic_state(CPUState *cs, FILE *f,
1606 fprintf_function cpu_fprintf, int flags);
1608 /* cpu.c */
1609 bool cpu_is_bsp(X86CPU *cpu);
1611 #endif /* I386_CPU_H */