spapr_cpu_core: instantiate CPUs separately
[qemu/ar7.git] / hw / dma / puv3_dma.c
blobb97a6c1767c622dce6e8df21fc5d31b7151b6db3
1 /*
2 * DMA device simulation in PKUnity SoC
4 * Copyright (C) 2010-2012 Guan Xuetao
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation, or any later version.
9 * See the COPYING file in the top-level directory.
11 #include "qemu/osdep.h"
12 #include "hw/hw.h"
13 #include "hw/sysbus.h"
15 #undef DEBUG_PUV3
16 #include "hw/unicore32/puv3.h"
18 #define PUV3_DMA_CH_NR (6)
19 #define PUV3_DMA_CH_MASK (0xff)
20 #define PUV3_DMA_CH(offset) ((offset) >> 8)
22 #define TYPE_PUV3_DMA "puv3_dma"
23 #define PUV3_DMA(obj) OBJECT_CHECK(PUV3DMAState, (obj), TYPE_PUV3_DMA)
25 typedef struct PUV3DMAState {
26 SysBusDevice parent_obj;
28 MemoryRegion iomem;
29 uint32_t reg_CFG[PUV3_DMA_CH_NR];
30 } PUV3DMAState;
32 static uint64_t puv3_dma_read(void *opaque, hwaddr offset,
33 unsigned size)
35 PUV3DMAState *s = opaque;
36 uint32_t ret = 0;
38 assert(PUV3_DMA_CH(offset) < PUV3_DMA_CH_NR);
40 switch (offset & PUV3_DMA_CH_MASK) {
41 case 0x10:
42 ret = s->reg_CFG[PUV3_DMA_CH(offset)];
43 break;
44 default:
45 DPRINTF("Bad offset 0x%x\n", offset);
47 DPRINTF("offset 0x%x, value 0x%x\n", offset, ret);
49 return ret;
52 static void puv3_dma_write(void *opaque, hwaddr offset,
53 uint64_t value, unsigned size)
55 PUV3DMAState *s = opaque;
57 assert(PUV3_DMA_CH(offset) < PUV3_DMA_CH_NR);
59 switch (offset & PUV3_DMA_CH_MASK) {
60 case 0x10:
61 s->reg_CFG[PUV3_DMA_CH(offset)] = value;
62 break;
63 default:
64 DPRINTF("Bad offset 0x%x\n", offset);
66 DPRINTF("offset 0x%x, value 0x%x\n", offset, value);
69 static const MemoryRegionOps puv3_dma_ops = {
70 .read = puv3_dma_read,
71 .write = puv3_dma_write,
72 .impl = {
73 .min_access_size = 4,
74 .max_access_size = 4,
76 .endianness = DEVICE_NATIVE_ENDIAN,
79 static int puv3_dma_init(SysBusDevice *dev)
81 PUV3DMAState *s = PUV3_DMA(dev);
82 int i;
84 for (i = 0; i < PUV3_DMA_CH_NR; i++) {
85 s->reg_CFG[i] = 0x0;
88 memory_region_init_io(&s->iomem, OBJECT(s), &puv3_dma_ops, s, "puv3_dma",
89 PUV3_REGS_OFFSET);
90 sysbus_init_mmio(dev, &s->iomem);
92 return 0;
95 static void puv3_dma_class_init(ObjectClass *klass, void *data)
97 SysBusDeviceClass *sdc = SYS_BUS_DEVICE_CLASS(klass);
99 sdc->init = puv3_dma_init;
102 static const TypeInfo puv3_dma_info = {
103 .name = TYPE_PUV3_DMA,
104 .parent = TYPE_SYS_BUS_DEVICE,
105 .instance_size = sizeof(PUV3DMAState),
106 .class_init = puv3_dma_class_init,
109 static void puv3_dma_register_type(void)
111 type_register_static(&puv3_dma_info);
114 type_init(puv3_dma_register_type)