ich9: add support for pci assignment
[qemu/ar7.git] / target-openrisc / cpu.c
blob54876d904ba9df2bba681682cc1486b49f5036b8
1 /*
2 * QEMU OpenRISC CPU
4 * Copyright (c) 2012 Jia Liu <proljc@gmail.com>
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
16 * You should have received a copy of the GNU Lesser General Public
17 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
20 #include "cpu.h"
21 #include "qemu-common.h"
23 /* CPUClass::reset() */
24 static void openrisc_cpu_reset(CPUState *s)
26 OpenRISCCPU *cpu = OPENRISC_CPU(s);
27 OpenRISCCPUClass *occ = OPENRISC_CPU_GET_CLASS(cpu);
29 if (qemu_loglevel_mask(CPU_LOG_RESET)) {
30 qemu_log("CPU Reset (CPU %d)\n", s->cpu_index);
31 log_cpu_state(&cpu->env, 0);
34 occ->parent_reset(s);
36 memset(&cpu->env, 0, offsetof(CPUOpenRISCState, breakpoints));
38 tlb_flush(&cpu->env, 1);
39 /*tb_flush(&cpu->env); FIXME: Do we need it? */
41 cpu->env.pc = 0x100;
42 cpu->env.sr = SR_FO | SR_SM;
43 cpu->env.exception_index = -1;
45 cpu->env.upr = UPR_UP | UPR_DMP | UPR_IMP | UPR_PICP | UPR_TTP;
46 cpu->env.cpucfgr = CPUCFGR_OB32S | CPUCFGR_OF32S;
47 cpu->env.dmmucfgr = (DMMUCFGR_NTW & (0 << 2)) | (DMMUCFGR_NTS & (6 << 2));
48 cpu->env.immucfgr = (IMMUCFGR_NTW & (0 << 2)) | (IMMUCFGR_NTS & (6 << 2));
50 #ifndef CONFIG_USER_ONLY
51 cpu->env.picmr = 0x00000000;
52 cpu->env.picsr = 0x00000000;
54 cpu->env.ttmr = 0x00000000;
55 cpu->env.ttcr = 0x00000000;
56 #endif
59 static inline void set_feature(OpenRISCCPU *cpu, int feature)
61 cpu->feature |= feature;
62 cpu->env.cpucfgr = cpu->feature;
65 void openrisc_cpu_realize(Object *obj, Error **errp)
67 OpenRISCCPU *cpu = OPENRISC_CPU(obj);
69 qemu_init_vcpu(&cpu->env);
70 cpu_reset(CPU(cpu));
73 static void openrisc_cpu_initfn(Object *obj)
75 OpenRISCCPU *cpu = OPENRISC_CPU(obj);
76 static int inited;
78 cpu_exec_init(&cpu->env);
80 #ifndef CONFIG_USER_ONLY
81 cpu_openrisc_mmu_init(cpu);
82 #endif
84 if (tcg_enabled() && !inited) {
85 inited = 1;
86 openrisc_translate_init();
90 /* CPU models */
92 static ObjectClass *openrisc_cpu_class_by_name(const char *cpu_model)
94 ObjectClass *oc;
96 if (cpu_model == NULL) {
97 return NULL;
100 oc = object_class_by_name(cpu_model);
101 if (oc != NULL && (!object_class_dynamic_cast(oc, TYPE_OPENRISC_CPU) ||
102 object_class_is_abstract(oc))) {
103 return NULL;
105 return oc;
108 static void or1200_initfn(Object *obj)
110 OpenRISCCPU *cpu = OPENRISC_CPU(obj);
112 set_feature(cpu, OPENRISC_FEATURE_OB32S);
113 set_feature(cpu, OPENRISC_FEATURE_OF32S);
116 static void openrisc_any_initfn(Object *obj)
118 OpenRISCCPU *cpu = OPENRISC_CPU(obj);
120 set_feature(cpu, OPENRISC_FEATURE_OB32S);
123 typedef struct OpenRISCCPUInfo {
124 const char *name;
125 void (*initfn)(Object *obj);
126 } OpenRISCCPUInfo;
128 static const OpenRISCCPUInfo openrisc_cpus[] = {
129 { .name = "or1200", .initfn = or1200_initfn },
130 { .name = "any", .initfn = openrisc_any_initfn },
133 static void openrisc_cpu_class_init(ObjectClass *oc, void *data)
135 OpenRISCCPUClass *occ = OPENRISC_CPU_CLASS(oc);
136 CPUClass *cc = CPU_CLASS(occ);
138 occ->parent_reset = cc->reset;
139 cc->reset = openrisc_cpu_reset;
141 cc->class_by_name = openrisc_cpu_class_by_name;
144 static void cpu_register(const OpenRISCCPUInfo *info)
146 TypeInfo type_info = {
147 .name = info->name,
148 .parent = TYPE_OPENRISC_CPU,
149 .instance_size = sizeof(OpenRISCCPU),
150 .instance_init = info->initfn,
151 .class_size = sizeof(OpenRISCCPUClass),
154 type_register(&type_info);
157 static const TypeInfo openrisc_cpu_type_info = {
158 .name = TYPE_OPENRISC_CPU,
159 .parent = TYPE_CPU,
160 .instance_size = sizeof(OpenRISCCPU),
161 .instance_init = openrisc_cpu_initfn,
162 .abstract = false,
163 .class_size = sizeof(OpenRISCCPUClass),
164 .class_init = openrisc_cpu_class_init,
167 static void openrisc_cpu_register_types(void)
169 int i;
171 type_register_static(&openrisc_cpu_type_info);
172 for (i = 0; i < ARRAY_SIZE(openrisc_cpus); i++) {
173 cpu_register(&openrisc_cpus[i]);
177 OpenRISCCPU *cpu_openrisc_init(const char *cpu_model)
179 OpenRISCCPU *cpu;
180 ObjectClass *oc;
182 oc = openrisc_cpu_class_by_name(cpu_model);
183 if (oc == NULL) {
184 return NULL;
186 cpu = OPENRISC_CPU(object_new(object_class_get_name(oc)));
187 cpu->env.cpu_model_str = cpu_model;
189 openrisc_cpu_realize(OBJECT(cpu), NULL);
191 return cpu;
194 /* Sort alphabetically by type name, except for "any". */
195 static gint openrisc_cpu_list_compare(gconstpointer a, gconstpointer b)
197 ObjectClass *class_a = (ObjectClass *)a;
198 ObjectClass *class_b = (ObjectClass *)b;
199 const char *name_a, *name_b;
201 name_a = object_class_get_name(class_a);
202 name_b = object_class_get_name(class_b);
203 if (strcmp(name_a, "any") == 0) {
204 return 1;
205 } else if (strcmp(name_b, "any") == 0) {
206 return -1;
207 } else {
208 return strcmp(name_a, name_b);
212 static void openrisc_cpu_list_entry(gpointer data, gpointer user_data)
214 ObjectClass *oc = data;
215 CPUListState *s = user_data;
217 (*s->cpu_fprintf)(s->file, " %s\n",
218 object_class_get_name(oc));
221 void cpu_openrisc_list(FILE *f, fprintf_function cpu_fprintf)
223 CPUListState s = {
224 .file = f,
225 .cpu_fprintf = cpu_fprintf,
227 GSList *list;
229 list = object_class_get_list(TYPE_OPENRISC_CPU, false);
230 list = g_slist_sort(list, openrisc_cpu_list_compare);
231 (*cpu_fprintf)(f, "Available CPUs:\n");
232 g_slist_foreach(list, openrisc_cpu_list_entry, &s);
233 g_slist_free(list);
236 type_init(openrisc_cpu_register_types)