ich9: add support for pci assignment
[qemu/ar7.git] / hw / lpc_ich9.c
blobe25689bf8744b53474b36d621f50f8f8ed3c5d59
1 /*
2 * QEMU ICH9 Emulation
4 * Copyright (c) 2006 Fabrice Bellard
5 * Copyright (c) 2009, 2010, 2011
6 * Isaku Yamahata <yamahata at valinux co jp>
7 * VA Linux Systems Japan K.K.
8 * Copyright (C) 2012 Jason Baron <jbaron@redhat.com>
10 * This is based on piix_pci.c, but heavily modified.
12 * Permission is hereby granted, free of charge, to any person obtaining a copy
13 * of this software and associated documentation files (the "Software"), to deal
14 * in the Software without restriction, including without limitation the rights
15 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
16 * copies of the Software, and to permit persons to whom the Software is
17 * furnished to do so, subject to the following conditions:
19 * The above copyright notice and this permission notice shall be included in
20 * all copies or substantial portions of the Software.
22 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
23 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
24 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
25 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
26 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
27 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
28 * THE SOFTWARE.
30 #include "qemu-common.h"
31 #include "hw.h"
32 #include "qemu/range.h"
33 #include "isa.h"
34 #include "sysbus.h"
35 #include "pc.h"
36 #include "apm.h"
37 #include "ioapic.h"
38 #include "pci/pci.h"
39 #include "pci/pcie_host.h"
40 #include "pci/pci_bridge.h"
41 #include "ich9.h"
42 #include "acpi.h"
43 #include "acpi_ich9.h"
44 #include "pam.h"
45 #include "pci/pci_bus.h"
46 #include "exec/address-spaces.h"
47 #include "sysemu/sysemu.h"
49 static int ich9_lpc_sci_irq(ICH9LPCState *lpc);
51 /*****************************************************************************/
52 /* ICH9 LPC PCI to ISA bridge */
54 static void ich9_lpc_reset(DeviceState *qdev);
56 /* chipset configuration register
57 * to access chipset configuration registers, pci_[sg]et_{byte, word, long}
58 * are used.
59 * Although it's not pci configuration space, it's little endian as Intel.
62 static void ich9_cc_update_ir(uint8_t irr[PCI_NUM_PINS], uint16_t ir)
64 int intx;
65 for (intx = 0; intx < PCI_NUM_PINS; intx++) {
66 irr[intx] = (ir >> (intx * ICH9_CC_DIR_SHIFT)) & ICH9_CC_DIR_MASK;
70 static void ich9_cc_update(ICH9LPCState *lpc)
72 int slot;
73 int pci_intx;
75 const int reg_offsets[] = {
76 ICH9_CC_D25IR,
77 ICH9_CC_D26IR,
78 ICH9_CC_D27IR,
79 ICH9_CC_D28IR,
80 ICH9_CC_D29IR,
81 ICH9_CC_D30IR,
82 ICH9_CC_D31IR,
84 const int *offset;
86 /* D{25 - 31}IR, but D30IR is read only to 0. */
87 for (slot = 25, offset = reg_offsets; slot < 32; slot++, offset++) {
88 if (slot == 30) {
89 continue;
91 ich9_cc_update_ir(lpc->irr[slot],
92 pci_get_word(lpc->chip_config + *offset));
96 * D30: DMI2PCI bridge
97 * It is arbitrarily decided how INTx lines of PCI devicesbehind the bridge
98 * are connected to pirq lines. Our choice is PIRQ[E-H].
99 * INT[A-D] are connected to PIRQ[E-H]
101 for (pci_intx = 0; pci_intx < PCI_NUM_PINS; pci_intx++) {
102 lpc->irr[30][pci_intx] = pci_intx + 4;
106 static void ich9_cc_init(ICH9LPCState *lpc)
108 int slot;
109 int intx;
111 /* the default irq routing is arbitrary as long as it matches with
112 * acpi irq routing table.
113 * The one that is incompatible with piix_pci(= bochs) one is
114 * intentionally chosen to let the users know that the different
115 * board is used.
117 * int[A-D] -> pirq[E-F]
118 * avoid pirq A-D because they are used for pci express port
120 for (slot = 0; slot < PCI_SLOT_MAX; slot++) {
121 for (intx = 0; intx < PCI_NUM_PINS; intx++) {
122 lpc->irr[slot][intx] = (slot + intx) % 4 + 4;
125 ich9_cc_update(lpc);
128 static void ich9_cc_reset(ICH9LPCState *lpc)
130 uint8_t *c = lpc->chip_config;
132 memset(lpc->chip_config, 0, sizeof(lpc->chip_config));
134 pci_set_long(c + ICH9_CC_D31IR, ICH9_CC_DIR_DEFAULT);
135 pci_set_long(c + ICH9_CC_D30IR, ICH9_CC_D30IR_DEFAULT);
136 pci_set_long(c + ICH9_CC_D29IR, ICH9_CC_DIR_DEFAULT);
137 pci_set_long(c + ICH9_CC_D28IR, ICH9_CC_DIR_DEFAULT);
138 pci_set_long(c + ICH9_CC_D27IR, ICH9_CC_DIR_DEFAULT);
139 pci_set_long(c + ICH9_CC_D26IR, ICH9_CC_DIR_DEFAULT);
140 pci_set_long(c + ICH9_CC_D25IR, ICH9_CC_DIR_DEFAULT);
142 ich9_cc_update(lpc);
145 static void ich9_cc_addr_len(uint64_t *addr, unsigned *len)
147 *addr &= ICH9_CC_ADDR_MASK;
148 if (*addr + *len >= ICH9_CC_SIZE) {
149 *len = ICH9_CC_SIZE - *addr;
153 /* val: little endian */
154 static void ich9_cc_write(void *opaque, hwaddr addr,
155 uint64_t val, unsigned len)
157 ICH9LPCState *lpc = (ICH9LPCState *)opaque;
159 ich9_cc_addr_len(&addr, &len);
160 memcpy(lpc->chip_config + addr, &val, len);
161 pci_bus_fire_intx_routing_notifier(lpc->d.bus);
162 ich9_cc_update(lpc);
165 /* return value: little endian */
166 static uint64_t ich9_cc_read(void *opaque, hwaddr addr,
167 unsigned len)
169 ICH9LPCState *lpc = (ICH9LPCState *)opaque;
171 uint32_t val = 0;
172 ich9_cc_addr_len(&addr, &len);
173 memcpy(&val, lpc->chip_config + addr, len);
174 return val;
177 /* IRQ routing */
178 /* */
179 static void ich9_lpc_rout(uint8_t pirq_rout, int *pic_irq, int *pic_dis)
181 *pic_irq = pirq_rout & ICH9_LPC_PIRQ_ROUT_MASK;
182 *pic_dis = pirq_rout & ICH9_LPC_PIRQ_ROUT_IRQEN;
185 static void ich9_lpc_pic_irq(ICH9LPCState *lpc, int pirq_num,
186 int *pic_irq, int *pic_dis)
188 switch (pirq_num) {
189 case 0 ... 3: /* A-D */
190 ich9_lpc_rout(lpc->d.config[ICH9_LPC_PIRQA_ROUT + pirq_num],
191 pic_irq, pic_dis);
192 return;
193 case 4 ... 7: /* E-H */
194 ich9_lpc_rout(lpc->d.config[ICH9_LPC_PIRQE_ROUT + (pirq_num - 4)],
195 pic_irq, pic_dis);
196 return;
197 default:
198 break;
200 abort();
203 /* pic_irq: i8254 irq 0-15 */
204 static void ich9_lpc_update_pic(ICH9LPCState *lpc, int pic_irq)
206 int i, pic_level;
208 /* The pic level is the logical OR of all the PCI irqs mapped to it */
209 pic_level = 0;
210 for (i = 0; i < ICH9_LPC_NB_PIRQS; i++) {
211 int tmp_irq;
212 int tmp_dis;
213 ich9_lpc_pic_irq(lpc, i, &tmp_irq, &tmp_dis);
214 if (!tmp_dis && pic_irq == tmp_irq) {
215 pic_level |= pci_bus_get_irq_level(lpc->d.bus, i);
218 if (pic_irq == ich9_lpc_sci_irq(lpc)) {
219 pic_level |= lpc->sci_level;
222 qemu_set_irq(lpc->pic[pic_irq], pic_level);
225 /* pirq: pirq[A-H] 0-7*/
226 static void ich9_lpc_update_by_pirq(ICH9LPCState *lpc, int pirq)
228 int pic_irq;
229 int pic_dis;
231 ich9_lpc_pic_irq(lpc, pirq, &pic_irq, &pic_dis);
232 assert(pic_irq < ICH9_LPC_PIC_NUM_PINS);
233 if (pic_dis) {
234 return;
237 ich9_lpc_update_pic(lpc, pic_irq);
240 /* APIC mode: GSIx: PIRQ[A-H] -> GSI 16, ... no pirq shares same APIC pins. */
241 static int ich9_pirq_to_gsi(int pirq)
243 return pirq + ICH9_LPC_PIC_NUM_PINS;
246 static int ich9_gsi_to_pirq(int gsi)
248 return gsi - ICH9_LPC_PIC_NUM_PINS;
251 static void ich9_lpc_update_apic(ICH9LPCState *lpc, int gsi)
253 int level = 0;
255 if (gsi >= ICH9_LPC_PIC_NUM_PINS) {
256 level |= pci_bus_get_irq_level(lpc->d.bus, ich9_gsi_to_pirq(gsi));
258 if (gsi == ich9_lpc_sci_irq(lpc)) {
259 level |= lpc->sci_level;
262 qemu_set_irq(lpc->ioapic[gsi], level);
265 void ich9_lpc_set_irq(void *opaque, int pirq, int level)
267 ICH9LPCState *lpc = opaque;
269 assert(0 <= pirq);
270 assert(pirq < ICH9_LPC_NB_PIRQS);
272 ich9_lpc_update_apic(lpc, ich9_pirq_to_gsi(pirq));
273 ich9_lpc_update_by_pirq(lpc, pirq);
276 /* return the pirq number (PIRQ[A-H]:0-7) corresponding to
277 * a given device irq pin.
279 int ich9_lpc_map_irq(PCIDevice *pci_dev, int intx)
281 BusState *bus = qdev_get_parent_bus(&pci_dev->qdev);
282 PCIBus *pci_bus = PCI_BUS(bus);
283 PCIDevice *lpc_pdev =
284 pci_bus->devices[PCI_DEVFN(ICH9_LPC_DEV, ICH9_LPC_FUNC)];
285 ICH9LPCState *lpc = ICH9_LPC_DEVICE(lpc_pdev);
287 return lpc->irr[PCI_SLOT(pci_dev->devfn)][intx];
290 PCIINTxRoute ich9_route_intx_pin_to_irq(void *opaque, int pirq_pin)
292 ICH9LPCState *lpc = opaque;
293 PCIINTxRoute route;
294 int pic_irq;
295 int pic_dis;
297 assert(0 <= pirq_pin);
298 assert(pirq_pin < ICH9_LPC_NB_PIRQS);
300 route.mode = PCI_INTX_ENABLED;
301 ich9_lpc_pic_irq(lpc, pirq_pin, &pic_irq, &pic_dis);
302 if (!pic_dis) {
303 if (pic_irq < ICH9_LPC_PIC_NUM_PINS) {
304 route.irq = pic_irq;
305 } else {
306 route.mode = PCI_INTX_DISABLED;
307 route.irq = -1;
309 } else {
310 route.irq = ich9_pirq_to_gsi(pirq_pin);
313 return route;
316 static int ich9_lpc_sci_irq(ICH9LPCState *lpc)
318 switch (lpc->d.config[ICH9_LPC_ACPI_CTRL] &
319 ICH9_LPC_ACPI_CTRL_SCI_IRQ_SEL_MASK) {
320 case ICH9_LPC_ACPI_CTRL_9:
321 return 9;
322 case ICH9_LPC_ACPI_CTRL_10:
323 return 10;
324 case ICH9_LPC_ACPI_CTRL_11:
325 return 11;
326 case ICH9_LPC_ACPI_CTRL_20:
327 return 20;
328 case ICH9_LPC_ACPI_CTRL_21:
329 return 21;
330 default:
331 /* reserved */
332 break;
334 return -1;
337 static void ich9_set_sci(void *opaque, int irq_num, int level)
339 ICH9LPCState *lpc = opaque;
340 int irq;
342 assert(irq_num == 0);
343 level = !!level;
344 if (level == lpc->sci_level) {
345 return;
347 lpc->sci_level = level;
349 irq = ich9_lpc_sci_irq(lpc);
350 if (irq < 0) {
351 return;
354 ich9_lpc_update_apic(lpc, irq);
355 if (irq < ICH9_LPC_PIC_NUM_PINS) {
356 ich9_lpc_update_pic(lpc, irq);
360 void ich9_lpc_pm_init(PCIDevice *lpc_pci, qemu_irq cmos_s3)
362 ICH9LPCState *lpc = ICH9_LPC_DEVICE(lpc_pci);
363 qemu_irq *sci_irq;
365 sci_irq = qemu_allocate_irqs(ich9_set_sci, lpc, 1);
366 ich9_pm_init(lpc_pci, &lpc->pm, sci_irq[0], cmos_s3);
368 ich9_lpc_reset(&lpc->d.qdev);
371 /* APM */
373 static void ich9_apm_ctrl_changed(uint32_t val, void *arg)
375 ICH9LPCState *lpc = arg;
377 /* ACPI specs 3.0, 4.7.2.5 */
378 acpi_pm1_cnt_update(&lpc->pm.acpi_regs,
379 val == ICH9_APM_ACPI_ENABLE,
380 val == ICH9_APM_ACPI_DISABLE);
382 /* SMI_EN = PMBASE + 30. SMI control and enable register */
383 if (lpc->pm.smi_en & ICH9_PMIO_SMI_EN_APMC_EN) {
384 cpu_interrupt(first_cpu, CPU_INTERRUPT_SMI);
388 /* config:PMBASE */
389 static void
390 ich9_lpc_pmbase_update(ICH9LPCState *lpc)
392 uint32_t pm_io_base = pci_get_long(lpc->d.config + ICH9_LPC_PMBASE);
393 pm_io_base &= ICH9_LPC_PMBASE_BASE_ADDRESS_MASK;
395 ich9_pm_iospace_update(&lpc->pm, pm_io_base);
398 /* config:RBCA */
399 static void ich9_lpc_rcba_update(ICH9LPCState *lpc, uint32_t rbca_old)
401 uint32_t rbca = pci_get_long(lpc->d.config + ICH9_LPC_RCBA);
403 if (rbca_old & ICH9_LPC_RCBA_EN) {
404 memory_region_del_subregion(get_system_memory(), &lpc->rbca_mem);
406 if (rbca & ICH9_LPC_RCBA_EN) {
407 memory_region_add_subregion_overlap(get_system_memory(),
408 rbca & ICH9_LPC_RCBA_BA_MASK,
409 &lpc->rbca_mem, 1);
413 static int ich9_lpc_post_load(void *opaque, int version_id)
415 ICH9LPCState *lpc = opaque;
417 ich9_lpc_pmbase_update(lpc);
418 ich9_lpc_rcba_update(lpc, 0 /* disabled ICH9_LPC_RBCA_EN */);
419 return 0;
422 static void ich9_lpc_config_write(PCIDevice *d,
423 uint32_t addr, uint32_t val, int len)
425 ICH9LPCState *lpc = ICH9_LPC_DEVICE(d);
426 uint32_t rbca_old = pci_get_long(d->config + ICH9_LPC_RCBA);
428 pci_default_write_config(d, addr, val, len);
429 if (ranges_overlap(addr, len, ICH9_LPC_PMBASE, 4)) {
430 ich9_lpc_pmbase_update(lpc);
432 if (ranges_overlap(addr, len, ICH9_LPC_RCBA, 4)) {
433 ich9_lpc_rcba_update(lpc, rbca_old);
435 if (ranges_overlap(addr, len, ICH9_LPC_PIRQA_ROUT, 4)) {
436 pci_bus_fire_intx_routing_notifier(lpc->d.bus);
438 if (ranges_overlap(addr, len, ICH9_LPC_PIRQE_ROUT, 4)) {
439 pci_bus_fire_intx_routing_notifier(lpc->d.bus);
443 static void ich9_lpc_reset(DeviceState *qdev)
445 PCIDevice *d = PCI_DEVICE(qdev);
446 ICH9LPCState *lpc = ICH9_LPC_DEVICE(d);
447 uint32_t rbca_old = pci_get_long(d->config + ICH9_LPC_RCBA);
448 int i;
450 for (i = 0; i < 4; i++) {
451 pci_set_byte(d->config + ICH9_LPC_PIRQA_ROUT + i,
452 ICH9_LPC_PIRQ_ROUT_DEFAULT);
454 for (i = 0; i < 4; i++) {
455 pci_set_byte(d->config + ICH9_LPC_PIRQE_ROUT + i,
456 ICH9_LPC_PIRQ_ROUT_DEFAULT);
458 pci_set_byte(d->config + ICH9_LPC_ACPI_CTRL, ICH9_LPC_ACPI_CTRL_DEFAULT);
460 pci_set_long(d->config + ICH9_LPC_PMBASE, ICH9_LPC_PMBASE_DEFAULT);
461 pci_set_long(d->config + ICH9_LPC_RCBA, ICH9_LPC_RCBA_DEFAULT);
463 ich9_cc_reset(lpc);
465 ich9_lpc_pmbase_update(lpc);
466 ich9_lpc_rcba_update(lpc, rbca_old);
468 lpc->sci_level = 0;
471 static const MemoryRegionOps rbca_mmio_ops = {
472 .read = ich9_cc_read,
473 .write = ich9_cc_write,
474 .endianness = DEVICE_LITTLE_ENDIAN,
477 static void ich9_lpc_machine_ready(Notifier *n, void *opaque)
479 ICH9LPCState *s = container_of(n, ICH9LPCState, machine_ready);
480 uint8_t *pci_conf;
482 pci_conf = s->d.config;
483 if (isa_is_ioport_assigned(0x3f8)) {
484 /* com1 */
485 pci_conf[0x82] |= 0x01;
487 if (isa_is_ioport_assigned(0x2f8)) {
488 /* com2 */
489 pci_conf[0x82] |= 0x02;
491 if (isa_is_ioport_assigned(0x378)) {
492 /* lpt */
493 pci_conf[0x82] |= 0x04;
495 if (isa_is_ioport_assigned(0x3f0)) {
496 /* floppy */
497 pci_conf[0x82] |= 0x08;
501 static int ich9_lpc_initfn(PCIDevice *d)
503 ICH9LPCState *lpc = ICH9_LPC_DEVICE(d);
504 ISABus *isa_bus;
506 isa_bus = isa_bus_new(&d->qdev, get_system_io());
508 pci_set_long(d->wmask + ICH9_LPC_PMBASE,
509 ICH9_LPC_PMBASE_BASE_ADDRESS_MASK);
511 memory_region_init_io(&lpc->rbca_mem, &rbca_mmio_ops, lpc,
512 "lpc-rbca-mmio", ICH9_CC_SIZE);
514 lpc->isa_bus = isa_bus;
516 ich9_cc_init(lpc);
517 apm_init(d, &lpc->apm, ich9_apm_ctrl_changed, lpc);
519 lpc->machine_ready.notify = ich9_lpc_machine_ready;
520 qemu_add_machine_init_done_notifier(&lpc->machine_ready);
522 return 0;
525 static const VMStateDescription vmstate_ich9_lpc = {
526 .name = "ICH9LPC",
527 .version_id = 1,
528 .minimum_version_id = 1,
529 .minimum_version_id_old = 1,
530 .post_load = ich9_lpc_post_load,
531 .fields = (VMStateField[]) {
532 VMSTATE_PCI_DEVICE(d, ICH9LPCState),
533 VMSTATE_STRUCT(apm, ICH9LPCState, 0, vmstate_apm, APMState),
534 VMSTATE_STRUCT(pm, ICH9LPCState, 0, vmstate_ich9_pm, ICH9LPCPMRegs),
535 VMSTATE_UINT8_ARRAY(chip_config, ICH9LPCState, ICH9_CC_SIZE),
536 VMSTATE_UINT32(sci_level, ICH9LPCState),
537 VMSTATE_END_OF_LIST()
541 static void ich9_lpc_class_init(ObjectClass *klass, void *data)
543 DeviceClass *dc = DEVICE_CLASS(klass);
544 PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
546 dc->reset = ich9_lpc_reset;
547 k->init = ich9_lpc_initfn;
548 dc->vmsd = &vmstate_ich9_lpc;
549 dc->no_user = 1;
550 k->config_write = ich9_lpc_config_write;
551 dc->desc = "ICH9 LPC bridge";
552 k->vendor_id = PCI_VENDOR_ID_INTEL;
553 k->device_id = PCI_DEVICE_ID_INTEL_ICH9_8;
554 k->revision = ICH9_A2_LPC_REVISION;
555 k->class_id = PCI_CLASS_BRIDGE_ISA;
559 static const TypeInfo ich9_lpc_info = {
560 .name = TYPE_ICH9_LPC_DEVICE,
561 .parent = TYPE_PCI_DEVICE,
562 .instance_size = sizeof(struct ICH9LPCState),
563 .class_init = ich9_lpc_class_init,
566 static void ich9_lpc_register(void)
568 type_register_static(&ich9_lpc_info);
571 type_init(ich9_lpc_register);